]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm/mach-omap2/io.c
ARM: OMAP1: Fix section mismatch for omap1_init_early()
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / mach-omap2 / io.c
CommitLineData
1dbae815
TL
1/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
44169075 7 * Copyright (C) 2007-2009 Texas Instruments
646e3ed1
TL
8 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
1dbae815 12 *
44169075
SS
13 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
1dbae815
TL
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
1dbae815
TL
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
fced80c7 22#include <linux/io.h>
2f135eaf 23#include <linux/clk.h>
91773a00 24#include <linux/omapfb.h>
1dbae815 25
120db2cb 26#include <asm/tlb.h>
120db2cb
TL
27
28#include <asm/mach/map.h>
29
ce491cf8
TL
30#include <plat/sram.h>
31#include <plat/sdrc.h>
ce491cf8 32#include <plat/serial.h>
646e3ed1 33
e80a9729 34#include "clock2xxx.h"
657ebfad 35#include "clock3xxx.h"
e80a9729 36#include "clock44xx.h"
1dbae815 37
4e65331c 38#include "common.h"
ce491cf8 39#include <plat/omap-pm.h>
81a60482 40#include "voltage.h"
72e06d08 41#include "powerdomain.h"
1dbae815 42
1540f214 43#include "clockdomain.h"
ce491cf8 44#include <plat/omap_hwmod.h>
5d190c40 45#include <plat/multi.h>
02bfc030 46
1dbae815
TL
47/*
48 * The machine specific code may provide the extra mapping besides the
49 * default mapping provided here.
50 */
cc26b3b0 51
088ef950 52#ifdef CONFIG_ARCH_OMAP2
cc26b3b0 53static struct map_desc omap24xx_io_desc[] __initdata = {
1dbae815
TL
54 {
55 .virtual = L3_24XX_VIRT,
56 .pfn = __phys_to_pfn(L3_24XX_PHYS),
57 .length = L3_24XX_SIZE,
58 .type = MT_DEVICE
59 },
09f21ed4 60 {
cc26b3b0
SMK
61 .virtual = L4_24XX_VIRT,
62 .pfn = __phys_to_pfn(L4_24XX_PHYS),
63 .length = L4_24XX_SIZE,
64 .type = MT_DEVICE
09f21ed4 65 },
cc26b3b0
SMK
66};
67
59b479e0 68#ifdef CONFIG_SOC_OMAP2420
cc26b3b0
SMK
69static struct map_desc omap242x_io_desc[] __initdata = {
70 {
7adb9987
PW
71 .virtual = DSP_MEM_2420_VIRT,
72 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
73 .length = DSP_MEM_2420_SIZE,
cc26b3b0
SMK
74 .type = MT_DEVICE
75 },
76 {
7adb9987
PW
77 .virtual = DSP_IPI_2420_VIRT,
78 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
79 .length = DSP_IPI_2420_SIZE,
cc26b3b0 80 .type = MT_DEVICE
09f21ed4 81 },
cc26b3b0 82 {
7adb9987
PW
83 .virtual = DSP_MMU_2420_VIRT,
84 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
85 .length = DSP_MMU_2420_SIZE,
cc26b3b0
SMK
86 .type = MT_DEVICE
87 },
88};
89
90#endif
91
59b479e0 92#ifdef CONFIG_SOC_OMAP2430
cc26b3b0 93static struct map_desc omap243x_io_desc[] __initdata = {
72d0f1c3
SMK
94 {
95 .virtual = L4_WK_243X_VIRT,
96 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
97 .length = L4_WK_243X_SIZE,
98 .type = MT_DEVICE
99 },
100 {
101 .virtual = OMAP243X_GPMC_VIRT,
102 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
103 .length = OMAP243X_GPMC_SIZE,
104 .type = MT_DEVICE
105 },
cc26b3b0
SMK
106 {
107 .virtual = OMAP243X_SDRC_VIRT,
108 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
109 .length = OMAP243X_SDRC_SIZE,
110 .type = MT_DEVICE
111 },
112 {
113 .virtual = OMAP243X_SMS_VIRT,
114 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
115 .length = OMAP243X_SMS_SIZE,
116 .type = MT_DEVICE
117 },
118};
72d0f1c3 119#endif
72d0f1c3 120#endif
cc26b3b0 121
a8eb7ca0 122#ifdef CONFIG_ARCH_OMAP3
cc26b3b0 123static struct map_desc omap34xx_io_desc[] __initdata = {
1dbae815 124 {
cc26b3b0
SMK
125 .virtual = L3_34XX_VIRT,
126 .pfn = __phys_to_pfn(L3_34XX_PHYS),
127 .length = L3_34XX_SIZE,
c40fae95
TL
128 .type = MT_DEVICE
129 },
130 {
cc26b3b0
SMK
131 .virtual = L4_34XX_VIRT,
132 .pfn = __phys_to_pfn(L4_34XX_PHYS),
133 .length = L4_34XX_SIZE,
c40fae95
TL
134 .type = MT_DEVICE
135 },
cc26b3b0
SMK
136 {
137 .virtual = OMAP34XX_GPMC_VIRT,
138 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
139 .length = OMAP34XX_GPMC_SIZE,
1dbae815 140 .type = MT_DEVICE
cc26b3b0
SMK
141 },
142 {
143 .virtual = OMAP343X_SMS_VIRT,
144 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
145 .length = OMAP343X_SMS_SIZE,
146 .type = MT_DEVICE
147 },
148 {
149 .virtual = OMAP343X_SDRC_VIRT,
150 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
151 .length = OMAP343X_SDRC_SIZE,
1dbae815 152 .type = MT_DEVICE
cc26b3b0
SMK
153 },
154 {
155 .virtual = L4_PER_34XX_VIRT,
156 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
157 .length = L4_PER_34XX_SIZE,
158 .type = MT_DEVICE
159 },
160 {
161 .virtual = L4_EMU_34XX_VIRT,
162 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
163 .length = L4_EMU_34XX_SIZE,
164 .type = MT_DEVICE
165 },
a4f57b81
TL
166#if defined(CONFIG_DEBUG_LL) && \
167 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
168 {
169 .virtual = ZOOM_UART_VIRT,
170 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
171 .length = SZ_1M,
172 .type = MT_DEVICE
173 },
174#endif
1dbae815 175};
cc26b3b0 176#endif
01001712 177
a920360f
HP
178#ifdef CONFIG_SOC_OMAPTI81XX
179static struct map_desc omapti81xx_io_desc[] __initdata = {
1e6cb146
AM
180 {
181 .virtual = L4_34XX_VIRT,
182 .pfn = __phys_to_pfn(L4_34XX_PHYS),
183 .length = L4_34XX_SIZE,
184 .type = MT_DEVICE
185 }
186};
187#endif
188
189#ifdef CONFIG_SOC_OMAPAM33XX
190static struct map_desc omapam33xx_io_desc[] __initdata = {
01001712
HP
191 {
192 .virtual = L4_34XX_VIRT,
193 .pfn = __phys_to_pfn(L4_34XX_PHYS),
194 .length = L4_34XX_SIZE,
195 .type = MT_DEVICE
196 },
1e6cb146
AM
197 {
198 .virtual = L4_WK_AM33XX_VIRT,
199 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
200 .length = L4_WK_AM33XX_SIZE,
201 .type = MT_DEVICE
202 }
01001712
HP
203};
204#endif
205
44169075
SS
206#ifdef CONFIG_ARCH_OMAP4
207static struct map_desc omap44xx_io_desc[] __initdata = {
208 {
209 .virtual = L3_44XX_VIRT,
210 .pfn = __phys_to_pfn(L3_44XX_PHYS),
211 .length = L3_44XX_SIZE,
212 .type = MT_DEVICE,
213 },
214 {
215 .virtual = L4_44XX_VIRT,
216 .pfn = __phys_to_pfn(L4_44XX_PHYS),
217 .length = L4_44XX_SIZE,
218 .type = MT_DEVICE,
219 },
44169075
SS
220 {
221 .virtual = OMAP44XX_GPMC_VIRT,
222 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
223 .length = OMAP44XX_GPMC_SIZE,
224 .type = MT_DEVICE,
225 },
f5d2d659
SS
226 {
227 .virtual = OMAP44XX_EMIF1_VIRT,
228 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
229 .length = OMAP44XX_EMIF1_SIZE,
230 .type = MT_DEVICE,
231 },
232 {
233 .virtual = OMAP44XX_EMIF2_VIRT,
234 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
235 .length = OMAP44XX_EMIF2_SIZE,
236 .type = MT_DEVICE,
237 },
238 {
239 .virtual = OMAP44XX_DMM_VIRT,
240 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
241 .length = OMAP44XX_DMM_SIZE,
242 .type = MT_DEVICE,
243 },
44169075
SS
244 {
245 .virtual = L4_PER_44XX_VIRT,
246 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
247 .length = L4_PER_44XX_SIZE,
248 .type = MT_DEVICE,
249 },
250 {
251 .virtual = L4_EMU_44XX_VIRT,
252 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
253 .length = L4_EMU_44XX_SIZE,
254 .type = MT_DEVICE,
255 },
137d105d
SS
256#ifdef CONFIG_OMAP4_ERRATA_I688
257 {
258 .virtual = OMAP4_SRAM_VA,
259 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
260 .length = PAGE_SIZE,
261 .type = MT_MEMORY_SO,
262 },
263#endif
264
44169075
SS
265};
266#endif
1dbae815 267
59b479e0 268#ifdef CONFIG_SOC_OMAP2420
8185e468 269void __init omap242x_map_common_io(void)
1dbae815 270{
cc26b3b0
SMK
271 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
272 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
6fbd55d0 273}
cc26b3b0
SMK
274#endif
275
59b479e0 276#ifdef CONFIG_SOC_OMAP2430
8185e468 277void __init omap243x_map_common_io(void)
6fbd55d0 278{
cc26b3b0
SMK
279 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
280 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
6fbd55d0 281}
cc26b3b0
SMK
282#endif
283
a8eb7ca0 284#ifdef CONFIG_ARCH_OMAP3
8185e468 285void __init omap34xx_map_common_io(void)
6fbd55d0 286{
cc26b3b0 287 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
6fbd55d0 288}
cc26b3b0 289#endif
120db2cb 290
a920360f
HP
291#ifdef CONFIG_SOC_OMAPTI81XX
292void __init omapti81xx_map_common_io(void)
01001712 293{
a920360f 294 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
01001712
HP
295}
296#endif
297
1e6cb146
AM
298#ifdef CONFIG_SOC_OMAPAM33XX
299void __init omapam33xx_map_common_io(void)
01001712 300{
1e6cb146 301 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
01001712
HP
302}
303#endif
304
6fbd55d0 305#ifdef CONFIG_ARCH_OMAP4
8185e468 306void __init omap44xx_map_common_io(void)
6fbd55d0 307{
44169075 308 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
120db2cb 309}
6fbd55d0 310#endif
120db2cb 311
2f135eaf
PW
312/*
313 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
314 *
315 * Sets the CORE DPLL3 M2 divider to the same value that it's at
316 * currently. This has the effect of setting the SDRC SDRAM AC timing
317 * registers to the values currently defined by the kernel. Currently
318 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
319 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
320 * or passes along the return value of clk_set_rate().
321 */
322static int __init _omap2_init_reprogram_sdrc(void)
323{
324 struct clk *dpll3_m2_ck;
325 int v = -EINVAL;
326 long rate;
327
328 if (!cpu_is_omap34xx())
329 return 0;
330
331 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
e281f7ec 332 if (IS_ERR(dpll3_m2_ck))
2f135eaf
PW
333 return -EINVAL;
334
335 rate = clk_get_rate(dpll3_m2_ck);
336 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
337 v = clk_set_rate(dpll3_m2_ck, rate);
338 if (v)
339 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
340
341 clk_put(dpll3_m2_ck);
342
343 return v;
344}
345
2092e5cc
PW
346static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
347{
348 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
349}
350
7b250aff 351static void __init omap_common_init_early(void)
120db2cb 352{
7b250aff 353 omap2_check_revision();
df80442d 354 omap_init_consistent_dma_size();
7b250aff 355}
2092e5cc 356
7b250aff
TL
357static void __init omap_hwmod_init_postsetup(void)
358{
359 u8 postsetup_state;
2092e5cc
PW
360
361 /* Set the default postsetup state for all hwmods */
362#ifdef CONFIG_PM_RUNTIME
363 postsetup_state = _HWMOD_STATE_IDLE;
364#else
365 postsetup_state = _HWMOD_STATE_ENABLED;
366#endif
367 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
55d2cb08 368
ff2516fb
PW
369 /*
370 * Set the default postsetup state for unusual modules (like
371 * MPU WDT).
372 *
373 * The postsetup_state is not actually used until
374 * omap_hwmod_late_init(), so boards that desire full watchdog
375 * coverage of kernel initialization can reprogram the
376 * postsetup_state between the calls to
a4ca9dbe 377 * omap2_init_common_infra() and omap_sdrc_init().
ff2516fb
PW
378 *
379 * XXX ideally we could detect whether the MPU WDT was currently
380 * enabled here and make this conditional
381 */
382 postsetup_state = _HWMOD_STATE_DISABLED;
383 omap_hwmod_for_each_by_class("wd_timer",
384 _set_hwmod_postsetup_state,
385 &postsetup_state);
386
53da4ce2 387 omap_pm_if_early_init();
4805734b
PW
388}
389
16110798 390#ifdef CONFIG_SOC_OMAP2420
8f5b5a41
TL
391void __init omap2420_init_early(void)
392{
4c3cf901 393 omap2_set_globals_242x();
7b250aff
TL
394 omap_common_init_early();
395 omap2xxx_voltagedomains_init();
396 omap242x_powerdomains_init();
397 omap242x_clockdomains_init();
398 omap2420_hwmod_init();
399 omap_hwmod_init_postsetup();
400 omap2420_clk_init();
8f5b5a41 401}
16110798 402#endif
8f5b5a41 403
16110798 404#ifdef CONFIG_SOC_OMAP2430
8f5b5a41
TL
405void __init omap2430_init_early(void)
406{
4c3cf901 407 omap2_set_globals_243x();
7b250aff
TL
408 omap_common_init_early();
409 omap2xxx_voltagedomains_init();
410 omap243x_powerdomains_init();
411 omap243x_clockdomains_init();
412 omap2430_hwmod_init();
413 omap_hwmod_init_postsetup();
414 omap2430_clk_init();
415}
c4e2d245 416#endif
7b250aff
TL
417
418/*
419 * Currently only board-omap3beagle.c should call this because of the
420 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
421 */
c4e2d245 422#ifdef CONFIG_ARCH_OMAP3
7b250aff
TL
423void __init omap3_init_early(void)
424{
4c3cf901 425 omap2_set_globals_3xxx();
7b250aff
TL
426 omap_common_init_early();
427 omap3xxx_voltagedomains_init();
428 omap3xxx_powerdomains_init();
429 omap3xxx_clockdomains_init();
430 omap3xxx_hwmod_init();
431 omap_hwmod_init_postsetup();
432 omap3xxx_clk_init();
8f5b5a41
TL
433}
434
435void __init omap3430_init_early(void)
436{
7b250aff 437 omap3_init_early();
8f5b5a41
TL
438}
439
440void __init omap35xx_init_early(void)
441{
7b250aff 442 omap3_init_early();
8f5b5a41
TL
443}
444
445void __init omap3630_init_early(void)
446{
7b250aff 447 omap3_init_early();
8f5b5a41
TL
448}
449
450void __init am35xx_init_early(void)
451{
7b250aff 452 omap3_init_early();
8f5b5a41
TL
453}
454
a920360f 455void __init ti81xx_init_early(void)
8f5b5a41 456{
a920360f 457 omap2_set_globals_ti81xx();
4c3cf901
TL
458 omap_common_init_early();
459 omap3xxx_voltagedomains_init();
460 omap3xxx_powerdomains_init();
461 omap3xxx_clockdomains_init();
462 omap3xxx_hwmod_init();
463 omap_hwmod_init_postsetup();
464 omap3xxx_clk_init();
8f5b5a41 465}
c4e2d245 466#endif
8f5b5a41 467
c4e2d245 468#ifdef CONFIG_ARCH_OMAP4
8f5b5a41
TL
469void __init omap4430_init_early(void)
470{
4c3cf901 471 omap2_set_globals_443x();
7b250aff
TL
472 omap_common_init_early();
473 omap44xx_voltagedomains_init();
474 omap44xx_powerdomains_init();
475 omap44xx_clockdomains_init();
476 omap44xx_hwmod_init();
477 omap_hwmod_init_postsetup();
478 omap4xxx_clk_init();
8f5b5a41 479}
c4e2d245 480#endif
8f5b5a41 481
a4ca9dbe 482void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
4805734b
PW
483 struct omap_sdrc_params *sdrc_cs1)
484{
a66cb345
TL
485 omap_sram_init();
486
01001712 487 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
aa4b1f6e
KH
488 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
489 _omap2_init_reprogram_sdrc();
490 }
1dbae815 491}
df1e9d1c
TL
492
493/*
494 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
495 */
496
497u8 omap_readb(u32 pa)
498{
499 return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
500}
501EXPORT_SYMBOL(omap_readb);
502
503u16 omap_readw(u32 pa)
504{
505 return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
506}
507EXPORT_SYMBOL(omap_readw);
508
509u32 omap_readl(u32 pa)
510{
511 return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
512}
513EXPORT_SYMBOL(omap_readl);
514
515void omap_writeb(u8 v, u32 pa)
516{
517 __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
518}
519EXPORT_SYMBOL(omap_writeb);
520
521void omap_writew(u16 v, u32 pa)
522{
523 __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
524}
525EXPORT_SYMBOL(omap_writew);
526
527void omap_writel(u32 v, u32 pa)
528{
529 __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
530}
531EXPORT_SYMBOL(omap_writel);