]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm/mach-omap2/omap_hwmod.h
Merge remote-tracking branch 'regulator/topic/palmas' into v3.9-rc8
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / mach-omap2 / omap_hwmod.h
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod macros, structures
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
e6d3a8b0 5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
63c85238
PW
6 * Paul Walmsley
7 *
43b40992 8 * Created in collaboration with (alphabetical order): Benoît Cousson,
63c85238
PW
9 * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
10 * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 * These headers and macros are used to define OMAP on-chip module
17 * data and their integration with other OMAP modules and Linux.
74ff3a68
PW
18 * Copious documentation and references can also be found in the
19 * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
20 * writing).
63c85238
PW
21 *
22 * To do:
23 * - add interconnect error log structures
24 * - add pinmuxing
25 * - init_conn_id_bit (CONNID_BIT_VECTOR)
26 * - implement default hwmod SMS/SDRC flags?
b56b7bc8 27 * - move Linux-specific data ("non-ROM data") out
63c85238
PW
28 *
29 */
30#ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
31#define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
32
33#include <linux/kernel.h>
a2debdbd 34#include <linux/init.h>
358f0e63 35#include <linux/list.h>
63c85238 36#include <linux/ioport.h>
dc6d1cda 37#include <linux/spinlock.h>
63c85238
PW
38
39struct omap_device;
40
358f0e63
TG
41extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
42extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
248b3b3d 43extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type3;
358f0e63
TG
44
45/*
46 * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
47 * with the original PRCM protocol defined for OMAP2420
48 */
49#define SYSC_TYPE1_MIDLEMODE_SHIFT 12
4ce107cc 50#define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT)
358f0e63 51#define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
4ce107cc 52#define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT)
358f0e63 53#define SYSC_TYPE1_SIDLEMODE_SHIFT 3
4ce107cc 54#define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT)
358f0e63 55#define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
4ce107cc 56#define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT)
358f0e63 57#define SYSC_TYPE1_SOFTRESET_SHIFT 1
4ce107cc 58#define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT)
358f0e63 59#define SYSC_TYPE1_AUTOIDLE_SHIFT 0
4ce107cc 60#define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT)
358f0e63
TG
61
62/*
63 * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
64 * with the new PRCM protocol defined for new OMAP4 IPs.
65 */
66#define SYSC_TYPE2_SOFTRESET_SHIFT 0
67#define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
68#define SYSC_TYPE2_SIDLEMODE_SHIFT 2
69#define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
70#define SYSC_TYPE2_MIDLEMODE_SHIFT 4
71#define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
6668546f
KVA
72#define SYSC_TYPE2_DMADISABLE_SHIFT 16
73#define SYSC_TYPE2_DMADISABLE_MASK (0x1 << SYSC_TYPE2_DMADISABLE_SHIFT)
63c85238 74
248b3b3d
VH
75/*
76 * OCP SYSCONFIG bit shifts/masks TYPE3.
77 * This is applicable for some IPs present in AM33XX
78 */
79#define SYSC_TYPE3_SIDLEMODE_SHIFT 0
80#define SYSC_TYPE3_SIDLEMODE_MASK (0x3 << SYSC_TYPE3_SIDLEMODE_SHIFT)
81#define SYSC_TYPE3_MIDLEMODE_SHIFT 2
82#define SYSC_TYPE3_MIDLEMODE_MASK (0x3 << SYSC_TYPE3_MIDLEMODE_SHIFT)
63c85238
PW
83
84/* OCP SYSSTATUS bit shifts/masks */
85#define SYSS_RESETDONE_SHIFT 0
86#define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
87
88/* Master standby/slave idle mode flags */
89#define HWMOD_IDLEMODE_FORCE (1 << 0)
90#define HWMOD_IDLEMODE_NO (1 << 1)
91#define HWMOD_IDLEMODE_SMART (1 << 2)
86009eb3 92#define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
63c85238 93
03fdefe5
BC
94/* modulemode control type (SW or HW) */
95#define MODULEMODE_HWCTRL 1
96#define MODULEMODE_SWCTRL 2
97
98
9796b323
TL
99/**
100 * struct omap_hwmod_mux_info - hwmod specific mux configuration
101 * @pads: array of omap_device_pad entries
102 * @nr_pads: number of omap_device_pad entries
103 *
104 * Note that this is currently built during init as needed.
105 */
106struct omap_hwmod_mux_info {
107 int nr_pads;
108 struct omap_device_pad *pads;
029268e4
TL
109 int nr_pads_dynamic;
110 struct omap_device_pad **pads_dynamic;
13a3fe52 111 int *irqs;
029268e4 112 bool enabled;
9796b323
TL
113};
114
63c85238 115/**
718bfd76
PW
116 * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
117 * @name: name of the IRQ channel (module local name)
212738a4 118 * @irq: IRQ channel ID (should be non-negative except -1 = terminator)
718bfd76
PW
119 *
120 * @name should be something short, e.g., "tx" or "rx". It is for use
121 * by platform_get_resource_byname(). It is defined locally to the
122 * hwmod.
123 */
124struct omap_hwmod_irq_info {
125 const char *name;
212738a4 126 s16 irq;
718bfd76
PW
127};
128
129/**
130 * struct omap_hwmod_dma_info - DMA channels used by the hwmod
63c85238 131 * @name: name of the DMA channel (module local name)
bc614958 132 * @dma_req: DMA request ID (should be non-negative except -1 = terminator)
63c85238
PW
133 *
134 * @name should be something short, e.g., "tx" or "rx". It is for use
135 * by platform_get_resource_byname(). It is defined locally to the
136 * hwmod.
137 */
138struct omap_hwmod_dma_info {
139 const char *name;
bc614958 140 s16 dma_req;
63c85238
PW
141};
142
5365efbe
BC
143/**
144 * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
145 * @name: name of the reset line (module local name)
146 * @rst_shift: Offset of the reset bit
cc1226e7 147 * @st_shift: Offset of the reset status bit (OMAP2/3 only)
5365efbe
BC
148 *
149 * @name should be something short, e.g., "cpu0" or "rst". It is defined
150 * locally to the hwmod.
151 */
152struct omap_hwmod_rst_info {
153 const char *name;
154 u8 rst_shift;
cc1226e7 155 u8 st_shift;
5365efbe
BC
156};
157
63c85238
PW
158/**
159 * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
160 * @role: "sys", "32k", "tv", etc -- for use in clk_get()
50ebdac2 161 * @clk: opt clock: OMAP clock name
63c85238
PW
162 * @_clk: pointer to the struct clk (filled in at runtime)
163 *
164 * The module's interface clock and main functional clock should not
165 * be added as optional clocks.
166 */
167struct omap_hwmod_opt_clk {
168 const char *role;
50ebdac2 169 const char *clk;
63c85238
PW
170 struct clk *_clk;
171};
172
173
174/* omap_hwmod_omap2_firewall.flags bits */
175#define OMAP_FIREWALL_L3 (1 << 0)
176#define OMAP_FIREWALL_L4 (1 << 1)
177
178/**
179 * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
180 * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
181 * @l4_fw_region: L4 firewall region ID
182 * @l4_prot_group: L4 protection group ID
183 * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
184 */
185struct omap_hwmod_omap2_firewall {
186 u8 l3_perm_bit;
187 u8 l4_fw_region;
188 u8 l4_prot_group;
189 u8 flags;
190};
191
192
193/*
194 * omap_hwmod_addr_space.flags bits
195 *
196 * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
197 * ADDR_TYPE_RT: Address space contains module register target data.
198 */
b56b7bc8 199#define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
63c85238
PW
200#define ADDR_TYPE_RT (1 << 1)
201
202/**
cd503802
KVA
203 * struct omap_hwmod_addr_space - address space handled by the hwmod
204 * @name: name of the address space
63c85238
PW
205 * @pa_start: starting physical address
206 * @pa_end: ending physical address
207 * @flags: (see omap_hwmod_addr_space.flags macros above)
208 *
209 * Address space doesn't necessarily follow physical interconnect
210 * structure. GPMC is one example.
211 */
212struct omap_hwmod_addr_space {
cd503802 213 const char *name;
63c85238
PW
214 u32 pa_start;
215 u32 pa_end;
216 u8 flags;
217};
218
219
220/*
221 * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
222 * interface to interact with the hwmod. Used to add sleep dependencies
223 * when the module is enabled or disabled.
224 */
225#define OCP_USER_MPU (1 << 0)
226#define OCP_USER_SDMA (1 << 1)
3d10f0d6 227#define OCP_USER_DSP (1 << 2)
42b9e387 228#define OCP_USER_IVA (1 << 3)
63c85238
PW
229
230/* omap_hwmod_ocp_if.flags bits */
33f7ec81
BC
231#define OCPIF_SWSUP_IDLE (1 << 0)
232#define OCPIF_CAN_BURST (1 << 1)
63c85238 233
2221b5cd
PW
234/* omap_hwmod_ocp_if._int_flags possibilities */
235#define _OCPIF_INT_FLAGS_REGISTERED (1 << 0)
236
237
63c85238
PW
238/**
239 * struct omap_hwmod_ocp_if - OCP interface data
240 * @master: struct omap_hwmod that initiates OCP transactions on this link
241 * @slave: struct omap_hwmod that responds to OCP transactions on this link
242 * @addr: address space associated with this link
50ebdac2 243 * @clk: interface clock: OMAP clock name
63c85238
PW
244 * @_clk: pointer to the interface struct clk (filled in at runtime)
245 * @fw: interface firewall data
63c85238 246 * @width: OCP data width
63c85238
PW
247 * @user: initiators using this interface (see OCP_USER_* macros above)
248 * @flags: OCP interface flags (see OCPIF_* macros above)
2221b5cd 249 * @_int_flags: internal flags (see _OCPIF_INT_FLAGS* macros above)
63c85238
PW
250 *
251 * It may also be useful to add a tag_cnt field for OCP2.x devices.
252 *
253 * Parameter names beginning with an underscore are managed internally by
254 * the omap_hwmod code and should not be set during initialization.
255 */
256struct omap_hwmod_ocp_if {
257 struct omap_hwmod *master;
258 struct omap_hwmod *slave;
259 struct omap_hwmod_addr_space *addr;
50ebdac2 260 const char *clk;
63c85238
PW
261 struct clk *_clk;
262 union {
263 struct omap_hwmod_omap2_firewall omap2;
264 } fw;
63c85238 265 u8 width;
63c85238
PW
266 u8 user;
267 u8 flags;
2221b5cd 268 u8 _int_flags;
63c85238
PW
269};
270
271
272/* Macros for use in struct omap_hwmod_sysconfig */
273
274/* Flags for use in omap_hwmod_sysconfig.idlemodes */
86009eb3 275#define MASTER_STANDBY_SHIFT 4
63c85238
PW
276#define SLAVE_IDLE_SHIFT 0
277#define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
278#define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
279#define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
86009eb3 280#define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
63c85238
PW
281#define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
282#define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
283#define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
724019b0 284#define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
63c85238
PW
285
286/* omap_hwmod_sysconfig.sysc_flags capability flags */
287#define SYSC_HAS_AUTOIDLE (1 << 0)
288#define SYSC_HAS_SOFTRESET (1 << 1)
289#define SYSC_HAS_ENAWAKEUP (1 << 2)
290#define SYSC_HAS_EMUFREE (1 << 3)
291#define SYSC_HAS_CLOCKACTIVITY (1 << 4)
292#define SYSC_HAS_SIDLEMODE (1 << 5)
293#define SYSC_HAS_MIDLEMODE (1 << 6)
2cb06814 294#define SYSS_HAS_RESET_STATUS (1 << 7)
883edfdd 295#define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
2cb06814 296#define SYSC_HAS_RESET_STATUS (1 << 9)
6668546f 297#define SYSC_HAS_DMADISABLE (1 << 10)
63c85238
PW
298
299/* omap_hwmod_sysconfig.clockact flags */
300#define CLOCKACT_TEST_BOTH 0x0
301#define CLOCKACT_TEST_MAIN 0x1
302#define CLOCKACT_TEST_ICLK 0x2
303#define CLOCKACT_TEST_NONE 0x3
304
358f0e63
TG
305/**
306 * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
307 * @midle_shift: Offset of the midle bit
308 * @clkact_shift: Offset of the clockactivity bit
309 * @sidle_shift: Offset of the sidle bit
310 * @enwkup_shift: Offset of the enawakeup bit
311 * @srst_shift: Offset of the softreset bit
43b40992 312 * @autoidle_shift: Offset of the autoidle bit
6668546f 313 * @dmadisable_shift: Offset of the dmadisable bit
358f0e63
TG
314 */
315struct omap_hwmod_sysc_fields {
316 u8 midle_shift;
317 u8 clkact_shift;
318 u8 sidle_shift;
319 u8 enwkup_shift;
320 u8 srst_shift;
321 u8 autoidle_shift;
6668546f 322 u8 dmadisable_shift;
358f0e63
TG
323};
324
63c85238 325/**
43b40992 326 * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
63c85238
PW
327 * @rev_offs: IP block revision register offset (from module base addr)
328 * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
329 * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
d99de7f5 330 * @srst_udelay: Delay needed after doing a softreset in usecs
63c85238
PW
331 * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
332 * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
333 * @clockact: the default value of the module CLOCKACTIVITY bits
334 *
335 * @clockact describes to the module which clocks are likely to be
336 * disabled when the PRCM issues its idle request to the module. Some
337 * modules have separate clockdomains for the interface clock and main
338 * functional clock, and can check whether they should acknowledge the
339 * idle request based on the internal module functionality that has
340 * been associated with the clocks marked in @clockact. This field is
341 * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
342 *
358f0e63
TG
343 * @sysc_fields: structure containing the offset positions of various bits in
344 * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
345 * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
346 * whether the device ip is compliant with the original PRCM protocol
43b40992
PW
347 * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
348 * If the device follows a different scheme for the sysconfig register ,
358f0e63 349 * then this field has to be populated with the correct offset structure.
63c85238 350 */
43b40992 351struct omap_hwmod_class_sysconfig {
515237d6
PW
352 u32 rev_offs;
353 u32 sysc_offs;
354 u32 syss_offs;
56dc79ab 355 u16 sysc_flags;
d99de7f5
FGL
356 struct omap_hwmod_sysc_fields *sysc_fields;
357 u8 srst_udelay;
63c85238 358 u8 idlemodes;
63c85238
PW
359 u8 clockact;
360};
361
362/**
363 * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
364 * @module_offs: PRCM submodule offset from the start of the PRM/CM
365 * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
366 * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
367 * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
368 * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
369 * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
370 *
371 * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
372 * WKEN, GRPSEL registers. In an ideal world, no extra information
373 * would be needed for IDLEST information, but alas, there are some
374 * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
375 * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
376 */
377struct omap_hwmod_omap2_prcm {
378 s16 module_offs;
379 u8 prcm_reg_id;
380 u8 module_bit;
381 u8 idlest_reg_id;
382 u8 idlest_idle_bit;
383 u8 idlest_stdby_bit;
384};
385
46b3af27
TK
386/*
387 * Possible values for struct omap_hwmod_omap4_prcm.flags
388 *
389 * HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT: Some IP blocks don't have a PRCM
390 * module-level context loss register associated with them; this
391 * flag bit should be set in those cases
392 */
393#define HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT (1 << 0)
63c85238
PW
394
395/**
396 * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
e6d3a8b0
RN
397 * @clkctrl_offs: offset of the PRCM clock control register
398 * @rstctrl_offs: offset of the XXX_RSTCTRL register located in the PRM
399 * @context_offs: offset of the RM_*_CONTEXT register
ce80979a 400 * @lostcontext_mask: bitmask for selecting bits from RM_*_CONTEXT register
768c69f5 401 * @rstst_reg: (AM33XX only) address of the XXX_RSTST register in the PRM
63c85238 402 * @submodule_wkdep_bit: bit shift of the WKDEP range
46b3af27 403 * @flags: PRCM register capabilities for this IP block
e6d3a8b0
RN
404 * @modulemode: allowable modulemodes
405 * @context_lost_counter: Count of module level context lost
ce80979a
TK
406 *
407 * If @lostcontext_mask is not defined, context loss check code uses
408 * whole register without masking. @lostcontext_mask should only be
409 * defined in cases where @context_offs register is shared by two or
410 * more hwmods.
63c85238
PW
411 */
412struct omap_hwmod_omap4_prcm {
d0f0631d 413 u16 clkctrl_offs;
eaac329d 414 u16 rstctrl_offs;
768c69f5 415 u16 rstst_offs;
27bb00b5 416 u16 context_offs;
ce80979a 417 u32 lostcontext_mask;
53934aa7 418 u8 submodule_wkdep_bit;
03fdefe5 419 u8 modulemode;
46b3af27 420 u8 flags;
e6d3a8b0 421 int context_lost_counter;
63c85238
PW
422};
423
424
425/*
426 * omap_hwmod.flags definitions
427 *
428 * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
429 * of idle, rather than relying on module smart-idle
092bc089
GI
430 * HWMOD_SWSUP_MSTANDBY: omap_hwmod code should manually bring module in and
431 * out of standby, rather than relying on module smart-standby
63c85238 432 * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
b56b7bc8 433 * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
550c8092 434 * XXX Should be HWMOD_SETUP_NO_RESET
63c85238 435 * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
b56b7bc8 436 * controller, etc. XXX probably belongs outside the main hwmod file
550c8092 437 * XXX Should be HWMOD_SETUP_NO_IDLE
4d2274c5 438 * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
726072e5
PW
439 * when module is enabled, rather than the default, which is to
440 * enable autoidle
63c85238 441 * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
bd36179e 442 * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
33f7ec81 443 * only for few initiator modules on OMAP2 & 3.
96835af9
BC
444 * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
445 * This is needed for devices like DSS that require optional clocks enabled
446 * in order to complete the reset. Optional clocks will be disabled
447 * again after the reset.
cc7a1d2a 448 * HWMOD_16BIT_REG: Module has 16bit registers
5fb3d522
PW
449 * HWMOD_EXT_OPT_MAIN_CLK: The only main functional clock source for
450 * this IP block comes from an off-chip source and is not always
451 * enabled. This prevents the hwmod code from being able to
452 * enable and reset the IP block early. XXX Eventually it should
453 * be possible to query the clock framework for this information.
fa200222
PW
454 * HWMOD_BLOCK_WFI: Some OMAP peripherals apparently don't work
455 * correctly if the MPU is allowed to go idle while the
456 * peripherals are active. This is apparently true for the I2C on
457 * OMAP2420, and also the EMAC on AM3517/3505. It's unlikely that
458 * this is really true -- we're probably not configuring something
459 * correctly, or this is being abused to deal with some PM latency
460 * issues -- but we're currently suffering from a shortage of
461 * folks who are able to track these issues down properly.
092bc089
GI
462 * HWMOD_FORCE_MSTANDBY: Always keep MIDLEMODE bits cleared so that device
463 * is kept in force-standby mode. Failing to do so causes PM problems
464 * with musb on OMAP3630 at least. Note that musb has a dedicated register
465 * to control MSTANDBY signal when MIDLEMODE is set to force-standby.
63c85238
PW
466 */
467#define HWMOD_SWSUP_SIDLE (1 << 0)
468#define HWMOD_SWSUP_MSTANDBY (1 << 1)
469#define HWMOD_INIT_NO_RESET (1 << 2)
470#define HWMOD_INIT_NO_IDLE (1 << 3)
726072e5
PW
471#define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
472#define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
33f7ec81 473#define HWMOD_NO_IDLEST (1 << 6)
96835af9 474#define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
cc7a1d2a 475#define HWMOD_16BIT_REG (1 << 8)
5fb3d522 476#define HWMOD_EXT_OPT_MAIN_CLK (1 << 9)
fa200222 477#define HWMOD_BLOCK_WFI (1 << 10)
092bc089 478#define HWMOD_FORCE_MSTANDBY (1 << 11)
63c85238
PW
479
480/*
481 * omap_hwmod._int_flags definitions
482 * These are for internal use only and are managed by the omap_hwmod code.
483 *
484 * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
485 * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
486 * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
aacf0941
RN
487 * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) -
488 * causes the first call to _enable() to only update the pinmux
63c85238
PW
489 */
490#define _HWMOD_NO_MPU_PORT (1 << 0)
491#define _HWMOD_WAKEUP_ENABLED (1 << 1)
492#define _HWMOD_SYSCONFIG_LOADED (1 << 2)
aacf0941 493#define _HWMOD_SKIP_ENABLE (1 << 3)
63c85238
PW
494
495/*
496 * omap_hwmod._state definitions
497 *
498 * INITIALIZED: reset (optionally), initialized, enabled, disabled
499 * (optionally)
500 *
501 *
502 */
503#define _HWMOD_STATE_UNKNOWN 0
504#define _HWMOD_STATE_REGISTERED 1
505#define _HWMOD_STATE_CLKS_INITED 2
506#define _HWMOD_STATE_INITIALIZED 3
507#define _HWMOD_STATE_ENABLED 4
508#define _HWMOD_STATE_IDLE 5
509#define _HWMOD_STATE_DISABLED 6
510
43b40992
PW
511/**
512 * struct omap_hwmod_class - the type of an IP block
513 * @name: name of the hwmod_class
514 * @sysc: device SYSCONFIG/SYSSTATUS register data
515 * @rev: revision of the IP class
e4dc8f50 516 * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
bd36179e 517 * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
6d266f63 518 * @enable_preprogram: ptr to fn to be executed during device enable
43b40992
PW
519 *
520 * Represent the class of a OMAP hardware "modules" (e.g. timer,
521 * smartreflex, gpio, uart...)
e4dc8f50
PW
522 *
523 * @pre_shutdown is a function that will be run immediately before
524 * hwmod clocks are disabled, etc. It is intended for use for hwmods
525 * like the MPU watchdog, which cannot be disabled with the standard
526 * omap_hwmod_shutdown(). The function should return 0 upon success,
527 * or some negative error upon failure. Returning an error will cause
528 * omap_hwmod_shutdown() to abort the device shutdown and return an
529 * error.
bd36179e
PW
530 *
531 * If @reset is defined, then the function it points to will be
532 * executed in place of the standard hwmod _reset() code in
533 * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
534 * unusual reset sequences - usually processor IP blocks like the IVA.
43b40992
PW
535 */
536struct omap_hwmod_class {
537 const char *name;
538 struct omap_hwmod_class_sysconfig *sysc;
539 u32 rev;
e4dc8f50 540 int (*pre_shutdown)(struct omap_hwmod *oh);
bd36179e 541 int (*reset)(struct omap_hwmod *oh);
6d266f63 542 int (*enable_preprogram)(struct omap_hwmod *oh);
43b40992
PW
543};
544
2221b5cd
PW
545/**
546 * struct omap_hwmod_link - internal structure linking hwmods with ocp_ifs
547 * @ocp_if: OCP interface structure record pointer
548 * @node: list_head pointing to next struct omap_hwmod_link in a list
549 */
550struct omap_hwmod_link {
551 struct omap_hwmod_ocp_if *ocp_if;
552 struct list_head node;
553};
554
63c85238
PW
555/**
556 * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
557 * @name: name of the hwmod
43b40992 558 * @class: struct omap_hwmod_class * to the class of this hwmod
63c85238 559 * @od: struct omap_device currently associated with this hwmod (internal use)
212738a4 560 * @mpu_irqs: ptr to an array of MPU IRQs
bc614958 561 * @sdma_reqs: ptr to an array of System DMA request IDs
63c85238 562 * @prcm: PRCM data pertaining to this hwmod
50ebdac2 563 * @main_clk: main clock: OMAP clock name
63c85238
PW
564 * @_clk: pointer to the main struct clk (filled in at runtime)
565 * @opt_clks: other device clocks that drivers can request (0..*)
3b92408c 566 * @voltdm: pointer to voltage domain (filled in at runtime)
63c85238
PW
567 * @dev_attr: arbitrary device attributes that can be passed to the driver
568 * @_sysc_cache: internal-use hwmod flags
db2a60bf 569 * @_mpu_rt_va: cached register target start address (internal use)
2221b5cd 570 * @_mpu_port: cached MPU register target slave (internal use)
63c85238
PW
571 * @opt_clks_cnt: number of @opt_clks
572 * @master_cnt: number of @master entries
573 * @slaves_cnt: number of @slave entries
574 * @response_lat: device OCP response latency (in interface clock cycles)
575 * @_int_flags: internal-use hwmod flags
576 * @_state: internal-use hwmod state
2092e5cc 577 * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
63c85238 578 * @flags: hwmod flags (documented below)
dc6d1cda 579 * @_lock: spinlock serializing operations on this hwmod
63c85238
PW
580 * @node: list node for hwmod list (internal use)
581 *
50ebdac2
PW
582 * @main_clk refers to this module's "main clock," which for our
583 * purposes is defined as "the functional clock needed for register
584 * accesses to complete." Modules may not have a main clock if the
585 * interface clock also serves as a main clock.
63c85238
PW
586 *
587 * Parameter names beginning with an underscore are managed internally by
588 * the omap_hwmod code and should not be set during initialization.
2221b5cd
PW
589 *
590 * @masters and @slaves are now deprecated.
63c85238
PW
591 */
592struct omap_hwmod {
593 const char *name;
43b40992 594 struct omap_hwmod_class *class;
63c85238 595 struct omap_device *od;
9796b323 596 struct omap_hwmod_mux_info *mux;
718bfd76 597 struct omap_hwmod_irq_info *mpu_irqs;
9ee9fff9 598 struct omap_hwmod_dma_info *sdma_reqs;
5365efbe 599 struct omap_hwmod_rst_info *rst_lines;
63c85238
PW
600 union {
601 struct omap_hwmod_omap2_prcm omap2;
602 struct omap_hwmod_omap4_prcm omap4;
603 } prcm;
50ebdac2 604 const char *main_clk;
63c85238
PW
605 struct clk *_clk;
606 struct omap_hwmod_opt_clk *opt_clks;
a5322c6f 607 char *clkdm_name;
6ae76997 608 struct clockdomain *clkdm;
2221b5cd
PW
609 struct list_head master_ports; /* connect to *_IA */
610 struct list_head slave_ports; /* connect to *_TA */
63c85238
PW
611 void *dev_attr;
612 u32 _sysc_cache;
db2a60bf 613 void __iomem *_mpu_rt_va;
dc6d1cda 614 spinlock_t _lock;
63c85238 615 struct list_head node;
2221b5cd 616 struct omap_hwmod_ocp_if *_mpu_port;
63c85238 617 u16 flags;
63c85238 618 u8 response_lat;
5365efbe 619 u8 rst_lines_cnt;
63c85238
PW
620 u8 opt_clks_cnt;
621 u8 masters_cnt;
622 u8 slaves_cnt;
623 u8 hwmods_cnt;
624 u8 _int_flags;
625 u8 _state;
2092e5cc 626 u8 _postsetup_state;
63c85238
PW
627};
628
63c85238 629struct omap_hwmod *omap_hwmod_lookup(const char *name);
97d60162
PW
630int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
631 void *data);
63c85238 632
a2debdbd 633int __init omap_hwmod_setup_one(const char *name);
63c85238
PW
634
635int omap_hwmod_enable(struct omap_hwmod *oh);
636int omap_hwmod_idle(struct omap_hwmod *oh);
637int omap_hwmod_shutdown(struct omap_hwmod *oh);
638
aee48e3c
PW
639int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
640int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
641int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
642
63c85238
PW
643int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
644int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
645
46273e6f 646int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
9599217a 647int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle);
46273e6f 648
63c85238
PW
649int omap_hwmod_reset(struct omap_hwmod *oh);
650void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
651
cc7a1d2a
RN
652void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
653u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
6d3c55fd 654int omap_hwmod_softreset(struct omap_hwmod *oh);
63c85238 655
dad4191d 656int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags);
63c85238 657int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
b82b04e8 658int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res);
5e8370f1
PW
659int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
660 const char *name, struct resource *res);
63c85238
PW
661
662struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
db2a60bf 663void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
63c85238
PW
664
665int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
666 struct omap_hwmod *init_oh);
667int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
668 struct omap_hwmod *init_oh);
669
63c85238
PW
670int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
671int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
672
43b40992
PW
673int omap_hwmod_for_each_by_class(const char *classname,
674 int (*fn)(struct omap_hwmod *oh,
675 void *user),
676 void *user);
677
2092e5cc 678int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
fc013873 679int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
2092e5cc 680
43b01643
PW
681int omap_hwmod_no_setup_reset(struct omap_hwmod *oh);
682
abc2d545
TK
683int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx);
684
9ebfd285
KH
685extern void __init omap_hwmod_init(void);
686
68c9a95e
TL
687const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh);
688
c02060d8
PW
689/*
690 *
691 */
692
693extern int omap_hwmod_aess_preprogram(struct omap_hwmod *oh);
694
7359154e
PW
695/*
696 * Chip variant-specific hwmod init routines - XXX should be converted
697 * to use initcalls once the initial boot ordering is straightened out
698 */
699extern int omap2420_hwmod_init(void);
700extern int omap2430_hwmod_init(void);
701extern int omap3xxx_hwmod_init(void);
55d2cb08 702extern int omap44xx_hwmod_init(void);
a2cfc509 703extern int am33xx_hwmod_init(void);
7359154e 704
2221b5cd
PW
705extern int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois);
706
63c85238 707#endif