]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm/mach-omap2/omap_hwmod_3xxx_data.c
Merge branch 'for-linus' of git://git.open-osd.org/linux-open-osd
[mirror_ubuntu-bionic-kernel.git] / arch / arm / mach-omap2 / omap_hwmod_3xxx_data.c
CommitLineData
7359154e
PW
1/*
2 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
3 *
78183f3f 4 * Copyright (C) 2009-2011 Nokia Corporation
0a78c5c5 5 * Copyright (C) 2012 Texas Instruments, Inc.
7359154e
PW
6 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * The data in this file should be completely autogeneratable from
13 * the TI hardware database or other technical documentation.
14 *
15 * XXX these should be marked initdata for multi-OMAP kernels
16 */
3a8761c0
TL
17
18#include <linux/i2c-omap.h>
b86aeafc 19#include <linux/power/smartreflex.h>
4b25408f 20#include <linux/platform_data/gpio-omap.h>
b86aeafc 21
45c3eb7d 22#include <linux/omap-dma.h>
79e3cb22 23#include "l3_3xxx.h"
957988c7 24#include "l4_3xxx.h"
2203747c
AB
25#include <linux/platform_data/asoc-ti-mcbsp.h>
26#include <linux/platform_data/spi-omap2-mcspi.h>
2ab7c848 27#include <linux/platform_data/iommu-omap.h>
b8a7cf8e 28#include <linux/platform_data/mailbox-omap.h>
ce722d26 29#include <plat/dmtimer.h>
7359154e 30
4f9ed545 31#include "am35xx.h"
7d7e1eba 32
dbc04161 33#include "soc.h"
2a296c8f 34#include "omap_hwmod.h"
43b40992 35#include "omap_hwmod_common_data.h"
7359154e 36#include "prm-regbits-34xx.h"
6b667f88 37#include "cm-regbits-34xx.h"
d5e7c864 38
3a8761c0 39#include "i2c.h"
68f39e74 40#include "mmc.h"
ff2516fb 41#include "wd_timer.h"
3d82cbbb 42#include "serial.h"
7359154e
PW
43
44/*
45 * OMAP3xxx hardware module integration data
46 *
844a3b63 47 * All of the data in this section should be autogeneratable from the
7359154e
PW
48 * TI hardware database or other technical documentation. Data that
49 * is driver-specific or driver-kernel integration-specific belongs
50 * elsewhere.
51 */
52
844a3b63
PW
53/*
54 * IP blocks
55 */
7359154e 56
844a3b63 57/* L3 */
4bb194dc 58static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
7d7e1eba
TL
59 { .irq = 9 + OMAP_INTC_START, },
60 { .irq = 10 + OMAP_INTC_START, },
61 { .irq = -1 },
4bb194dc 62};
63
4a7cf90a 64static struct omap_hwmod omap3xxx_l3_main_hwmod = {
fa98347e 65 .name = "l3_main",
43b40992 66 .class = &l3_hwmod_class,
0d619a89 67 .mpu_irqs = omap3xxx_l3_main_irqs,
2eb1875d 68 .flags = HWMOD_NO_IDLEST,
7359154e
PW
69};
70
844a3b63
PW
71/* L4 CORE */
72static struct omap_hwmod omap3xxx_l4_core_hwmod = {
73 .name = "l4_core",
74 .class = &l4_hwmod_class,
75 .flags = HWMOD_NO_IDLEST,
870ea2b8 76};
7359154e 77
844a3b63
PW
78/* L4 PER */
79static struct omap_hwmod omap3xxx_l4_per_hwmod = {
80 .name = "l4_per",
81 .class = &l4_hwmod_class,
82 .flags = HWMOD_NO_IDLEST,
273ff8c3 83};
844a3b63
PW
84
85/* L4 WKUP */
86static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
87 .name = "l4_wkup",
88 .class = &l4_hwmod_class,
89 .flags = HWMOD_NO_IDLEST,
7359154e
PW
90};
91
844a3b63
PW
92/* L4 SEC */
93static struct omap_hwmod omap3xxx_l4_sec_hwmod = {
94 .name = "l4_sec",
95 .class = &l4_hwmod_class,
96 .flags = HWMOD_NO_IDLEST,
4a9efb62
PW
97};
98
844a3b63 99/* MPU */
ee75d95c 100static struct omap_hwmod_irq_info omap3xxx_mpu_irqs[] = {
3dc3401c 101 { .name = "pmu", .irq = 3 + OMAP_INTC_START },
ee75d95c
JH
102 { .irq = -1 }
103};
104
844a3b63
PW
105static struct omap_hwmod omap3xxx_mpu_hwmod = {
106 .name = "mpu",
ee75d95c 107 .mpu_irqs = omap3xxx_mpu_irqs,
844a3b63
PW
108 .class = &mpu_hwmod_class,
109 .main_clk = "arm_fck",
b163605e
PW
110};
111
844a3b63 112/* IVA2 (IVA2) */
f42c5496 113static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
ed733619
TK
114 { .name = "logic", .rst_shift = 0, .st_shift = 8 },
115 { .name = "seq0", .rst_shift = 1, .st_shift = 9 },
116 { .name = "seq1", .rst_shift = 2, .st_shift = 10 },
f42c5496
PW
117};
118
844a3b63
PW
119static struct omap_hwmod omap3xxx_iva_hwmod = {
120 .name = "iva",
121 .class = &iva_hwmod_class,
f42c5496
PW
122 .clkdm_name = "iva2_clkdm",
123 .rst_lines = omap3xxx_iva_resets,
124 .rst_lines_cnt = ARRAY_SIZE(omap3xxx_iva_resets),
125 .main_clk = "iva2_ck",
ed733619
TK
126 .prcm = {
127 .omap2 = {
128 .module_offs = OMAP3430_IVA2_MOD,
129 .prcm_reg_id = 1,
130 .module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
131 .idlest_reg_id = 1,
132 .idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
133 }
134 },
4a9efb62
PW
135};
136
c7dad45f
JH
137/*
138 * 'debugss' class
139 * debug and emulation sub system
140 */
141
142static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {
143 .name = "debugss",
144};
145
146/* debugss */
147static struct omap_hwmod omap3xxx_debugss_hwmod = {
148 .name = "debugss",
149 .class = &omap3xxx_debugss_hwmod_class,
150 .clkdm_name = "emu_clkdm",
151 .main_clk = "emu_src_ck",
152 .flags = HWMOD_NO_IDLEST,
153};
154
844a3b63 155/* timer class */
844a3b63
PW
156static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
157 .rev_offs = 0x0000,
158 .sysc_offs = 0x0010,
159 .syss_offs = 0x0014,
725a8fe3
JH
160 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
161 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
f3a13e72
JH
162 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
163 SYSS_HAS_RESET_STATUS),
844a3b63 164 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
10759e82 165 .clockact = CLOCKACT_TEST_ICLK,
844a3b63 166 .sysc_fields = &omap_hwmod_sysc_type1,
b163605e
PW
167};
168
844a3b63
PW
169static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
170 .name = "timer",
171 .sysc = &omap3xxx_timer_sysc,
046465b7
KH
172};
173
844a3b63
PW
174/* secure timers dev attribute */
175static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {
139486fa 176 .timer_capability = OMAP_TIMER_ALWON | OMAP_TIMER_SECURE,
046465b7
KH
177};
178
844a3b63
PW
179/* always-on timers dev attribute */
180static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
181 .timer_capability = OMAP_TIMER_ALWON,
046465b7
KH
182};
183
844a3b63
PW
184/* pwm timers dev attribute */
185static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
186 .timer_capability = OMAP_TIMER_HAS_PWM,
046465b7
KH
187};
188
5c3e4ec4
JH
189/* timers with DSP interrupt dev attribute */
190static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
191 .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
192};
193
194/* pwm timers with DSP interrupt dev attribute */
195static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
196 .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
197};
198
844a3b63
PW
199/* timer1 */
200static struct omap_hwmod omap3xxx_timer1_hwmod = {
201 .name = "timer1",
202 .mpu_irqs = omap2_timer1_mpu_irqs,
203 .main_clk = "gpt1_fck",
204 .prcm = {
205 .omap2 = {
206 .prcm_reg_id = 1,
207 .module_bit = OMAP3430_EN_GPT1_SHIFT,
208 .module_offs = WKUP_MOD,
209 .idlest_reg_id = 1,
210 .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
211 },
046465b7 212 },
844a3b63 213 .dev_attr = &capability_alwon_dev_attr,
725a8fe3 214 .class = &omap3xxx_timer_hwmod_class,
10759e82 215 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
046465b7
KH
216};
217
844a3b63
PW
218/* timer2 */
219static struct omap_hwmod omap3xxx_timer2_hwmod = {
220 .name = "timer2",
221 .mpu_irqs = omap2_timer2_mpu_irqs,
222 .main_clk = "gpt2_fck",
223 .prcm = {
224 .omap2 = {
225 .prcm_reg_id = 1,
226 .module_bit = OMAP3430_EN_GPT2_SHIFT,
227 .module_offs = OMAP3430_PER_MOD,
228 .idlest_reg_id = 1,
229 .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
230 },
231 },
725a8fe3 232 .class = &omap3xxx_timer_hwmod_class,
10759e82 233 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
046465b7
KH
234};
235
844a3b63
PW
236/* timer3 */
237static struct omap_hwmod omap3xxx_timer3_hwmod = {
238 .name = "timer3",
239 .mpu_irqs = omap2_timer3_mpu_irqs,
240 .main_clk = "gpt3_fck",
241 .prcm = {
242 .omap2 = {
243 .prcm_reg_id = 1,
244 .module_bit = OMAP3430_EN_GPT3_SHIFT,
245 .module_offs = OMAP3430_PER_MOD,
246 .idlest_reg_id = 1,
247 .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
248 },
249 },
844a3b63 250 .class = &omap3xxx_timer_hwmod_class,
10759e82 251 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
046465b7
KH
252};
253
844a3b63
PW
254/* timer4 */
255static struct omap_hwmod omap3xxx_timer4_hwmod = {
256 .name = "timer4",
257 .mpu_irqs = omap2_timer4_mpu_irqs,
258 .main_clk = "gpt4_fck",
259 .prcm = {
260 .omap2 = {
261 .prcm_reg_id = 1,
262 .module_bit = OMAP3430_EN_GPT4_SHIFT,
263 .module_offs = OMAP3430_PER_MOD,
264 .idlest_reg_id = 1,
265 .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
266 },
267 },
844a3b63 268 .class = &omap3xxx_timer_hwmod_class,
10759e82 269 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
046465b7
KH
270};
271
844a3b63
PW
272/* timer5 */
273static struct omap_hwmod omap3xxx_timer5_hwmod = {
274 .name = "timer5",
275 .mpu_irqs = omap2_timer5_mpu_irqs,
276 .main_clk = "gpt5_fck",
277 .prcm = {
278 .omap2 = {
279 .prcm_reg_id = 1,
280 .module_bit = OMAP3430_EN_GPT5_SHIFT,
281 .module_offs = OMAP3430_PER_MOD,
282 .idlest_reg_id = 1,
283 .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
284 },
4bf90f65 285 },
5c3e4ec4 286 .dev_attr = &capability_dsp_dev_attr,
844a3b63 287 .class = &omap3xxx_timer_hwmod_class,
10759e82 288 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
4bf90f65
KM
289};
290
844a3b63
PW
291/* timer6 */
292static struct omap_hwmod omap3xxx_timer6_hwmod = {
293 .name = "timer6",
294 .mpu_irqs = omap2_timer6_mpu_irqs,
295 .main_clk = "gpt6_fck",
296 .prcm = {
297 .omap2 = {
298 .prcm_reg_id = 1,
299 .module_bit = OMAP3430_EN_GPT6_SHIFT,
300 .module_offs = OMAP3430_PER_MOD,
301 .idlest_reg_id = 1,
302 .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
303 },
304 },
5c3e4ec4 305 .dev_attr = &capability_dsp_dev_attr,
844a3b63 306 .class = &omap3xxx_timer_hwmod_class,
10759e82 307 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
4bf90f65
KM
308};
309
844a3b63
PW
310/* timer7 */
311static struct omap_hwmod omap3xxx_timer7_hwmod = {
312 .name = "timer7",
313 .mpu_irqs = omap2_timer7_mpu_irqs,
314 .main_clk = "gpt7_fck",
315 .prcm = {
4fe20e97 316 .omap2 = {
844a3b63
PW
317 .prcm_reg_id = 1,
318 .module_bit = OMAP3430_EN_GPT7_SHIFT,
319 .module_offs = OMAP3430_PER_MOD,
320 .idlest_reg_id = 1,
321 .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
322 },
4fe20e97 323 },
5c3e4ec4 324 .dev_attr = &capability_dsp_dev_attr,
844a3b63 325 .class = &omap3xxx_timer_hwmod_class,
10759e82 326 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
4fe20e97
RN
327};
328
844a3b63
PW
329/* timer8 */
330static struct omap_hwmod omap3xxx_timer8_hwmod = {
331 .name = "timer8",
332 .mpu_irqs = omap2_timer8_mpu_irqs,
333 .main_clk = "gpt8_fck",
334 .prcm = {
4fe20e97 335 .omap2 = {
844a3b63
PW
336 .prcm_reg_id = 1,
337 .module_bit = OMAP3430_EN_GPT8_SHIFT,
338 .module_offs = OMAP3430_PER_MOD,
339 .idlest_reg_id = 1,
340 .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
341 },
4fe20e97 342 },
5c3e4ec4 343 .dev_attr = &capability_dsp_pwm_dev_attr,
844a3b63 344 .class = &omap3xxx_timer_hwmod_class,
10759e82 345 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
4fe20e97
RN
346};
347
844a3b63
PW
348/* timer9 */
349static struct omap_hwmod omap3xxx_timer9_hwmod = {
350 .name = "timer9",
351 .mpu_irqs = omap2_timer9_mpu_irqs,
352 .main_clk = "gpt9_fck",
353 .prcm = {
354 .omap2 = {
355 .prcm_reg_id = 1,
356 .module_bit = OMAP3430_EN_GPT9_SHIFT,
357 .module_offs = OMAP3430_PER_MOD,
358 .idlest_reg_id = 1,
359 .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
360 },
4fe20e97 361 },
844a3b63
PW
362 .dev_attr = &capability_pwm_dev_attr,
363 .class = &omap3xxx_timer_hwmod_class,
10759e82 364 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
4fe20e97
RN
365};
366
844a3b63
PW
367/* timer10 */
368static struct omap_hwmod omap3xxx_timer10_hwmod = {
369 .name = "timer10",
370 .mpu_irqs = omap2_timer10_mpu_irqs,
371 .main_clk = "gpt10_fck",
372 .prcm = {
4fe20e97 373 .omap2 = {
844a3b63
PW
374 .prcm_reg_id = 1,
375 .module_bit = OMAP3430_EN_GPT10_SHIFT,
376 .module_offs = CORE_MOD,
377 .idlest_reg_id = 1,
378 .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
379 },
4fe20e97 380 },
844a3b63 381 .dev_attr = &capability_pwm_dev_attr,
725a8fe3 382 .class = &omap3xxx_timer_hwmod_class,
10759e82 383 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
4fe20e97
RN
384};
385
844a3b63
PW
386/* timer11 */
387static struct omap_hwmod omap3xxx_timer11_hwmod = {
388 .name = "timer11",
389 .mpu_irqs = omap2_timer11_mpu_irqs,
390 .main_clk = "gpt11_fck",
391 .prcm = {
392 .omap2 = {
393 .prcm_reg_id = 1,
394 .module_bit = OMAP3430_EN_GPT11_SHIFT,
395 .module_offs = CORE_MOD,
396 .idlest_reg_id = 1,
397 .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
398 },
399 },
400 .dev_attr = &capability_pwm_dev_attr,
401 .class = &omap3xxx_timer_hwmod_class,
10759e82 402 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
d62bc78a
NM
403};
404
844a3b63
PW
405/* timer12 */
406static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
7d7e1eba
TL
407 { .irq = 95 + OMAP_INTC_START, },
408 { .irq = -1 },
d62bc78a
NM
409};
410
844a3b63
PW
411static struct omap_hwmod omap3xxx_timer12_hwmod = {
412 .name = "timer12",
413 .mpu_irqs = omap3xxx_timer12_mpu_irqs,
414 .main_clk = "gpt12_fck",
415 .prcm = {
416 .omap2 = {
417 .prcm_reg_id = 1,
418 .module_bit = OMAP3430_EN_GPT12_SHIFT,
419 .module_offs = WKUP_MOD,
420 .idlest_reg_id = 1,
421 .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
422 },
d3442726 423 },
844a3b63
PW
424 .dev_attr = &capability_secure_dev_attr,
425 .class = &omap3xxx_timer_hwmod_class,
10759e82 426 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
d3442726
TG
427};
428
844a3b63
PW
429/*
430 * 'wd_timer' class
431 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
432 * overflow condition
433 */
434
435static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
436 .rev_offs = 0x0000,
437 .sysc_offs = 0x0010,
438 .syss_offs = 0x0014,
439 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
440 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
441 SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
442 SYSS_HAS_RESET_STATUS),
443 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
444 .sysc_fields = &omap_hwmod_sysc_type1,
d3442726
TG
445};
446
844a3b63
PW
447/* I2C common */
448static struct omap_hwmod_class_sysconfig i2c_sysc = {
449 .rev_offs = 0x00,
450 .sysc_offs = 0x20,
451 .syss_offs = 0x10,
452 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
453 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
454 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
455 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
456 .clockact = CLOCKACT_TEST_ICLK,
457 .sysc_fields = &omap_hwmod_sysc_type1,
d3442726
TG
458};
459
844a3b63
PW
460static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
461 .name = "wd_timer",
462 .sysc = &omap3xxx_wd_timer_sysc,
414e4128
KH
463 .pre_shutdown = &omap2_wd_timer_disable,
464 .reset = &omap2_wd_timer_reset,
d3442726
TG
465};
466
844a3b63
PW
467static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
468 .name = "wd_timer2",
469 .class = &omap3xxx_wd_timer_hwmod_class,
470 .main_clk = "wdt2_fck",
471 .prcm = {
472 .omap2 = {
473 .prcm_reg_id = 1,
474 .module_bit = OMAP3430_EN_WDT2_SHIFT,
475 .module_offs = WKUP_MOD,
476 .idlest_reg_id = 1,
477 .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
478 },
479 },
480 /*
481 * XXX: Use software supervised mode, HW supervised smartidle seems to
482 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
483 */
484 .flags = HWMOD_SWSUP_SIDLE,
485};
870ea2b8 486
844a3b63
PW
487/* UART1 */
488static struct omap_hwmod omap3xxx_uart1_hwmod = {
489 .name = "uart1",
490 .mpu_irqs = omap2_uart1_mpu_irqs,
491 .sdma_reqs = omap2_uart1_sdma_reqs,
492 .main_clk = "uart1_fck",
7dedd346 493 .flags = DEBUG_TI81XXUART1_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
844a3b63
PW
494 .prcm = {
495 .omap2 = {
496 .module_offs = CORE_MOD,
497 .prcm_reg_id = 1,
498 .module_bit = OMAP3430_EN_UART1_SHIFT,
499 .idlest_reg_id = 1,
500 .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
501 },
870ea2b8 502 },
844a3b63 503 .class = &omap2_uart_class,
870ea2b8
HH
504};
505
844a3b63
PW
506/* UART2 */
507static struct omap_hwmod omap3xxx_uart2_hwmod = {
508 .name = "uart2",
509 .mpu_irqs = omap2_uart2_mpu_irqs,
510 .sdma_reqs = omap2_uart2_sdma_reqs,
511 .main_clk = "uart2_fck",
7dedd346 512 .flags = DEBUG_TI81XXUART2_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
844a3b63
PW
513 .prcm = {
514 .omap2 = {
515 .module_offs = CORE_MOD,
516 .prcm_reg_id = 1,
517 .module_bit = OMAP3430_EN_UART2_SHIFT,
518 .idlest_reg_id = 1,
519 .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
520 },
521 },
522 .class = &omap2_uart_class,
870ea2b8
HH
523};
524
844a3b63
PW
525/* UART3 */
526static struct omap_hwmod omap3xxx_uart3_hwmod = {
527 .name = "uart3",
528 .mpu_irqs = omap2_uart3_mpu_irqs,
529 .sdma_reqs = omap2_uart3_sdma_reqs,
530 .main_clk = "uart3_fck",
7dedd346
RN
531 .flags = DEBUG_OMAP3UART3_FLAGS | DEBUG_TI81XXUART3_FLAGS |
532 HWMOD_SWSUP_SIDLE_ACT,
844a3b63
PW
533 .prcm = {
534 .omap2 = {
535 .module_offs = OMAP3430_PER_MOD,
536 .prcm_reg_id = 1,
537 .module_bit = OMAP3430_EN_UART3_SHIFT,
538 .idlest_reg_id = 1,
539 .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
540 },
273ff8c3 541 },
844a3b63 542 .class = &omap2_uart_class,
273ff8c3
HH
543};
544
844a3b63
PW
545/* UART4 */
546static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
7d7e1eba
TL
547 { .irq = 80 + OMAP_INTC_START, },
548 { .irq = -1 },
273ff8c3
HH
549};
550
844a3b63 551static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
0fd8824f
JN
552 { .name = "rx", .dma_req = 82, },
553 { .name = "tx", .dma_req = 81, },
844a3b63 554 { .dma_req = -1 }
7359154e
PW
555};
556
844a3b63
PW
557static struct omap_hwmod omap36xx_uart4_hwmod = {
558 .name = "uart4",
559 .mpu_irqs = uart4_mpu_irqs,
560 .sdma_reqs = uart4_sdma_reqs,
561 .main_clk = "uart4_fck",
7dedd346 562 .flags = DEBUG_OMAP3UART4_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
844a3b63
PW
563 .prcm = {
564 .omap2 = {
565 .module_offs = OMAP3430_PER_MOD,
566 .prcm_reg_id = 1,
567 .module_bit = OMAP3630_EN_UART4_SHIFT,
568 .idlest_reg_id = 1,
569 .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
570 },
571 },
572 .class = &omap2_uart_class,
7359154e
PW
573};
574
844a3b63 575static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {
7d7e1eba
TL
576 { .irq = 84 + OMAP_INTC_START, },
577 { .irq = -1 },
43085705
PW
578};
579
844a3b63 580static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {
0fd8824f
JN
581 { .name = "rx", .dma_req = 55, },
582 { .name = "tx", .dma_req = 54, },
bf765237 583 { .dma_req = -1 }
7359154e
PW
584};
585
82ee620d
PW
586/*
587 * XXX AM35xx UART4 cannot complete its softreset without uart1_fck or
588 * uart2_fck being enabled. So we add uart1_fck as an optional clock,
589 * below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET. This really
590 * should not be needed. The functional clock structure of the AM35xx
591 * UART4 is extremely unclear and opaque; it is unclear what the role
592 * of uart1/2_fck is for the UART4. Any clarification from either
593 * empirical testing or the AM3505/3517 hardware designers would be
594 * most welcome.
595 */
596static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {
597 { .role = "softreset_uart1_fck", .clk = "uart1_fck" },
598};
599
844a3b63
PW
600static struct omap_hwmod am35xx_uart4_hwmod = {
601 .name = "uart4",
602 .mpu_irqs = am35xx_uart4_mpu_irqs,
603 .sdma_reqs = am35xx_uart4_sdma_reqs,
604 .main_clk = "uart4_fck",
605 .prcm = {
606 .omap2 = {
607 .module_offs = CORE_MOD,
608 .prcm_reg_id = 1,
bf765237 609 .module_bit = AM35XX_EN_UART4_SHIFT,
844a3b63 610 .idlest_reg_id = 1,
bf765237 611 .idlest_idle_bit = AM35XX_ST_UART4_SHIFT,
844a3b63
PW
612 },
613 },
82ee620d
PW
614 .opt_clks = am35xx_uart4_opt_clks,
615 .opt_clks_cnt = ARRAY_SIZE(am35xx_uart4_opt_clks),
616 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
844a3b63
PW
617 .class = &omap2_uart_class,
618};
619
620static struct omap_hwmod_class i2c_class = {
621 .name = "i2c",
622 .sysc = &i2c_sysc,
623 .rev = OMAP_I2C_IP_VERSION_1,
624 .reset = &omap_i2c_reset,
625};
626
627static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
628 { .name = "dispc", .dma_req = 5 },
629 { .name = "dsi1", .dma_req = 74 },
630 { .dma_req = -1 }
43085705
PW
631};
632
844a3b63
PW
633/* dss */
634static struct omap_hwmod_opt_clk dss_opt_clks[] = {
635 /*
636 * The DSS HW needs all DSS clocks enabled during reset. The dss_core
637 * driver does not use these clocks.
638 */
639 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
640 { .role = "tv_clk", .clk = "dss_tv_fck" },
641 /* required only on OMAP3430 */
642 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
7359154e
PW
643};
644
844a3b63
PW
645static struct omap_hwmod omap3430es1_dss_core_hwmod = {
646 .name = "dss_core",
647 .class = &omap2_dss_hwmod_class,
648 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
649 .sdma_reqs = omap3xxx_dss_sdma_chs,
650 .prcm = {
651 .omap2 = {
652 .prcm_reg_id = 1,
653 .module_bit = OMAP3430_EN_DSS1_SHIFT,
654 .module_offs = OMAP3430_DSS_MOD,
655 .idlest_reg_id = 1,
656 .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
657 },
658 },
659 .opt_clks = dss_opt_clks,
660 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
661 .flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
662};
540064bf 663
844a3b63
PW
664static struct omap_hwmod omap3xxx_dss_core_hwmod = {
665 .name = "dss_core",
666 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
667 .class = &omap2_dss_hwmod_class,
668 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
669 .sdma_reqs = omap3xxx_dss_sdma_chs,
670 .prcm = {
671 .omap2 = {
672 .prcm_reg_id = 1,
673 .module_bit = OMAP3430_EN_DSS1_SHIFT,
674 .module_offs = OMAP3430_DSS_MOD,
675 .idlest_reg_id = 1,
676 .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
677 .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
678 },
679 },
680 .opt_clks = dss_opt_clks,
681 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
540064bf
KH
682};
683
540064bf 684/*
844a3b63
PW
685 * 'dispc' class
686 * display controller
540064bf
KH
687 */
688
844a3b63 689static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
ce722d26
TG
690 .rev_offs = 0x0000,
691 .sysc_offs = 0x0010,
692 .syss_offs = 0x0014,
844a3b63
PW
693 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
694 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
695 SYSC_HAS_ENAWAKEUP),
696 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
697 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
ce722d26 698 .sysc_fields = &omap_hwmod_sysc_type1,
6b667f88
VC
699};
700
844a3b63
PW
701static struct omap_hwmod_class omap3_dispc_hwmod_class = {
702 .name = "dispc",
703 .sysc = &omap3_dispc_sysc,
6b667f88
VC
704};
705
844a3b63
PW
706static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
707 .name = "dss_dispc",
708 .class = &omap3_dispc_hwmod_class,
709 .mpu_irqs = omap2_dispc_irqs,
710 .main_clk = "dss1_alwon_fck",
711 .prcm = {
712 .omap2 = {
713 .prcm_reg_id = 1,
714 .module_bit = OMAP3430_EN_DSS1_SHIFT,
715 .module_offs = OMAP3430_DSS_MOD,
716 },
717 },
718 .flags = HWMOD_NO_IDLEST,
719 .dev_attr = &omap2_3_dss_dispc_dev_attr
6b667f88
VC
720};
721
844a3b63
PW
722/*
723 * 'dsi' class
724 * display serial interface controller
725 */
4fe20e97 726
844a3b63
PW
727static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
728 .name = "dsi",
c345c8b0
TKD
729};
730
844a3b63 731static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {
7d7e1eba
TL
732 { .irq = 25 + OMAP_INTC_START, },
733 { .irq = -1 },
c345c8b0
TKD
734};
735
844a3b63
PW
736/* dss_dsi1 */
737static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
738 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
c345c8b0
TKD
739};
740
844a3b63
PW
741static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
742 .name = "dss_dsi1",
743 .class = &omap3xxx_dsi_hwmod_class,
744 .mpu_irqs = omap3xxx_dsi1_irqs,
745 .main_clk = "dss1_alwon_fck",
746 .prcm = {
747 .omap2 = {
748 .prcm_reg_id = 1,
749 .module_bit = OMAP3430_EN_DSS1_SHIFT,
750 .module_offs = OMAP3430_DSS_MOD,
751 },
ce722d26 752 },
844a3b63
PW
753 .opt_clks = dss_dsi1_opt_clks,
754 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
755 .flags = HWMOD_NO_IDLEST,
6b667f88
VC
756};
757
844a3b63
PW
758static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
759 { .role = "ick", .clk = "dss_ick" },
ce722d26
TG
760};
761
844a3b63
PW
762static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
763 .name = "dss_rfbi",
764 .class = &omap2_rfbi_hwmod_class,
765 .main_clk = "dss1_alwon_fck",
6b667f88
VC
766 .prcm = {
767 .omap2 = {
768 .prcm_reg_id = 1,
844a3b63
PW
769 .module_bit = OMAP3430_EN_DSS1_SHIFT,
770 .module_offs = OMAP3430_DSS_MOD,
6b667f88
VC
771 },
772 },
844a3b63
PW
773 .opt_clks = dss_rfbi_opt_clks,
774 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
775 .flags = HWMOD_NO_IDLEST,
046465b7
KH
776};
777
844a3b63
PW
778static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
779 /* required only on OMAP3430 */
780 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
046465b7
KH
781};
782
844a3b63
PW
783static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
784 .name = "dss_venc",
785 .class = &omap2_venc_hwmod_class,
786 .main_clk = "dss_tv_fck",
046465b7
KH
787 .prcm = {
788 .omap2 = {
046465b7 789 .prcm_reg_id = 1,
844a3b63
PW
790 .module_bit = OMAP3430_EN_DSS1_SHIFT,
791 .module_offs = OMAP3430_DSS_MOD,
046465b7
KH
792 },
793 },
844a3b63
PW
794 .opt_clks = dss_venc_opt_clks,
795 .opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks),
796 .flags = HWMOD_NO_IDLEST,
046465b7
KH
797};
798
844a3b63
PW
799/* I2C1 */
800static struct omap_i2c_dev_attr i2c1_dev_attr = {
801 .fifo_depth = 8, /* bytes */
972deb4f 802 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
046465b7
KH
803};
804
844a3b63
PW
805static struct omap_hwmod omap3xxx_i2c1_hwmod = {
806 .name = "i2c1",
807 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
808 .mpu_irqs = omap2_i2c1_mpu_irqs,
809 .sdma_reqs = omap2_i2c1_sdma_reqs,
810 .main_clk = "i2c1_fck",
046465b7
KH
811 .prcm = {
812 .omap2 = {
844a3b63 813 .module_offs = CORE_MOD,
046465b7 814 .prcm_reg_id = 1,
844a3b63 815 .module_bit = OMAP3430_EN_I2C1_SHIFT,
046465b7 816 .idlest_reg_id = 1,
844a3b63 817 .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
046465b7
KH
818 },
819 },
844a3b63
PW
820 .class = &i2c_class,
821 .dev_attr = &i2c1_dev_attr,
046465b7
KH
822};
823
844a3b63
PW
824/* I2C2 */
825static struct omap_i2c_dev_attr i2c2_dev_attr = {
826 .fifo_depth = 8, /* bytes */
972deb4f 827 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
046465b7
KH
828};
829
844a3b63
PW
830static struct omap_hwmod omap3xxx_i2c2_hwmod = {
831 .name = "i2c2",
832 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
833 .mpu_irqs = omap2_i2c2_mpu_irqs,
834 .sdma_reqs = omap2_i2c2_sdma_reqs,
835 .main_clk = "i2c2_fck",
046465b7
KH
836 .prcm = {
837 .omap2 = {
844a3b63 838 .module_offs = CORE_MOD,
046465b7 839 .prcm_reg_id = 1,
844a3b63 840 .module_bit = OMAP3430_EN_I2C2_SHIFT,
046465b7 841 .idlest_reg_id = 1,
844a3b63 842 .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
046465b7
KH
843 },
844 },
844a3b63
PW
845 .class = &i2c_class,
846 .dev_attr = &i2c2_dev_attr,
046465b7
KH
847};
848
844a3b63
PW
849/* I2C3 */
850static struct omap_i2c_dev_attr i2c3_dev_attr = {
851 .fifo_depth = 64, /* bytes */
972deb4f 852 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
844a3b63 853};
046465b7 854
844a3b63 855static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
7d7e1eba
TL
856 { .irq = 61 + OMAP_INTC_START, },
857 { .irq = -1 },
046465b7
KH
858};
859
844a3b63 860static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
0fd8824f
JN
861 { .name = "tx", .dma_req = 25 },
862 { .name = "rx", .dma_req = 26 },
844a3b63 863 { .dma_req = -1 }
046465b7
KH
864};
865
844a3b63
PW
866static struct omap_hwmod omap3xxx_i2c3_hwmod = {
867 .name = "i2c3",
868 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
869 .mpu_irqs = i2c3_mpu_irqs,
870 .sdma_reqs = i2c3_sdma_reqs,
871 .main_clk = "i2c3_fck",
046465b7
KH
872 .prcm = {
873 .omap2 = {
844a3b63 874 .module_offs = CORE_MOD,
046465b7 875 .prcm_reg_id = 1,
844a3b63 876 .module_bit = OMAP3430_EN_I2C3_SHIFT,
046465b7 877 .idlest_reg_id = 1,
844a3b63 878 .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
046465b7
KH
879 },
880 },
844a3b63
PW
881 .class = &i2c_class,
882 .dev_attr = &i2c3_dev_attr,
4fe20e97
RN
883};
884
844a3b63
PW
885/*
886 * 'gpio' class
887 * general purpose io module
888 */
4fe20e97 889
844a3b63
PW
890static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
891 .rev_offs = 0x0000,
892 .sysc_offs = 0x0010,
893 .syss_offs = 0x0014,
894 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
895 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
896 SYSS_HAS_RESET_STATUS),
897 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
898 .sysc_fields = &omap_hwmod_sysc_type1,
4fe20e97
RN
899};
900
844a3b63
PW
901static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
902 .name = "gpio",
903 .sysc = &omap3xxx_gpio_sysc,
904 .rev = 1,
4fe20e97
RN
905};
906
844a3b63
PW
907/* gpio_dev_attr */
908static struct omap_gpio_dev_attr gpio_dev_attr = {
909 .bank_width = 32,
910 .dbck_flag = true,
911};
912
913/* gpio1 */
914static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
915 { .role = "dbclk", .clk = "gpio1_dbck", },
916};
917
918static struct omap_hwmod omap3xxx_gpio1_hwmod = {
919 .name = "gpio1",
920 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
921 .mpu_irqs = omap2_gpio1_irqs,
922 .main_clk = "gpio1_ick",
923 .opt_clks = gpio1_opt_clks,
924 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
4fe20e97
RN
925 .prcm = {
926 .omap2 = {
4fe20e97 927 .prcm_reg_id = 1,
844a3b63
PW
928 .module_bit = OMAP3430_EN_GPIO1_SHIFT,
929 .module_offs = WKUP_MOD,
4fe20e97 930 .idlest_reg_id = 1,
844a3b63 931 .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
4fe20e97
RN
932 },
933 },
844a3b63
PW
934 .class = &omap3xxx_gpio_hwmod_class,
935 .dev_attr = &gpio_dev_attr,
4fe20e97
RN
936};
937
844a3b63
PW
938/* gpio2 */
939static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
940 { .role = "dbclk", .clk = "gpio2_dbck", },
4fe20e97
RN
941};
942
844a3b63
PW
943static struct omap_hwmod omap3xxx_gpio2_hwmod = {
944 .name = "gpio2",
945 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
946 .mpu_irqs = omap2_gpio2_irqs,
947 .main_clk = "gpio2_ick",
948 .opt_clks = gpio2_opt_clks,
949 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
4fe20e97
RN
950 .prcm = {
951 .omap2 = {
4fe20e97 952 .prcm_reg_id = 1,
844a3b63 953 .module_bit = OMAP3430_EN_GPIO2_SHIFT,
ce722d26 954 .module_offs = OMAP3430_PER_MOD,
4fe20e97 955 .idlest_reg_id = 1,
844a3b63 956 .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
4fe20e97
RN
957 },
958 },
844a3b63
PW
959 .class = &omap3xxx_gpio_hwmod_class,
960 .dev_attr = &gpio_dev_attr,
4fe20e97
RN
961};
962
844a3b63
PW
963/* gpio3 */
964static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
965 { .role = "dbclk", .clk = "gpio3_dbck", },
4fe20e97
RN
966};
967
844a3b63
PW
968static struct omap_hwmod omap3xxx_gpio3_hwmod = {
969 .name = "gpio3",
970 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
971 .mpu_irqs = omap2_gpio3_irqs,
972 .main_clk = "gpio3_ick",
973 .opt_clks = gpio3_opt_clks,
974 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
4fe20e97
RN
975 .prcm = {
976 .omap2 = {
4fe20e97 977 .prcm_reg_id = 1,
844a3b63 978 .module_bit = OMAP3430_EN_GPIO3_SHIFT,
ce722d26 979 .module_offs = OMAP3430_PER_MOD,
4fe20e97 980 .idlest_reg_id = 1,
844a3b63 981 .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
4fe20e97
RN
982 },
983 },
844a3b63
PW
984 .class = &omap3xxx_gpio_hwmod_class,
985 .dev_attr = &gpio_dev_attr,
70034d38
VC
986};
987
844a3b63
PW
988/* gpio4 */
989static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
990 { .role = "dbclk", .clk = "gpio4_dbck", },
70034d38
VC
991};
992
844a3b63
PW
993static struct omap_hwmod omap3xxx_gpio4_hwmod = {
994 .name = "gpio4",
995 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
996 .mpu_irqs = omap2_gpio4_irqs,
997 .main_clk = "gpio4_ick",
998 .opt_clks = gpio4_opt_clks,
999 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
ce722d26
TG
1000 .prcm = {
1001 .omap2 = {
1002 .prcm_reg_id = 1,
844a3b63 1003 .module_bit = OMAP3430_EN_GPIO4_SHIFT,
ce722d26
TG
1004 .module_offs = OMAP3430_PER_MOD,
1005 .idlest_reg_id = 1,
844a3b63 1006 .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
ce722d26 1007 },
70034d38 1008 },
844a3b63
PW
1009 .class = &omap3xxx_gpio_hwmod_class,
1010 .dev_attr = &gpio_dev_attr,
70034d38
VC
1011};
1012
844a3b63
PW
1013/* gpio5 */
1014static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
7d7e1eba
TL
1015 { .irq = 33 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK5 */
1016 { .irq = -1 },
844a3b63 1017};
70034d38 1018
844a3b63
PW
1019static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
1020 { .role = "dbclk", .clk = "gpio5_dbck", },
70034d38
VC
1021};
1022
844a3b63
PW
1023static struct omap_hwmod omap3xxx_gpio5_hwmod = {
1024 .name = "gpio5",
1025 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1026 .mpu_irqs = omap3xxx_gpio5_irqs,
1027 .main_clk = "gpio5_ick",
1028 .opt_clks = gpio5_opt_clks,
1029 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
ce722d26
TG
1030 .prcm = {
1031 .omap2 = {
1032 .prcm_reg_id = 1,
844a3b63
PW
1033 .module_bit = OMAP3430_EN_GPIO5_SHIFT,
1034 .module_offs = OMAP3430_PER_MOD,
ce722d26 1035 .idlest_reg_id = 1,
844a3b63 1036 .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
ce722d26 1037 },
70034d38 1038 },
844a3b63
PW
1039 .class = &omap3xxx_gpio_hwmod_class,
1040 .dev_attr = &gpio_dev_attr,
70034d38
VC
1041};
1042
844a3b63
PW
1043/* gpio6 */
1044static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
7d7e1eba
TL
1045 { .irq = 34 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK6 */
1046 { .irq = -1 },
844a3b63 1047};
70034d38 1048
844a3b63
PW
1049static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
1050 { .role = "dbclk", .clk = "gpio6_dbck", },
70034d38
VC
1051};
1052
844a3b63
PW
1053static struct omap_hwmod omap3xxx_gpio6_hwmod = {
1054 .name = "gpio6",
1055 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1056 .mpu_irqs = omap3xxx_gpio6_irqs,
1057 .main_clk = "gpio6_ick",
1058 .opt_clks = gpio6_opt_clks,
1059 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
ce722d26
TG
1060 .prcm = {
1061 .omap2 = {
1062 .prcm_reg_id = 1,
844a3b63
PW
1063 .module_bit = OMAP3430_EN_GPIO6_SHIFT,
1064 .module_offs = OMAP3430_PER_MOD,
ce722d26 1065 .idlest_reg_id = 1,
844a3b63 1066 .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
ce722d26
TG
1067 },
1068 },
844a3b63
PW
1069 .class = &omap3xxx_gpio_hwmod_class,
1070 .dev_attr = &gpio_dev_attr,
ce722d26
TG
1071};
1072
844a3b63
PW
1073/* dma attributes */
1074static struct omap_dma_dev_attr dma_dev_attr = {
1075 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
1076 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
1077 .lch_count = 32,
ce722d26
TG
1078};
1079
844a3b63
PW
1080static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
1081 .rev_offs = 0x0000,
1082 .sysc_offs = 0x002c,
1083 .syss_offs = 0x0028,
1084 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1085 SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1086 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
1087 SYSS_HAS_RESET_STATUS),
1088 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1089 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1090 .sysc_fields = &omap_hwmod_sysc_type1,
70034d38
VC
1091};
1092
844a3b63
PW
1093static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
1094 .name = "dma",
1095 .sysc = &omap3xxx_dma_sysc,
70034d38
VC
1096};
1097
844a3b63
PW
1098/* dma_system */
1099static struct omap_hwmod omap3xxx_dma_system_hwmod = {
1100 .name = "dma",
1101 .class = &omap3xxx_dma_hwmod_class,
1102 .mpu_irqs = omap2_dma_system_irqs,
1103 .main_clk = "core_l3_ick",
1104 .prcm = {
ce722d26 1105 .omap2 = {
844a3b63
PW
1106 .module_offs = CORE_MOD,
1107 .prcm_reg_id = 1,
1108 .module_bit = OMAP3430_ST_SDMA_SHIFT,
1109 .idlest_reg_id = 1,
1110 .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
ce722d26
TG
1111 },
1112 },
844a3b63
PW
1113 .dev_attr = &dma_dev_attr,
1114 .flags = HWMOD_NO_IDLEST,
70034d38
VC
1115};
1116
844a3b63
PW
1117/*
1118 * 'mcbsp' class
1119 * multi channel buffered serial port controller
1120 */
1121
1122static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
1123 .sysc_offs = 0x008c,
1124 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1125 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1126 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1127 .sysc_fields = &omap_hwmod_sysc_type1,
1128 .clockact = 0x2,
70034d38
VC
1129};
1130
844a3b63
PW
1131static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
1132 .name = "mcbsp",
1133 .sysc = &omap3xxx_mcbsp_sysc,
1134 .rev = MCBSP_CONFIG_TYPE3,
70034d38
VC
1135};
1136
7039154b
PU
1137/* McBSP functional clock mapping */
1138static struct omap_hwmod_opt_clk mcbsp15_opt_clks[] = {
1139 { .role = "pad_fck", .clk = "mcbsp_clks" },
1140 { .role = "prcm_fck", .clk = "core_96m_fck" },
1141};
1142
1143static struct omap_hwmod_opt_clk mcbsp234_opt_clks[] = {
1144 { .role = "pad_fck", .clk = "mcbsp_clks" },
1145 { .role = "prcm_fck", .clk = "per_96m_fck" },
1146};
1147
844a3b63
PW
1148/* mcbsp1 */
1149static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
7d7e1eba
TL
1150 { .name = "common", .irq = 16 + OMAP_INTC_START, },
1151 { .name = "tx", .irq = 59 + OMAP_INTC_START, },
1152 { .name = "rx", .irq = 60 + OMAP_INTC_START, },
1153 { .irq = -1 },
844a3b63 1154};
6b667f88 1155
844a3b63
PW
1156static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
1157 .name = "mcbsp1",
1158 .class = &omap3xxx_mcbsp_hwmod_class,
1159 .mpu_irqs = omap3xxx_mcbsp1_irqs,
1160 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
1161 .main_clk = "mcbsp1_fck",
1162 .prcm = {
1163 .omap2 = {
1164 .prcm_reg_id = 1,
1165 .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
1166 .module_offs = CORE_MOD,
1167 .idlest_reg_id = 1,
1168 .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
1169 },
1170 },
7039154b
PU
1171 .opt_clks = mcbsp15_opt_clks,
1172 .opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
70034d38
VC
1173};
1174
844a3b63
PW
1175/* mcbsp2 */
1176static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
7d7e1eba
TL
1177 { .name = "common", .irq = 17 + OMAP_INTC_START, },
1178 { .name = "tx", .irq = 62 + OMAP_INTC_START, },
1179 { .name = "rx", .irq = 63 + OMAP_INTC_START, },
1180 { .irq = -1 },
70034d38
VC
1181};
1182
844a3b63
PW
1183static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
1184 .sidetone = "mcbsp2_sidetone",
70034d38
VC
1185};
1186
844a3b63
PW
1187static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
1188 .name = "mcbsp2",
1189 .class = &omap3xxx_mcbsp_hwmod_class,
1190 .mpu_irqs = omap3xxx_mcbsp2_irqs,
1191 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
1192 .main_clk = "mcbsp2_fck",
70034d38
VC
1193 .prcm = {
1194 .omap2 = {
1195 .prcm_reg_id = 1,
844a3b63
PW
1196 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
1197 .module_offs = OMAP3430_PER_MOD,
70034d38 1198 .idlest_reg_id = 1,
844a3b63 1199 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
70034d38
VC
1200 },
1201 },
7039154b
PU
1202 .opt_clks = mcbsp234_opt_clks,
1203 .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
844a3b63 1204 .dev_attr = &omap34xx_mcbsp2_dev_attr,
70034d38
VC
1205};
1206
844a3b63
PW
1207/* mcbsp3 */
1208static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
7d7e1eba
TL
1209 { .name = "common", .irq = 22 + OMAP_INTC_START, },
1210 { .name = "tx", .irq = 89 + OMAP_INTC_START, },
1211 { .name = "rx", .irq = 90 + OMAP_INTC_START, },
1212 { .irq = -1 },
844a3b63
PW
1213};
1214
1215static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
1216 .sidetone = "mcbsp3_sidetone",
1217};
1218
1219static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
1220 .name = "mcbsp3",
1221 .class = &omap3xxx_mcbsp_hwmod_class,
1222 .mpu_irqs = omap3xxx_mcbsp3_irqs,
1223 .sdma_reqs = omap2_mcbsp3_sdma_reqs,
1224 .main_clk = "mcbsp3_fck",
70034d38
VC
1225 .prcm = {
1226 .omap2 = {
1227 .prcm_reg_id = 1,
844a3b63
PW
1228 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
1229 .module_offs = OMAP3430_PER_MOD,
70034d38 1230 .idlest_reg_id = 1,
844a3b63 1231 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
70034d38
VC
1232 },
1233 },
7039154b
PU
1234 .opt_clks = mcbsp234_opt_clks,
1235 .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
844a3b63 1236 .dev_attr = &omap34xx_mcbsp3_dev_attr,
70034d38
VC
1237};
1238
844a3b63
PW
1239/* mcbsp4 */
1240static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
7d7e1eba
TL
1241 { .name = "common", .irq = 23 + OMAP_INTC_START, },
1242 { .name = "tx", .irq = 54 + OMAP_INTC_START, },
1243 { .name = "rx", .irq = 55 + OMAP_INTC_START, },
1244 { .irq = -1 },
844a3b63
PW
1245};
1246
1247static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
1248 { .name = "rx", .dma_req = 20 },
1249 { .name = "tx", .dma_req = 19 },
1250 { .dma_req = -1 }
1251};
1252
1253static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
1254 .name = "mcbsp4",
1255 .class = &omap3xxx_mcbsp_hwmod_class,
1256 .mpu_irqs = omap3xxx_mcbsp4_irqs,
1257 .sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
1258 .main_clk = "mcbsp4_fck",
70034d38
VC
1259 .prcm = {
1260 .omap2 = {
1261 .prcm_reg_id = 1,
844a3b63
PW
1262 .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
1263 .module_offs = OMAP3430_PER_MOD,
046465b7 1264 .idlest_reg_id = 1,
844a3b63 1265 .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
046465b7
KH
1266 },
1267 },
7039154b
PU
1268 .opt_clks = mcbsp234_opt_clks,
1269 .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
046465b7
KH
1270};
1271
844a3b63
PW
1272/* mcbsp5 */
1273static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
7d7e1eba
TL
1274 { .name = "common", .irq = 27 + OMAP_INTC_START, },
1275 { .name = "tx", .irq = 81 + OMAP_INTC_START, },
1276 { .name = "rx", .irq = 82 + OMAP_INTC_START, },
1277 { .irq = -1 },
844a3b63
PW
1278};
1279
1280static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
1281 { .name = "rx", .dma_req = 22 },
1282 { .name = "tx", .dma_req = 21 },
1283 { .dma_req = -1 }
1284};
1285
1286static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
1287 .name = "mcbsp5",
1288 .class = &omap3xxx_mcbsp_hwmod_class,
1289 .mpu_irqs = omap3xxx_mcbsp5_irqs,
1290 .sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
1291 .main_clk = "mcbsp5_fck",
046465b7
KH
1292 .prcm = {
1293 .omap2 = {
046465b7 1294 .prcm_reg_id = 1,
844a3b63
PW
1295 .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
1296 .module_offs = CORE_MOD,
70034d38 1297 .idlest_reg_id = 1,
844a3b63 1298 .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
70034d38
VC
1299 },
1300 },
7039154b
PU
1301 .opt_clks = mcbsp15_opt_clks,
1302 .opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
70034d38
VC
1303};
1304
844a3b63
PW
1305/* 'mcbsp sidetone' class */
1306static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
1307 .sysc_offs = 0x0010,
1308 .sysc_flags = SYSC_HAS_AUTOIDLE,
1309 .sysc_fields = &omap_hwmod_sysc_type1,
1310};
046465b7 1311
844a3b63
PW
1312static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
1313 .name = "mcbsp_sidetone",
1314 .sysc = &omap3xxx_mcbsp_sidetone_sysc,
70034d38
VC
1315};
1316
844a3b63
PW
1317/* mcbsp2_sidetone */
1318static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
7d7e1eba
TL
1319 { .name = "irq", .irq = 4 + OMAP_INTC_START, },
1320 { .irq = -1 },
70034d38
VC
1321};
1322
844a3b63
PW
1323static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
1324 .name = "mcbsp2_sidetone",
1325 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
1326 .mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
1327 .main_clk = "mcbsp2_fck",
046465b7
KH
1328 .prcm = {
1329 .omap2 = {
046465b7 1330 .prcm_reg_id = 1,
844a3b63
PW
1331 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
1332 .module_offs = OMAP3430_PER_MOD,
046465b7 1333 .idlest_reg_id = 1,
844a3b63 1334 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
046465b7
KH
1335 },
1336 },
4bf90f65
KM
1337};
1338
844a3b63
PW
1339/* mcbsp3_sidetone */
1340static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
7d7e1eba
TL
1341 { .name = "irq", .irq = 5 + OMAP_INTC_START, },
1342 { .irq = -1 },
4bf90f65
KM
1343};
1344
844a3b63
PW
1345static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
1346 .name = "mcbsp3_sidetone",
1347 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
1348 .mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
1349 .main_clk = "mcbsp3_fck",
0a78c5c5 1350 .prcm = {
4bf90f65 1351 .omap2 = {
4bf90f65 1352 .prcm_reg_id = 1,
844a3b63
PW
1353 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
1354 .module_offs = OMAP3430_PER_MOD,
4bf90f65 1355 .idlest_reg_id = 1,
844a3b63 1356 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
4bf90f65
KM
1357 },
1358 },
4bf90f65
KM
1359};
1360
844a3b63
PW
1361/* SR common */
1362static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
1363 .clkact_shift = 20,
1364};
4bf90f65 1365
844a3b63
PW
1366static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
1367 .sysc_offs = 0x24,
1368 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
1369 .clockact = CLOCKACT_TEST_ICLK,
1370 .sysc_fields = &omap34xx_sr_sysc_fields,
4fe20e97
RN
1371};
1372
844a3b63
PW
1373static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
1374 .name = "smartreflex",
1375 .sysc = &omap34xx_sr_sysc,
1376 .rev = 1,
e04d9e1e
SG
1377};
1378
844a3b63
PW
1379static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
1380 .sidle_shift = 24,
1381 .enwkup_shift = 26,
1382};
e04d9e1e 1383
844a3b63
PW
1384static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
1385 .sysc_offs = 0x38,
1386 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1387 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1388 SYSC_NO_CACHE),
1389 .sysc_fields = &omap36xx_sr_sysc_fields,
1390};
1391
1392static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
1393 .name = "smartreflex",
1394 .sysc = &omap36xx_sr_sysc,
1395 .rev = 2,
1396};
1397
1398/* SR1 */
1399static struct omap_smartreflex_dev_attr sr1_dev_attr = {
1400 .sensor_voltdm_name = "mpu_iva",
1401};
1402
1403static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {
7d7e1eba
TL
1404 { .irq = 18 + OMAP_INTC_START, },
1405 { .irq = -1 },
844a3b63
PW
1406};
1407
1408static struct omap_hwmod omap34xx_sr1_hwmod = {
1fcd3069 1409 .name = "smartreflex_mpu_iva",
844a3b63
PW
1410 .class = &omap34xx_smartreflex_hwmod_class,
1411 .main_clk = "sr1_fck",
1412 .prcm = {
e04d9e1e 1413 .omap2 = {
844a3b63
PW
1414 .prcm_reg_id = 1,
1415 .module_bit = OMAP3430_EN_SR1_SHIFT,
1416 .module_offs = WKUP_MOD,
1417 .idlest_reg_id = 1,
1418 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1419 },
e04d9e1e 1420 },
844a3b63
PW
1421 .dev_attr = &sr1_dev_attr,
1422 .mpu_irqs = omap3_smartreflex_mpu_irqs,
1423 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
e04d9e1e
SG
1424};
1425
844a3b63 1426static struct omap_hwmod omap36xx_sr1_hwmod = {
1fcd3069 1427 .name = "smartreflex_mpu_iva",
844a3b63
PW
1428 .class = &omap36xx_smartreflex_hwmod_class,
1429 .main_clk = "sr1_fck",
1430 .prcm = {
e04d9e1e 1431 .omap2 = {
844a3b63
PW
1432 .prcm_reg_id = 1,
1433 .module_bit = OMAP3430_EN_SR1_SHIFT,
1434 .module_offs = WKUP_MOD,
1435 .idlest_reg_id = 1,
1436 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1437 },
e04d9e1e 1438 },
844a3b63
PW
1439 .dev_attr = &sr1_dev_attr,
1440 .mpu_irqs = omap3_smartreflex_mpu_irqs,
e04d9e1e
SG
1441};
1442
844a3b63
PW
1443/* SR2 */
1444static struct omap_smartreflex_dev_attr sr2_dev_attr = {
1445 .sensor_voltdm_name = "core",
e04d9e1e
SG
1446};
1447
844a3b63 1448static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {
7d7e1eba
TL
1449 { .irq = 19 + OMAP_INTC_START, },
1450 { .irq = -1 },
844a3b63
PW
1451};
1452
1453static struct omap_hwmod omap34xx_sr2_hwmod = {
1fcd3069 1454 .name = "smartreflex_core",
844a3b63
PW
1455 .class = &omap34xx_smartreflex_hwmod_class,
1456 .main_clk = "sr2_fck",
e04d9e1e
SG
1457 .prcm = {
1458 .omap2 = {
1459 .prcm_reg_id = 1,
844a3b63
PW
1460 .module_bit = OMAP3430_EN_SR2_SHIFT,
1461 .module_offs = WKUP_MOD,
e04d9e1e 1462 .idlest_reg_id = 1,
844a3b63 1463 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
e04d9e1e
SG
1464 },
1465 },
844a3b63
PW
1466 .dev_attr = &sr2_dev_attr,
1467 .mpu_irqs = omap3_smartreflex_core_irqs,
1468 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
e04d9e1e
SG
1469};
1470
844a3b63 1471static struct omap_hwmod omap36xx_sr2_hwmod = {
1fcd3069 1472 .name = "smartreflex_core",
844a3b63
PW
1473 .class = &omap36xx_smartreflex_hwmod_class,
1474 .main_clk = "sr2_fck",
e04d9e1e
SG
1475 .prcm = {
1476 .omap2 = {
1477 .prcm_reg_id = 1,
844a3b63
PW
1478 .module_bit = OMAP3430_EN_SR2_SHIFT,
1479 .module_offs = WKUP_MOD,
e04d9e1e 1480 .idlest_reg_id = 1,
844a3b63 1481 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
e04d9e1e
SG
1482 },
1483 },
844a3b63
PW
1484 .dev_attr = &sr2_dev_attr,
1485 .mpu_irqs = omap3_smartreflex_core_irqs,
e04d9e1e
SG
1486};
1487
1ac6d46e 1488/*
844a3b63
PW
1489 * 'mailbox' class
1490 * mailbox module allowing communication between the on-chip processors
1491 * using a queued mailbox-interrupt mechanism.
1ac6d46e
TV
1492 */
1493
844a3b63
PW
1494static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
1495 .rev_offs = 0x000,
1496 .sysc_offs = 0x010,
1497 .syss_offs = 0x014,
1498 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1499 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1500 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1ac6d46e
TV
1501 .sysc_fields = &omap_hwmod_sysc_type1,
1502};
1503
844a3b63
PW
1504static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
1505 .name = "mailbox",
1506 .sysc = &omap3xxx_mailbox_sysc,
1ac6d46e
TV
1507};
1508
b8a7cf8e
SA
1509static struct omap_mbox_dev_info omap3xxx_mailbox_info[] = {
1510 { .name = "dsp", .tx_id = 0, .rx_id = 1 },
1511};
1512
1513static struct omap_mbox_pdata omap3xxx_mailbox_attrs = {
fe32c1f6
SA
1514 .num_users = 2,
1515 .num_fifos = 2,
b8a7cf8e
SA
1516 .info_cnt = ARRAY_SIZE(omap3xxx_mailbox_info),
1517 .info = omap3xxx_mailbox_info,
1518};
1519
844a3b63 1520static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
7d7e1eba
TL
1521 { .irq = 26 + OMAP_INTC_START, },
1522 { .irq = -1 },
e04d9e1e
SG
1523};
1524
844a3b63
PW
1525static struct omap_hwmod omap3xxx_mailbox_hwmod = {
1526 .name = "mailbox",
1527 .class = &omap3xxx_mailbox_hwmod_class,
1528 .mpu_irqs = omap3xxx_mailbox_irqs,
1529 .main_clk = "mailboxes_ick",
e04d9e1e
SG
1530 .prcm = {
1531 .omap2 = {
1532 .prcm_reg_id = 1,
844a3b63
PW
1533 .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
1534 .module_offs = CORE_MOD,
1535 .idlest_reg_id = 1,
1536 .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
e04d9e1e
SG
1537 },
1538 },
b8a7cf8e 1539 .dev_attr = &omap3xxx_mailbox_attrs,
e04d9e1e
SG
1540};
1541
1542/*
844a3b63
PW
1543 * 'mcspi' class
1544 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1545 * bus
e04d9e1e
SG
1546 */
1547
844a3b63
PW
1548static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
1549 .rev_offs = 0x0000,
1550 .sysc_offs = 0x0010,
1551 .syss_offs = 0x0014,
1552 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1553 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1554 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1555 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1556 .sysc_fields = &omap_hwmod_sysc_type1,
e04d9e1e
SG
1557};
1558
844a3b63
PW
1559static struct omap_hwmod_class omap34xx_mcspi_class = {
1560 .name = "mcspi",
1561 .sysc = &omap34xx_mcspi_sysc,
1562 .rev = OMAP3_MCSPI_REV,
affe360d
AT
1563};
1564
844a3b63
PW
1565/* mcspi1 */
1566static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
1567 .num_chipselect = 4,
e04d9e1e
SG
1568};
1569
844a3b63
PW
1570static struct omap_hwmod omap34xx_mcspi1 = {
1571 .name = "mcspi1",
1572 .mpu_irqs = omap2_mcspi1_mpu_irqs,
1573 .sdma_reqs = omap2_mcspi1_sdma_reqs,
1574 .main_clk = "mcspi1_fck",
1575 .prcm = {
e04d9e1e 1576 .omap2 = {
844a3b63
PW
1577 .module_offs = CORE_MOD,
1578 .prcm_reg_id = 1,
1579 .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
1580 .idlest_reg_id = 1,
1581 .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
1582 },
e04d9e1e 1583 },
844a3b63
PW
1584 .class = &omap34xx_mcspi_class,
1585 .dev_attr = &omap_mcspi1_dev_attr,
e04d9e1e
SG
1586};
1587
844a3b63
PW
1588/* mcspi2 */
1589static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
1590 .num_chipselect = 2,
6c3d7e34
TV
1591};
1592
844a3b63
PW
1593static struct omap_hwmod omap34xx_mcspi2 = {
1594 .name = "mcspi2",
1595 .mpu_irqs = omap2_mcspi2_mpu_irqs,
1596 .sdma_reqs = omap2_mcspi2_sdma_reqs,
1597 .main_clk = "mcspi2_fck",
e04d9e1e
SG
1598 .prcm = {
1599 .omap2 = {
844a3b63 1600 .module_offs = CORE_MOD,
e04d9e1e 1601 .prcm_reg_id = 1,
844a3b63
PW
1602 .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
1603 .idlest_reg_id = 1,
1604 .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
e04d9e1e
SG
1605 },
1606 },
844a3b63
PW
1607 .class = &omap34xx_mcspi_class,
1608 .dev_attr = &omap_mcspi2_dev_attr,
e04d9e1e
SG
1609};
1610
844a3b63
PW
1611/* mcspi3 */
1612static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
7d7e1eba
TL
1613 { .name = "irq", .irq = 91 + OMAP_INTC_START, }, /* 91 */
1614 { .irq = -1 },
844a3b63
PW
1615};
1616
1617static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
1618 { .name = "tx0", .dma_req = 15 },
1619 { .name = "rx0", .dma_req = 16 },
1620 { .name = "tx1", .dma_req = 23 },
1621 { .name = "rx1", .dma_req = 24 },
1622 { .dma_req = -1 }
e04d9e1e
SG
1623};
1624
844a3b63
PW
1625static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
1626 .num_chipselect = 2,
6c3d7e34
TV
1627};
1628
844a3b63
PW
1629static struct omap_hwmod omap34xx_mcspi3 = {
1630 .name = "mcspi3",
1631 .mpu_irqs = omap34xx_mcspi3_mpu_irqs,
1632 .sdma_reqs = omap34xx_mcspi3_sdma_reqs,
1633 .main_clk = "mcspi3_fck",
e04d9e1e
SG
1634 .prcm = {
1635 .omap2 = {
844a3b63 1636 .module_offs = CORE_MOD,
e04d9e1e 1637 .prcm_reg_id = 1,
844a3b63
PW
1638 .module_bit = OMAP3430_EN_MCSPI3_SHIFT,
1639 .idlest_reg_id = 1,
1640 .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
e04d9e1e
SG
1641 },
1642 },
844a3b63
PW
1643 .class = &omap34xx_mcspi_class,
1644 .dev_attr = &omap_mcspi3_dev_attr,
e04d9e1e
SG
1645};
1646
844a3b63
PW
1647/* mcspi4 */
1648static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
7d7e1eba
TL
1649 { .name = "irq", .irq = 48 + OMAP_INTC_START, },
1650 { .irq = -1 },
e04d9e1e
SG
1651};
1652
844a3b63
PW
1653static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
1654 { .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
1655 { .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
1656 { .dma_req = -1 }
6c3d7e34
TV
1657};
1658
844a3b63
PW
1659static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
1660 .num_chipselect = 1,
1661};
1662
1663static struct omap_hwmod omap34xx_mcspi4 = {
1664 .name = "mcspi4",
1665 .mpu_irqs = omap34xx_mcspi4_mpu_irqs,
1666 .sdma_reqs = omap34xx_mcspi4_sdma_reqs,
1667 .main_clk = "mcspi4_fck",
e04d9e1e
SG
1668 .prcm = {
1669 .omap2 = {
844a3b63 1670 .module_offs = CORE_MOD,
e04d9e1e 1671 .prcm_reg_id = 1,
844a3b63
PW
1672 .module_bit = OMAP3430_EN_MCSPI4_SHIFT,
1673 .idlest_reg_id = 1,
1674 .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
e04d9e1e
SG
1675 },
1676 },
844a3b63
PW
1677 .class = &omap34xx_mcspi_class,
1678 .dev_attr = &omap_mcspi4_dev_attr,
e04d9e1e
SG
1679};
1680
844a3b63
PW
1681/* usbhsotg */
1682static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
1683 .rev_offs = 0x0400,
1684 .sysc_offs = 0x0404,
1685 .syss_offs = 0x0408,
1686 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
1687 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1688 SYSC_HAS_AUTOIDLE),
1689 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1690 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1691 .sysc_fields = &omap_hwmod_sysc_type1,
1692};
4fe20e97 1693
844a3b63
PW
1694static struct omap_hwmod_class usbotg_class = {
1695 .name = "usbotg",
1696 .sysc = &omap3xxx_usbhsotg_sysc,
4fe20e97
RN
1697};
1698
844a3b63
PW
1699/* usb_otg_hs */
1700static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
1701
7d7e1eba
TL
1702 { .name = "mc", .irq = 92 + OMAP_INTC_START, },
1703 { .name = "dma", .irq = 93 + OMAP_INTC_START, },
1704 { .irq = -1 },
844a3b63
PW
1705};
1706
1707static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
1708 .name = "usb_otg_hs",
1709 .mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
1710 .main_clk = "hsotgusb_ick",
4fe20e97
RN
1711 .prcm = {
1712 .omap2 = {
4fe20e97 1713 .prcm_reg_id = 1,
844a3b63
PW
1714 .module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1715 .module_offs = CORE_MOD,
4fe20e97 1716 .idlest_reg_id = 1,
844a3b63
PW
1717 .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
1718 .idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
4fe20e97
RN
1719 },
1720 },
844a3b63
PW
1721 .class = &usbotg_class,
1722
1723 /*
1724 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
1725 * broken when autoidle is enabled
1726 * workaround is to disable the autoidle bit at module level.
092bc089
GI
1727 *
1728 * Enabling the device in any other MIDLEMODE setting but force-idle
1729 * causes core_pwrdm not enter idle states at least on OMAP3630.
1730 * Note that musb has OTG_FORCESTDBY register that controls MSTANDBY
1731 * signal when MIDLEMODE is set to force-idle.
844a3b63
PW
1732 */
1733 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
092bc089 1734 | HWMOD_FORCE_MSTANDBY,
4fe20e97
RN
1735};
1736
844a3b63
PW
1737/* usb_otg_hs */
1738static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
7d7e1eba
TL
1739 { .name = "mc", .irq = 71 + OMAP_INTC_START, },
1740 { .irq = -1 },
4fe20e97
RN
1741};
1742
844a3b63
PW
1743static struct omap_hwmod_class am35xx_usbotg_class = {
1744 .name = "am35xx_usbotg",
844a3b63
PW
1745};
1746
1747static struct omap_hwmod am35xx_usbhsotg_hwmod = {
1748 .name = "am35x_otg_hs",
1749 .mpu_irqs = am35xx_usbhsotg_mpu_irqs,
89ea2583 1750 .main_clk = "hsotgusb_fck",
844a3b63 1751 .class = &am35xx_usbotg_class,
89ea2583 1752 .flags = HWMOD_NO_IDLEST,
4fe20e97
RN
1753};
1754
844a3b63
PW
1755/* MMC/SD/SDIO common */
1756static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
1757 .rev_offs = 0x1fc,
1758 .sysc_offs = 0x10,
1759 .syss_offs = 0x14,
1760 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1761 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1762 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1763 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1764 .sysc_fields = &omap_hwmod_sysc_type1,
1765};
4fe20e97 1766
844a3b63
PW
1767static struct omap_hwmod_class omap34xx_mmc_class = {
1768 .name = "mmc",
1769 .sysc = &omap34xx_mmc_sysc,
4fe20e97
RN
1770};
1771
844a3b63
PW
1772/* MMC/SD/SDIO1 */
1773
1774static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
7d7e1eba
TL
1775 { .irq = 83 + OMAP_INTC_START, },
1776 { .irq = -1 },
4fe20e97
RN
1777};
1778
844a3b63
PW
1779static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
1780 { .name = "tx", .dma_req = 61, },
1781 { .name = "rx", .dma_req = 62, },
bc614958 1782 { .dma_req = -1 }
4fe20e97
RN
1783};
1784
844a3b63
PW
1785static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
1786 { .role = "dbck", .clk = "omap_32k_fck", },
1787};
1788
1789static struct omap_mmc_dev_attr mmc1_dev_attr = {
1790 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
1791};
1792
1793/* See 35xx errata 2.1.1.128 in SPRZ278F */
1794static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {
1795 .flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
1796 OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
1797};
1798
1799static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
1800 .name = "mmc1",
1801 .mpu_irqs = omap34xx_mmc1_mpu_irqs,
1802 .sdma_reqs = omap34xx_mmc1_sdma_reqs,
1803 .opt_clks = omap34xx_mmc1_opt_clks,
1804 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1805 .main_clk = "mmchs1_fck",
4fe20e97
RN
1806 .prcm = {
1807 .omap2 = {
1808 .module_offs = CORE_MOD,
1809 .prcm_reg_id = 1,
844a3b63 1810 .module_bit = OMAP3430_EN_MMC1_SHIFT,
4fe20e97 1811 .idlest_reg_id = 1,
844a3b63 1812 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
4fe20e97
RN
1813 },
1814 },
844a3b63
PW
1815 .dev_attr = &mmc1_pre_es3_dev_attr,
1816 .class = &omap34xx_mmc_class,
4fe20e97
RN
1817};
1818
844a3b63
PW
1819static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
1820 .name = "mmc1",
1821 .mpu_irqs = omap34xx_mmc1_mpu_irqs,
1822 .sdma_reqs = omap34xx_mmc1_sdma_reqs,
1823 .opt_clks = omap34xx_mmc1_opt_clks,
1824 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1825 .main_clk = "mmchs1_fck",
1826 .prcm = {
1827 .omap2 = {
1828 .module_offs = CORE_MOD,
1829 .prcm_reg_id = 1,
1830 .module_bit = OMAP3430_EN_MMC1_SHIFT,
1831 .idlest_reg_id = 1,
1832 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1833 },
70034d38 1834 },
844a3b63
PW
1835 .dev_attr = &mmc1_dev_attr,
1836 .class = &omap34xx_mmc_class,
70034d38
VC
1837};
1838
844a3b63 1839/* MMC/SD/SDIO2 */
70034d38 1840
844a3b63 1841static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
7d7e1eba
TL
1842 { .irq = 86 + OMAP_INTC_START, },
1843 { .irq = -1 },
70034d38
VC
1844};
1845
844a3b63
PW
1846static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
1847 { .name = "tx", .dma_req = 47, },
1848 { .name = "rx", .dma_req = 48, },
1849 { .dma_req = -1 }
70034d38
VC
1850};
1851
844a3b63
PW
1852static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
1853 { .role = "dbck", .clk = "omap_32k_fck", },
70034d38
VC
1854};
1855
844a3b63
PW
1856/* See 35xx errata 2.1.1.128 in SPRZ278F */
1857static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {
1858 .flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
70034d38
VC
1859};
1860
844a3b63
PW
1861static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
1862 .name = "mmc2",
1863 .mpu_irqs = omap34xx_mmc2_mpu_irqs,
1864 .sdma_reqs = omap34xx_mmc2_sdma_reqs,
1865 .opt_clks = omap34xx_mmc2_opt_clks,
1866 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1867 .main_clk = "mmchs2_fck",
1868 .prcm = {
1869 .omap2 = {
1870 .module_offs = CORE_MOD,
1871 .prcm_reg_id = 1,
1872 .module_bit = OMAP3430_EN_MMC2_SHIFT,
1873 .idlest_reg_id = 1,
1874 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1875 },
70034d38 1876 },
844a3b63
PW
1877 .dev_attr = &mmc2_pre_es3_dev_attr,
1878 .class = &omap34xx_mmc_class,
70034d38
VC
1879};
1880
844a3b63
PW
1881static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
1882 .name = "mmc2",
1883 .mpu_irqs = omap34xx_mmc2_mpu_irqs,
1884 .sdma_reqs = omap34xx_mmc2_sdma_reqs,
1885 .opt_clks = omap34xx_mmc2_opt_clks,
1886 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1887 .main_clk = "mmchs2_fck",
1888 .prcm = {
1889 .omap2 = {
1890 .module_offs = CORE_MOD,
1891 .prcm_reg_id = 1,
1892 .module_bit = OMAP3430_EN_MMC2_SHIFT,
1893 .idlest_reg_id = 1,
1894 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1895 },
1896 },
1897 .class = &omap34xx_mmc_class,
70034d38
VC
1898};
1899
844a3b63
PW
1900/* MMC/SD/SDIO3 */
1901
1902static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
7d7e1eba
TL
1903 { .irq = 94 + OMAP_INTC_START, },
1904 { .irq = -1 },
70034d38
VC
1905};
1906
844a3b63
PW
1907static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
1908 { .name = "tx", .dma_req = 77, },
1909 { .name = "rx", .dma_req = 78, },
1910 { .dma_req = -1 }
70034d38
VC
1911};
1912
844a3b63
PW
1913static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
1914 { .role = "dbck", .clk = "omap_32k_fck", },
70034d38
VC
1915};
1916
844a3b63
PW
1917static struct omap_hwmod omap3xxx_mmc3_hwmod = {
1918 .name = "mmc3",
1919 .mpu_irqs = omap34xx_mmc3_mpu_irqs,
1920 .sdma_reqs = omap34xx_mmc3_sdma_reqs,
1921 .opt_clks = omap34xx_mmc3_opt_clks,
1922 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
1923 .main_clk = "mmchs3_fck",
1924 .prcm = {
1925 .omap2 = {
1926 .prcm_reg_id = 1,
1927 .module_bit = OMAP3430_EN_MMC3_SHIFT,
1928 .idlest_reg_id = 1,
1929 .idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
1930 },
1931 },
1932 .class = &omap34xx_mmc_class,
70034d38
VC
1933};
1934
1935/*
844a3b63
PW
1936 * 'usb_host_hs' class
1937 * high-speed multi-port usb host controller
70034d38
VC
1938 */
1939
844a3b63 1940static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {
70034d38
VC
1941 .rev_offs = 0x0000,
1942 .sysc_offs = 0x0010,
1943 .syss_offs = 0x0014,
844a3b63
PW
1944 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1945 SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
7f4d3641
RQ
1946 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
1947 SYSS_HAS_RESET_STATUS),
844a3b63
PW
1948 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1949 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1950 .sysc_fields = &omap_hwmod_sysc_type1,
70034d38
VC
1951};
1952
844a3b63
PW
1953static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {
1954 .name = "usb_host_hs",
1955 .sysc = &omap3xxx_usb_host_hs_sysc,
70034d38
VC
1956};
1957
844a3b63 1958static struct omap_hwmod_irq_info omap3xxx_usb_host_hs_irqs[] = {
7d7e1eba
TL
1959 { .name = "ohci-irq", .irq = 76 + OMAP_INTC_START, },
1960 { .name = "ehci-irq", .irq = 77 + OMAP_INTC_START, },
1961 { .irq = -1 },
70034d38
VC
1962};
1963
844a3b63
PW
1964static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {
1965 .name = "usb_host_hs",
1966 .class = &omap3xxx_usb_host_hs_hwmod_class,
1967 .clkdm_name = "l3_init_clkdm",
1968 .mpu_irqs = omap3xxx_usb_host_hs_irqs,
1969 .main_clk = "usbhost_48m_fck",
1970 .prcm = {
70034d38 1971 .omap2 = {
844a3b63 1972 .module_offs = OMAP3430ES2_USBHOST_MOD,
70034d38 1973 .prcm_reg_id = 1,
844a3b63 1974 .module_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
70034d38 1975 .idlest_reg_id = 1,
844a3b63
PW
1976 .idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,
1977 .idlest_stdby_bit = OMAP3430ES2_ST_USBHOST_STDBY_SHIFT,
70034d38
VC
1978 },
1979 },
70034d38 1980
844a3b63
PW
1981 /*
1982 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
1983 * id: i660
1984 *
1985 * Description:
1986 * In the following configuration :
1987 * - USBHOST module is set to smart-idle mode
1988 * - PRCM asserts idle_req to the USBHOST module ( This typically
1989 * happens when the system is going to a low power mode : all ports
1990 * have been suspended, the master part of the USBHOST module has
1991 * entered the standby state, and SW has cut the functional clocks)
1992 * - an USBHOST interrupt occurs before the module is able to answer
1993 * idle_ack, typically a remote wakeup IRQ.
1994 * Then the USB HOST module will enter a deadlock situation where it
1995 * is no more accessible nor functional.
1996 *
1997 * Workaround:
1998 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
1999 */
2000
2001 /*
2002 * Errata: USB host EHCI may stall when entering smart-standby mode
2003 * Id: i571
2004 *
2005 * Description:
2006 * When the USBHOST module is set to smart-standby mode, and when it is
2007 * ready to enter the standby state (i.e. all ports are suspended and
2008 * all attached devices are in suspend mode), then it can wrongly assert
2009 * the Mstandby signal too early while there are still some residual OCP
2010 * transactions ongoing. If this condition occurs, the internal state
2011 * machine may go to an undefined state and the USB link may be stuck
2012 * upon the next resume.
2013 *
2014 * Workaround:
2015 * Don't use smart standby; use only force standby,
2016 * hence HWMOD_SWSUP_MSTANDBY
2017 */
2018
7f4d3641 2019 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
70034d38
VC
2020};
2021
844a3b63
PW
2022/*
2023 * 'usb_tll_hs' class
2024 * usb_tll_hs module is the adapter on the usb_host_hs ports
2025 */
2026static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {
2027 .rev_offs = 0x0000,
2028 .sysc_offs = 0x0010,
2029 .syss_offs = 0x0014,
2030 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2031 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
2032 SYSC_HAS_AUTOIDLE),
2033 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2034 .sysc_fields = &omap_hwmod_sysc_type1,
70034d38
VC
2035};
2036
844a3b63
PW
2037static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {
2038 .name = "usb_tll_hs",
2039 .sysc = &omap3xxx_usb_tll_hs_sysc,
70034d38
VC
2040};
2041
844a3b63 2042static struct omap_hwmod_irq_info omap3xxx_usb_tll_hs_irqs[] = {
7d7e1eba
TL
2043 { .name = "tll-irq", .irq = 78 + OMAP_INTC_START, },
2044 { .irq = -1 },
70034d38
VC
2045};
2046
844a3b63
PW
2047static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {
2048 .name = "usb_tll_hs",
2049 .class = &omap3xxx_usb_tll_hs_hwmod_class,
2050 .clkdm_name = "l3_init_clkdm",
2051 .mpu_irqs = omap3xxx_usb_tll_hs_irqs,
2052 .main_clk = "usbtll_fck",
2053 .prcm = {
70034d38 2054 .omap2 = {
844a3b63
PW
2055 .module_offs = CORE_MOD,
2056 .prcm_reg_id = 3,
2057 .module_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
2058 .idlest_reg_id = 3,
2059 .idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,
70034d38
VC
2060 },
2061 },
70034d38
VC
2062};
2063
45a4bb06
PW
2064static struct omap_hwmod omap3xxx_hdq1w_hwmod = {
2065 .name = "hdq1w",
2066 .mpu_irqs = omap2_hdq1w_mpu_irqs,
2067 .main_clk = "hdq_fck",
2068 .prcm = {
2069 .omap2 = {
2070 .module_offs = CORE_MOD,
2071 .prcm_reg_id = 1,
2072 .module_bit = OMAP3430_EN_HDQ_SHIFT,
2073 .idlest_reg_id = 1,
2074 .idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,
2075 },
2076 },
2077 .class = &omap2_hdq1w_class,
2078};
2079
8f993a01
TK
2080/* SAD2D */
2081static struct omap_hwmod_rst_info omap3xxx_sad2d_resets[] = {
2082 { .name = "rst_modem_pwron_sw", .rst_shift = 0 },
2083 { .name = "rst_modem_sw", .rst_shift = 1 },
2084};
2085
2086static struct omap_hwmod_class omap3xxx_sad2d_class = {
2087 .name = "sad2d",
2088};
2089
2090static struct omap_hwmod omap3xxx_sad2d_hwmod = {
2091 .name = "sad2d",
2092 .rst_lines = omap3xxx_sad2d_resets,
2093 .rst_lines_cnt = ARRAY_SIZE(omap3xxx_sad2d_resets),
2094 .main_clk = "sad2d_ick",
2095 .prcm = {
2096 .omap2 = {
2097 .module_offs = CORE_MOD,
2098 .prcm_reg_id = 1,
2099 .module_bit = OMAP3430_EN_SAD2D_SHIFT,
2100 .idlest_reg_id = 1,
2101 .idlest_idle_bit = OMAP3430_ST_SAD2D_SHIFT,
2102 },
2103 },
2104 .class = &omap3xxx_sad2d_class,
2105};
2106
c8d82ff6
VH
2107/*
2108 * '32K sync counter' class
2109 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
2110 */
2111static struct omap_hwmod_class_sysconfig omap3xxx_counter_sysc = {
2112 .rev_offs = 0x0000,
2113 .sysc_offs = 0x0004,
2114 .sysc_flags = SYSC_HAS_SIDLEMODE,
2115 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
2116 .sysc_fields = &omap_hwmod_sysc_type1,
2117};
2118
2119static struct omap_hwmod_class omap3xxx_counter_hwmod_class = {
2120 .name = "counter",
2121 .sysc = &omap3xxx_counter_sysc,
2122};
2123
2124static struct omap_hwmod omap3xxx_counter_32k_hwmod = {
2125 .name = "counter_32k",
2126 .class = &omap3xxx_counter_hwmod_class,
2127 .clkdm_name = "wkup_clkdm",
2128 .flags = HWMOD_SWSUP_SIDLE,
2129 .main_clk = "wkup_32k_fck",
2130 .prcm = {
2131 .omap2 = {
2132 .module_offs = WKUP_MOD,
2133 .prcm_reg_id = 1,
2134 .module_bit = OMAP3430_ST_32KSYNC_SHIFT,
2135 .idlest_reg_id = 1,
2136 .idlest_idle_bit = OMAP3430_ST_32KSYNC_SHIFT,
2137 },
2138 },
2139};
2140
49484a60
AM
2141/*
2142 * 'gpmc' class
2143 * general purpose memory controller
2144 */
2145
2146static struct omap_hwmod_class_sysconfig omap3xxx_gpmc_sysc = {
2147 .rev_offs = 0x0000,
2148 .sysc_offs = 0x0010,
2149 .syss_offs = 0x0014,
2150 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
2151 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2152 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2153 .sysc_fields = &omap_hwmod_sysc_type1,
2154};
2155
2156static struct omap_hwmod_class omap3xxx_gpmc_hwmod_class = {
2157 .name = "gpmc",
2158 .sysc = &omap3xxx_gpmc_sysc,
2159};
2160
2161static struct omap_hwmod_irq_info omap3xxx_gpmc_irqs[] = {
6d4c8830 2162 { .irq = 20 + OMAP_INTC_START, },
49484a60
AM
2163 { .irq = -1 }
2164};
2165
2166static struct omap_hwmod omap3xxx_gpmc_hwmod = {
2167 .name = "gpmc",
2168 .class = &omap3xxx_gpmc_hwmod_class,
2169 .clkdm_name = "core_l3_clkdm",
2170 .mpu_irqs = omap3xxx_gpmc_irqs,
2171 .main_clk = "gpmc_fck",
2172 /*
2173 * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
2174 * block. It is not being added due to any known bugs with
2175 * resetting the GPMC IP block, but rather because any timings
2176 * set by the bootloader are not being correctly programmed by
2177 * the kernel from the board file or DT data.
2178 * HWMOD_INIT_NO_RESET should be removed ASAP.
2179 */
2180 .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET |
2181 HWMOD_NO_IDLEST),
2182};
2183
844a3b63
PW
2184/*
2185 * interfaces
2186 */
2187
2188/* L3 -> L4_CORE interface */
2189static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
2190 .master = &omap3xxx_l3_main_hwmod,
2191 .slave = &omap3xxx_l4_core_hwmod,
2192 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2193};
2194
844a3b63
PW
2195/* L3 -> L4_PER interface */
2196static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
2197 .master = &omap3xxx_l3_main_hwmod,
2198 .slave = &omap3xxx_l4_per_hwmod,
2199 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2200};
2201
844a3b63
PW
2202static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
2203 {
2204 .pa_start = 0x68000000,
2205 .pa_end = 0x6800ffff,
2206 .flags = ADDR_TYPE_RT,
70034d38 2207 },
844a3b63 2208 { }
70034d38
VC
2209};
2210
844a3b63
PW
2211/* MPU -> L3 interface */
2212static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
2213 .master = &omap3xxx_mpu_hwmod,
2214 .slave = &omap3xxx_l3_main_hwmod,
2215 .addr = omap3xxx_l3_main_addrs,
2216 .user = OCP_USER_MPU,
70034d38
VC
2217};
2218
c7dad45f
JH
2219static struct omap_hwmod_addr_space omap3xxx_l4_emu_addrs[] = {
2220 {
2221 .pa_start = 0x54000000,
2222 .pa_end = 0x547fffff,
2223 .flags = ADDR_TYPE_RT,
2224 },
2225 { }
2226};
2227
2228/* l3 -> debugss */
2229static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_debugss = {
2230 .master = &omap3xxx_l3_main_hwmod,
2231 .slave = &omap3xxx_debugss_hwmod,
76a5d9bf 2232 .addr = omap3xxx_l4_emu_addrs,
c7dad45f
JH
2233 .user = OCP_USER_MPU,
2234};
2235
844a3b63
PW
2236/* DSS -> l3 */
2237static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {
2238 .master = &omap3430es1_dss_core_hwmod,
2239 .slave = &omap3xxx_l3_main_hwmod,
2240 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2241};
2242
844a3b63
PW
2243static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
2244 .master = &omap3xxx_dss_core_hwmod,
2245 .slave = &omap3xxx_l3_main_hwmod,
2246 .fw = {
70034d38 2247 .omap2 = {
844a3b63
PW
2248 .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
2249 .flags = OMAP_FIREWALL_L3,
2250 }
70034d38 2251 },
844a3b63 2252 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2253};
2254
844a3b63
PW
2255/* l3_core -> usbhsotg interface */
2256static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
2257 .master = &omap3xxx_usbhsotg_hwmod,
01438ab6
MK
2258 .slave = &omap3xxx_l3_main_hwmod,
2259 .clk = "core_l3_ick",
844a3b63 2260 .user = OCP_USER_MPU,
01438ab6
MK
2261};
2262
844a3b63
PW
2263/* l3_core -> am35xx_usbhsotg interface */
2264static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
2265 .master = &am35xx_usbhsotg_hwmod,
2266 .slave = &omap3xxx_l3_main_hwmod,
89ea2583 2267 .clk = "hsotgusb_ick",
844a3b63 2268 .user = OCP_USER_MPU,
01438ab6 2269};
89ea2583 2270
8f993a01
TK
2271/* l3_core -> sad2d interface */
2272static struct omap_hwmod_ocp_if omap3xxx_sad2d__l3 = {
2273 .master = &omap3xxx_sad2d_hwmod,
2274 .slave = &omap3xxx_l3_main_hwmod,
2275 .clk = "core_l3_ick",
2276 .user = OCP_USER_MPU,
2277};
2278
844a3b63
PW
2279/* L4_CORE -> L4_WKUP interface */
2280static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
2281 .master = &omap3xxx_l4_core_hwmod,
2282 .slave = &omap3xxx_l4_wkup_hwmod,
2283 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
2284};
2285
844a3b63
PW
2286/* L4 CORE -> MMC1 interface */
2287static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {
01438ab6 2288 .master = &omap3xxx_l4_core_hwmod,
844a3b63
PW
2289 .slave = &omap3xxx_pre_es3_mmc1_hwmod,
2290 .clk = "mmchs1_ick",
2291 .addr = omap2430_mmc1_addr_space,
01438ab6 2292 .user = OCP_USER_MPU | OCP_USER_SDMA,
844a3b63 2293 .flags = OMAP_FIREWALL_L4
01438ab6
MK
2294};
2295
844a3b63
PW
2296static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {
2297 .master = &omap3xxx_l4_core_hwmod,
2298 .slave = &omap3xxx_es3plus_mmc1_hwmod,
2299 .clk = "mmchs1_ick",
2300 .addr = omap2430_mmc1_addr_space,
2301 .user = OCP_USER_MPU | OCP_USER_SDMA,
2302 .flags = OMAP_FIREWALL_L4
01438ab6
MK
2303};
2304
844a3b63
PW
2305/* L4 CORE -> MMC2 interface */
2306static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {
2307 .master = &omap3xxx_l4_core_hwmod,
2308 .slave = &omap3xxx_pre_es3_mmc2_hwmod,
2309 .clk = "mmchs2_ick",
2310 .addr = omap2430_mmc2_addr_space,
2311 .user = OCP_USER_MPU | OCP_USER_SDMA,
2312 .flags = OMAP_FIREWALL_L4
2313};
70034d38 2314
844a3b63
PW
2315static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {
2316 .master = &omap3xxx_l4_core_hwmod,
2317 .slave = &omap3xxx_es3plus_mmc2_hwmod,
2318 .clk = "mmchs2_ick",
2319 .addr = omap2430_mmc2_addr_space,
2320 .user = OCP_USER_MPU | OCP_USER_SDMA,
2321 .flags = OMAP_FIREWALL_L4
70034d38
VC
2322};
2323
844a3b63
PW
2324/* L4 CORE -> MMC3 interface */
2325static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
2326 {
2327 .pa_start = 0x480ad000,
2328 .pa_end = 0x480ad1ff,
2329 .flags = ADDR_TYPE_RT,
2330 },
2331 { }
70034d38
VC
2332};
2333
844a3b63
PW
2334static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
2335 .master = &omap3xxx_l4_core_hwmod,
2336 .slave = &omap3xxx_mmc3_hwmod,
2337 .clk = "mmchs3_ick",
2338 .addr = omap3xxx_mmc3_addr_space,
2339 .user = OCP_USER_MPU | OCP_USER_SDMA,
2340 .flags = OMAP_FIREWALL_L4
70034d38
VC
2341};
2342
844a3b63
PW
2343/* L4 CORE -> UART1 interface */
2344static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
dc48e5fc 2345 {
844a3b63
PW
2346 .pa_start = OMAP3_UART1_BASE,
2347 .pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
2348 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
dc48e5fc 2349 },
78183f3f 2350 { }
70034d38
VC
2351};
2352
844a3b63 2353static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
dc48e5fc 2354 .master = &omap3xxx_l4_core_hwmod,
844a3b63
PW
2355 .slave = &omap3xxx_uart1_hwmod,
2356 .clk = "uart1_ick",
2357 .addr = omap3xxx_uart1_addr_space,
dc48e5fc 2358 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2359};
2360
844a3b63
PW
2361/* L4 CORE -> UART2 interface */
2362static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
2363 {
2364 .pa_start = OMAP3_UART2_BASE,
2365 .pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
2366 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
70034d38 2367 },
844a3b63 2368 { }
70034d38
VC
2369};
2370
844a3b63
PW
2371static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
2372 .master = &omap3xxx_l4_core_hwmod,
2373 .slave = &omap3xxx_uart2_hwmod,
2374 .clk = "uart2_ick",
2375 .addr = omap3xxx_uart2_addr_space,
2376 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2377};
2378
844a3b63
PW
2379/* L4 PER -> UART3 interface */
2380static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
dc48e5fc 2381 {
844a3b63
PW
2382 .pa_start = OMAP3_UART3_BASE,
2383 .pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
2384 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
70034d38 2385 },
78183f3f 2386 { }
70034d38
VC
2387};
2388
844a3b63 2389static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
dc48e5fc 2390 .master = &omap3xxx_l4_per_hwmod,
844a3b63
PW
2391 .slave = &omap3xxx_uart3_hwmod,
2392 .clk = "uart3_ick",
2393 .addr = omap3xxx_uart3_addr_space,
dc48e5fc 2394 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2395};
2396
844a3b63
PW
2397/* L4 PER -> UART4 interface */
2398static struct omap_hwmod_addr_space omap36xx_uart4_addr_space[] = {
2399 {
2400 .pa_start = OMAP3_UART4_BASE,
2401 .pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
2402 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
70034d38 2403 },
844a3b63 2404 { }
70034d38
VC
2405};
2406
844a3b63
PW
2407static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {
2408 .master = &omap3xxx_l4_per_hwmod,
2409 .slave = &omap36xx_uart4_hwmod,
2410 .clk = "uart4_ick",
2411 .addr = omap36xx_uart4_addr_space,
2412 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2413};
2414
844a3b63
PW
2415/* AM35xx: L4 CORE -> UART4 interface */
2416static struct omap_hwmod_addr_space am35xx_uart4_addr_space[] = {
dc48e5fc 2417 {
844a3b63
PW
2418 .pa_start = OMAP3_UART4_AM35XX_BASE,
2419 .pa_end = OMAP3_UART4_AM35XX_BASE + SZ_1K - 1,
2420 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
dc48e5fc 2421 },
bf765237 2422 { }
70034d38
VC
2423};
2424
844a3b63
PW
2425static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {
2426 .master = &omap3xxx_l4_core_hwmod,
2427 .slave = &am35xx_uart4_hwmod,
2428 .clk = "uart4_ick",
2429 .addr = am35xx_uart4_addr_space,
dc48e5fc
C
2430 .user = OCP_USER_MPU | OCP_USER_SDMA,
2431};
2432
844a3b63
PW
2433/* L4 CORE -> I2C1 interface */
2434static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
2435 .master = &omap3xxx_l4_core_hwmod,
2436 .slave = &omap3xxx_i2c1_hwmod,
2437 .clk = "i2c1_ick",
2438 .addr = omap2_i2c1_addr_space,
2439 .fw = {
2440 .omap2 = {
2441 .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
2442 .l4_prot_group = 7,
2443 .flags = OMAP_FIREWALL_L4,
2444 }
2445 },
2446 .user = OCP_USER_MPU | OCP_USER_SDMA,
8b1906f1
KVA
2447};
2448
844a3b63
PW
2449/* L4 CORE -> I2C2 interface */
2450static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
2451 .master = &omap3xxx_l4_core_hwmod,
2452 .slave = &omap3xxx_i2c2_hwmod,
2453 .clk = "i2c2_ick",
2454 .addr = omap2_i2c2_addr_space,
2455 .fw = {
70034d38 2456 .omap2 = {
844a3b63
PW
2457 .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
2458 .l4_prot_group = 7,
2459 .flags = OMAP_FIREWALL_L4,
2460 }
70034d38 2461 },
844a3b63 2462 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2463};
2464
844a3b63
PW
2465/* L4 CORE -> I2C3 interface */
2466static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
2467 {
2468 .pa_start = 0x48060000,
2469 .pa_end = 0x48060000 + SZ_128 - 1,
2470 .flags = ADDR_TYPE_RT,
2471 },
2472 { }
70034d38
VC
2473};
2474
844a3b63
PW
2475static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
2476 .master = &omap3xxx_l4_core_hwmod,
2477 .slave = &omap3xxx_i2c3_hwmod,
2478 .clk = "i2c3_ick",
2479 .addr = omap3xxx_i2c3_addr_space,
2480 .fw = {
2481 .omap2 = {
2482 .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
2483 .l4_prot_group = 7,
2484 .flags = OMAP_FIREWALL_L4,
2485 }
2486 },
2487 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2488};
2489
844a3b63
PW
2490/* L4 CORE -> SR1 interface */
2491static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
dc48e5fc 2492 {
844a3b63
PW
2493 .pa_start = OMAP34XX_SR1_BASE,
2494 .pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
2495 .flags = ADDR_TYPE_RT,
dc48e5fc 2496 },
78183f3f 2497 { }
70034d38
VC
2498};
2499
844a3b63
PW
2500static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {
2501 .master = &omap3xxx_l4_core_hwmod,
2502 .slave = &omap34xx_sr1_hwmod,
2503 .clk = "sr_l4_ick",
2504 .addr = omap3_sr1_addr_space,
2505 .user = OCP_USER_MPU,
70034d38
VC
2506};
2507
844a3b63
PW
2508static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {
2509 .master = &omap3xxx_l4_core_hwmod,
2510 .slave = &omap36xx_sr1_hwmod,
2511 .clk = "sr_l4_ick",
2512 .addr = omap3_sr1_addr_space,
2513 .user = OCP_USER_MPU,
2514};
2515
2516/* L4 CORE -> SR1 interface */
2517static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
2518 {
2519 .pa_start = OMAP34XX_SR2_BASE,
2520 .pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
2521 .flags = ADDR_TYPE_RT,
70034d38 2522 },
844a3b63 2523 { }
70034d38
VC
2524};
2525
844a3b63
PW
2526static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {
2527 .master = &omap3xxx_l4_core_hwmod,
2528 .slave = &omap34xx_sr2_hwmod,
2529 .clk = "sr_l4_ick",
2530 .addr = omap3_sr2_addr_space,
2531 .user = OCP_USER_MPU,
70034d38
VC
2532};
2533
844a3b63
PW
2534static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {
2535 .master = &omap3xxx_l4_core_hwmod,
2536 .slave = &omap36xx_sr2_hwmod,
2537 .clk = "sr_l4_ick",
2538 .addr = omap3_sr2_addr_space,
2539 .user = OCP_USER_MPU,
70034d38
VC
2540};
2541
844a3b63 2542static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
dc48e5fc 2543 {
844a3b63
PW
2544 .pa_start = OMAP34XX_HSUSB_OTG_BASE,
2545 .pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
dc48e5fc
C
2546 .flags = ADDR_TYPE_RT
2547 },
78183f3f 2548 { }
70034d38
VC
2549};
2550
844a3b63
PW
2551/* l4_core -> usbhsotg */
2552static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
dc48e5fc 2553 .master = &omap3xxx_l4_core_hwmod,
844a3b63
PW
2554 .slave = &omap3xxx_usbhsotg_hwmod,
2555 .clk = "l4_ick",
2556 .addr = omap3xxx_usbhsotg_addrs,
2557 .user = OCP_USER_MPU,
dc48e5fc
C
2558};
2559
844a3b63
PW
2560static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
2561 {
2562 .pa_start = AM35XX_IPSS_USBOTGSS_BASE,
2563 .pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
2564 .flags = ADDR_TYPE_RT
70034d38 2565 },
844a3b63 2566 { }
70034d38
VC
2567};
2568
844a3b63
PW
2569/* l4_core -> usbhsotg */
2570static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
2571 .master = &omap3xxx_l4_core_hwmod,
2572 .slave = &am35xx_usbhsotg_hwmod,
89ea2583 2573 .clk = "hsotgusb_ick",
844a3b63
PW
2574 .addr = am35xx_usbhsotg_addrs,
2575 .user = OCP_USER_MPU,
01438ab6
MK
2576};
2577
844a3b63
PW
2578/* L4_WKUP -> L4_SEC interface */
2579static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {
2580 .master = &omap3xxx_l4_wkup_hwmod,
2581 .slave = &omap3xxx_l4_sec_hwmod,
2582 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
2583};
2584
844a3b63
PW
2585/* IVA2 <- L3 interface */
2586static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
2587 .master = &omap3xxx_l3_main_hwmod,
2588 .slave = &omap3xxx_iva_hwmod,
064931ab 2589 .clk = "core_l3_ick",
844a3b63 2590 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
2591};
2592
844a3b63 2593static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
dc48e5fc 2594 {
844a3b63
PW
2595 .pa_start = 0x48318000,
2596 .pa_end = 0x48318000 + SZ_1K - 1,
dc48e5fc
C
2597 .flags = ADDR_TYPE_RT
2598 },
78183f3f 2599 { }
01438ab6
MK
2600};
2601
844a3b63
PW
2602/* l4_wkup -> timer1 */
2603static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
2604 .master = &omap3xxx_l4_wkup_hwmod,
2605 .slave = &omap3xxx_timer1_hwmod,
2606 .clk = "gpt1_ick",
2607 .addr = omap3xxx_timer1_addrs,
2608 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
2609};
2610
844a3b63
PW
2611static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
2612 {
2613 .pa_start = 0x49032000,
2614 .pa_end = 0x49032000 + SZ_1K - 1,
2615 .flags = ADDR_TYPE_RT
01438ab6 2616 },
844a3b63 2617 { }
01438ab6
MK
2618};
2619
844a3b63
PW
2620/* l4_per -> timer2 */
2621static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
2622 .master = &omap3xxx_l4_per_hwmod,
2623 .slave = &omap3xxx_timer2_hwmod,
2624 .clk = "gpt2_ick",
2625 .addr = omap3xxx_timer2_addrs,
2626 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
2627};
2628
844a3b63 2629static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
dc48e5fc 2630 {
844a3b63
PW
2631 .pa_start = 0x49034000,
2632 .pa_end = 0x49034000 + SZ_1K - 1,
dc48e5fc
C
2633 .flags = ADDR_TYPE_RT
2634 },
78183f3f 2635 { }
01438ab6
MK
2636};
2637
844a3b63
PW
2638/* l4_per -> timer3 */
2639static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
dc48e5fc 2640 .master = &omap3xxx_l4_per_hwmod,
844a3b63
PW
2641 .slave = &omap3xxx_timer3_hwmod,
2642 .clk = "gpt3_ick",
2643 .addr = omap3xxx_timer3_addrs,
2644 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
2645};
2646
844a3b63
PW
2647static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
2648 {
2649 .pa_start = 0x49036000,
2650 .pa_end = 0x49036000 + SZ_1K - 1,
2651 .flags = ADDR_TYPE_RT
01438ab6 2652 },
844a3b63 2653 { }
01438ab6
MK
2654};
2655
844a3b63
PW
2656/* l4_per -> timer4 */
2657static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
2658 .master = &omap3xxx_l4_per_hwmod,
2659 .slave = &omap3xxx_timer4_hwmod,
2660 .clk = "gpt4_ick",
2661 .addr = omap3xxx_timer4_addrs,
2662 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
2663};
2664
844a3b63
PW
2665static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
2666 {
2667 .pa_start = 0x49038000,
2668 .pa_end = 0x49038000 + SZ_1K - 1,
2669 .flags = ADDR_TYPE_RT
2670 },
2671 { }
d3442726
TG
2672};
2673
844a3b63
PW
2674/* l4_per -> timer5 */
2675static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
2676 .master = &omap3xxx_l4_per_hwmod,
2677 .slave = &omap3xxx_timer5_hwmod,
2678 .clk = "gpt5_ick",
2679 .addr = omap3xxx_timer5_addrs,
2680 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
2681};
2682
844a3b63
PW
2683static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
2684 {
2685 .pa_start = 0x4903A000,
2686 .pa_end = 0x4903A000 + SZ_1K - 1,
2687 .flags = ADDR_TYPE_RT
2688 },
2689 { }
cea6b942
SG
2690};
2691
844a3b63
PW
2692/* l4_per -> timer6 */
2693static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
2694 .master = &omap3xxx_l4_per_hwmod,
2695 .slave = &omap3xxx_timer6_hwmod,
2696 .clk = "gpt6_ick",
2697 .addr = omap3xxx_timer6_addrs,
2698 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
2699};
2700
844a3b63
PW
2701static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
2702 {
2703 .pa_start = 0x4903C000,
2704 .pa_end = 0x4903C000 + SZ_1K - 1,
2705 .flags = ADDR_TYPE_RT
d3442726 2706 },
844a3b63 2707 { }
d3442726
TG
2708};
2709
844a3b63
PW
2710/* l4_per -> timer7 */
2711static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
2712 .master = &omap3xxx_l4_per_hwmod,
2713 .slave = &omap3xxx_timer7_hwmod,
2714 .clk = "gpt7_ick",
2715 .addr = omap3xxx_timer7_addrs,
2716 .user = OCP_USER_MPU | OCP_USER_SDMA,
cea6b942
SG
2717};
2718
844a3b63
PW
2719static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
2720 {
2721 .pa_start = 0x4903E000,
2722 .pa_end = 0x4903E000 + SZ_1K - 1,
2723 .flags = ADDR_TYPE_RT
d3442726 2724 },
844a3b63 2725 { }
d3442726
TG
2726};
2727
844a3b63
PW
2728/* l4_per -> timer8 */
2729static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
2730 .master = &omap3xxx_l4_per_hwmod,
2731 .slave = &omap3xxx_timer8_hwmod,
2732 .clk = "gpt8_ick",
2733 .addr = omap3xxx_timer8_addrs,
2734 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
2735};
2736
844a3b63
PW
2737static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
2738 {
2739 .pa_start = 0x49040000,
2740 .pa_end = 0x49040000 + SZ_1K - 1,
2741 .flags = ADDR_TYPE_RT
2742 },
2743 { }
2744};
0f9dfdd3 2745
844a3b63
PW
2746/* l4_per -> timer9 */
2747static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
2748 .master = &omap3xxx_l4_per_hwmod,
2749 .slave = &omap3xxx_timer9_hwmod,
2750 .clk = "gpt9_ick",
2751 .addr = omap3xxx_timer9_addrs,
2752 .user = OCP_USER_MPU | OCP_USER_SDMA,
0f9dfdd3
FC
2753};
2754
844a3b63
PW
2755/* l4_core -> timer10 */
2756static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
2757 .master = &omap3xxx_l4_core_hwmod,
2758 .slave = &omap3xxx_timer10_hwmod,
2759 .clk = "gpt10_ick",
2760 .addr = omap2_timer10_addrs,
2761 .user = OCP_USER_MPU | OCP_USER_SDMA,
0f9dfdd3
FC
2762};
2763
844a3b63
PW
2764/* l4_core -> timer11 */
2765static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
2766 .master = &omap3xxx_l4_core_hwmod,
2767 .slave = &omap3xxx_timer11_hwmod,
2768 .clk = "gpt11_ick",
2769 .addr = omap2_timer11_addrs,
2770 .user = OCP_USER_MPU | OCP_USER_SDMA,
0f9dfdd3
FC
2771};
2772
844a3b63 2773static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
0f9dfdd3 2774 {
844a3b63
PW
2775 .pa_start = 0x48304000,
2776 .pa_end = 0x48304000 + SZ_1K - 1,
2777 .flags = ADDR_TYPE_RT
0f9dfdd3 2778 },
78183f3f 2779 { }
0f9dfdd3
FC
2780};
2781
844a3b63
PW
2782/* l4_core -> timer12 */
2783static struct omap_hwmod_ocp_if omap3xxx_l4_sec__timer12 = {
2784 .master = &omap3xxx_l4_sec_hwmod,
2785 .slave = &omap3xxx_timer12_hwmod,
2786 .clk = "gpt12_ick",
2787 .addr = omap3xxx_timer12_addrs,
0f9dfdd3
FC
2788 .user = OCP_USER_MPU | OCP_USER_SDMA,
2789};
2790
844a3b63
PW
2791/* l4_wkup -> wd_timer2 */
2792static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
2793 {
2794 .pa_start = 0x48314000,
2795 .pa_end = 0x4831407f,
2796 .flags = ADDR_TYPE_RT
0f9dfdd3 2797 },
844a3b63 2798 { }
0f9dfdd3
FC
2799};
2800
844a3b63
PW
2801static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
2802 .master = &omap3xxx_l4_wkup_hwmod,
2803 .slave = &omap3xxx_wd_timer2_hwmod,
2804 .clk = "wdt2_ick",
2805 .addr = omap3xxx_wd_timer2_addrs,
2806 .user = OCP_USER_MPU | OCP_USER_SDMA,
2807};
2808
2809/* l4_core -> dss */
2810static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
0f616a4e 2811 .master = &omap3xxx_l4_core_hwmod,
844a3b63
PW
2812 .slave = &omap3430es1_dss_core_hwmod,
2813 .clk = "dss_ick",
2814 .addr = omap2_dss_addrs,
2815 .fw = {
2816 .omap2 = {
2817 .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
2818 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2819 .flags = OMAP_FIREWALL_L4,
2820 }
2821 },
0f616a4e
C
2822 .user = OCP_USER_MPU | OCP_USER_SDMA,
2823};
2824
844a3b63 2825static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
0f616a4e 2826 .master = &omap3xxx_l4_core_hwmod,
844a3b63
PW
2827 .slave = &omap3xxx_dss_core_hwmod,
2828 .clk = "dss_ick",
2829 .addr = omap2_dss_addrs,
2830 .fw = {
2831 .omap2 = {
2832 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
2833 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2834 .flags = OMAP_FIREWALL_L4,
2835 }
2836 },
0f616a4e
C
2837 .user = OCP_USER_MPU | OCP_USER_SDMA,
2838};
2839
844a3b63
PW
2840/* l4_core -> dss_dispc */
2841static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
0f616a4e 2842 .master = &omap3xxx_l4_core_hwmod,
844a3b63
PW
2843 .slave = &omap3xxx_dss_dispc_hwmod,
2844 .clk = "dss_ick",
2845 .addr = omap2_dss_dispc_addrs,
2846 .fw = {
2847 .omap2 = {
2848 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
2849 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2850 .flags = OMAP_FIREWALL_L4,
2851 }
2852 },
0f616a4e
C
2853 .user = OCP_USER_MPU | OCP_USER_SDMA,
2854};
2855
844a3b63 2856static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
0f616a4e 2857 {
844a3b63
PW
2858 .pa_start = 0x4804FC00,
2859 .pa_end = 0x4804FFFF,
2860 .flags = ADDR_TYPE_RT
0f616a4e 2861 },
78183f3f 2862 { }
0f616a4e
C
2863};
2864
844a3b63
PW
2865/* l4_core -> dss_dsi1 */
2866static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
0f616a4e 2867 .master = &omap3xxx_l4_core_hwmod,
844a3b63
PW
2868 .slave = &omap3xxx_dss_dsi1_hwmod,
2869 .clk = "dss_ick",
2870 .addr = omap3xxx_dss_dsi1_addrs,
2871 .fw = {
2872 .omap2 = {
2873 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
2874 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2875 .flags = OMAP_FIREWALL_L4,
2876 }
2877 },
0f616a4e
C
2878 .user = OCP_USER_MPU | OCP_USER_SDMA,
2879};
2880
844a3b63
PW
2881/* l4_core -> dss_rfbi */
2882static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
2883 .master = &omap3xxx_l4_core_hwmod,
2884 .slave = &omap3xxx_dss_rfbi_hwmod,
2885 .clk = "dss_ick",
2886 .addr = omap2_dss_rfbi_addrs,
2887 .fw = {
0f616a4e 2888 .omap2 = {
844a3b63
PW
2889 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
2890 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
2891 .flags = OMAP_FIREWALL_L4,
2892 }
0f616a4e 2893 },
844a3b63 2894 .user = OCP_USER_MPU | OCP_USER_SDMA,
0f616a4e
C
2895};
2896
844a3b63
PW
2897/* l4_core -> dss_venc */
2898static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
2899 .master = &omap3xxx_l4_core_hwmod,
2900 .slave = &omap3xxx_dss_venc_hwmod,
2901 .clk = "dss_ick",
2902 .addr = omap2_dss_venc_addrs,
2903 .fw = {
70034d38 2904 .omap2 = {
844a3b63
PW
2905 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
2906 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2907 .flags = OMAP_FIREWALL_L4,
2908 }
70034d38 2909 },
844a3b63
PW
2910 .flags = OCPIF_SWSUP_IDLE,
2911 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2912};
2913
844a3b63
PW
2914/* l4_wkup -> gpio1 */
2915static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
2916 {
2917 .pa_start = 0x48310000,
2918 .pa_end = 0x483101ff,
2919 .flags = ADDR_TYPE_RT
2920 },
2921 { }
70034d38
VC
2922};
2923
844a3b63
PW
2924static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
2925 .master = &omap3xxx_l4_wkup_hwmod,
2926 .slave = &omap3xxx_gpio1_hwmod,
2927 .addr = omap3xxx_gpio1_addrs,
2928 .user = OCP_USER_MPU | OCP_USER_SDMA,
0f616a4e
C
2929};
2930
844a3b63
PW
2931/* l4_per -> gpio2 */
2932static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
2933 {
2934 .pa_start = 0x49050000,
2935 .pa_end = 0x490501ff,
2936 .flags = ADDR_TYPE_RT
70034d38 2937 },
844a3b63 2938 { }
70034d38
VC
2939};
2940
844a3b63
PW
2941static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
2942 .master = &omap3xxx_l4_per_hwmod,
2943 .slave = &omap3xxx_gpio2_hwmod,
2944 .addr = omap3xxx_gpio2_addrs,
2945 .user = OCP_USER_MPU | OCP_USER_SDMA,
70034d38
VC
2946};
2947
844a3b63
PW
2948/* l4_per -> gpio3 */
2949static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
2950 {
2951 .pa_start = 0x49052000,
2952 .pa_end = 0x490521ff,
2953 .flags = ADDR_TYPE_RT
2954 },
2955 { }
70034d38
VC
2956};
2957
844a3b63
PW
2958static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
2959 .master = &omap3xxx_l4_per_hwmod,
2960 .slave = &omap3xxx_gpio3_hwmod,
2961 .addr = omap3xxx_gpio3_addrs,
2962 .user = OCP_USER_MPU | OCP_USER_SDMA,
0f616a4e
C
2963};
2964
5486474c
PW
2965/*
2966 * 'mmu' class
2967 * The memory management unit performs virtual to physical address translation
2968 * for its requestors.
2969 */
2970
2971static struct omap_hwmod_class_sysconfig mmu_sysc = {
2972 .rev_offs = 0x000,
2973 .sysc_offs = 0x010,
2974 .syss_offs = 0x014,
2975 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2976 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
2977 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2978 .sysc_fields = &omap_hwmod_sysc_type1,
2979};
2980
2981static struct omap_hwmod_class omap3xxx_mmu_hwmod_class = {
2982 .name = "mmu",
2983 .sysc = &mmu_sysc,
2984};
2985
2986/* mmu isp */
2987
2988static struct omap_mmu_dev_attr mmu_isp_dev_attr = {
2989 .da_start = 0x0,
2990 .da_end = 0xfffff000,
2991 .nr_tlb_entries = 8,
2992};
2993
2994static struct omap_hwmod omap3xxx_mmu_isp_hwmod;
2995static struct omap_hwmod_irq_info omap3xxx_mmu_isp_irqs[] = {
6d4c8830 2996 { .irq = 24 + OMAP_INTC_START, },
5486474c
PW
2997 { .irq = -1 }
2998};
2999
3000static struct omap_hwmod_addr_space omap3xxx_mmu_isp_addrs[] = {
3001 {
3002 .pa_start = 0x480bd400,
3003 .pa_end = 0x480bd47f,
3004 .flags = ADDR_TYPE_RT,
3005 },
3006 { }
3007};
3008
3009/* l4_core -> mmu isp */
3010static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmu_isp = {
3011 .master = &omap3xxx_l4_core_hwmod,
3012 .slave = &omap3xxx_mmu_isp_hwmod,
3013 .addr = omap3xxx_mmu_isp_addrs,
3014 .user = OCP_USER_MPU | OCP_USER_SDMA,
3015};
3016
3017static struct omap_hwmod omap3xxx_mmu_isp_hwmod = {
3018 .name = "mmu_isp",
3019 .class = &omap3xxx_mmu_hwmod_class,
3020 .mpu_irqs = omap3xxx_mmu_isp_irqs,
3021 .main_clk = "cam_ick",
3022 .dev_attr = &mmu_isp_dev_attr,
3023 .flags = HWMOD_NO_IDLEST,
3024};
3025
5486474c
PW
3026/* mmu iva */
3027
3028static struct omap_mmu_dev_attr mmu_iva_dev_attr = {
3029 .da_start = 0x11000000,
3030 .da_end = 0xfffff000,
3031 .nr_tlb_entries = 32,
3032};
3033
3034static struct omap_hwmod omap3xxx_mmu_iva_hwmod;
3035static struct omap_hwmod_irq_info omap3xxx_mmu_iva_irqs[] = {
6d4c8830 3036 { .irq = 28 + OMAP_INTC_START, },
5486474c
PW
3037 { .irq = -1 }
3038};
3039
3040static struct omap_hwmod_rst_info omap3xxx_mmu_iva_resets[] = {
3041 { .name = "mmu", .rst_shift = 1, .st_shift = 9 },
3042};
3043
3044static struct omap_hwmod_addr_space omap3xxx_mmu_iva_addrs[] = {
3045 {
3046 .pa_start = 0x5d000000,
3047 .pa_end = 0x5d00007f,
3048 .flags = ADDR_TYPE_RT,
3049 },
3050 { }
3051};
3052
3053/* l3_main -> iva mmu */
3054static struct omap_hwmod_ocp_if omap3xxx_l3_main__mmu_iva = {
3055 .master = &omap3xxx_l3_main_hwmod,
3056 .slave = &omap3xxx_mmu_iva_hwmod,
3057 .addr = omap3xxx_mmu_iva_addrs,
3058 .user = OCP_USER_MPU | OCP_USER_SDMA,
3059};
3060
3061static struct omap_hwmod omap3xxx_mmu_iva_hwmod = {
3062 .name = "mmu_iva",
3063 .class = &omap3xxx_mmu_hwmod_class,
3064 .mpu_irqs = omap3xxx_mmu_iva_irqs,
200a274f 3065 .clkdm_name = "iva2_clkdm",
5486474c
PW
3066 .rst_lines = omap3xxx_mmu_iva_resets,
3067 .rst_lines_cnt = ARRAY_SIZE(omap3xxx_mmu_iva_resets),
3068 .main_clk = "iva2_ck",
3069 .prcm = {
3070 .omap2 = {
3071 .module_offs = OMAP3430_IVA2_MOD,
200a274f
SA
3072 .module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
3073 .idlest_reg_id = 1,
3074 .idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
5486474c
PW
3075 },
3076 },
3077 .dev_attr = &mmu_iva_dev_attr,
3078 .flags = HWMOD_NO_IDLEST,
3079};
3080
844a3b63
PW
3081/* l4_per -> gpio4 */
3082static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
3083 {
3084 .pa_start = 0x49054000,
3085 .pa_end = 0x490541ff,
3086 .flags = ADDR_TYPE_RT
70034d38 3087 },
844a3b63 3088 { }
70034d38
VC
3089};
3090
844a3b63
PW
3091static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
3092 .master = &omap3xxx_l4_per_hwmod,
3093 .slave = &omap3xxx_gpio4_hwmod,
3094 .addr = omap3xxx_gpio4_addrs,
3095 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
3096};
3097
844a3b63
PW
3098/* l4_per -> gpio5 */
3099static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
3100 {
3101 .pa_start = 0x49056000,
3102 .pa_end = 0x490561ff,
3103 .flags = ADDR_TYPE_RT
3104 },
3105 { }
01438ab6
MK
3106};
3107
844a3b63
PW
3108static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
3109 .master = &omap3xxx_l4_per_hwmod,
3110 .slave = &omap3xxx_gpio5_hwmod,
3111 .addr = omap3xxx_gpio5_addrs,
3112 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
3113};
3114
844a3b63
PW
3115/* l4_per -> gpio6 */
3116static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
3117 {
3118 .pa_start = 0x49058000,
3119 .pa_end = 0x490581ff,
3120 .flags = ADDR_TYPE_RT
01438ab6 3121 },
844a3b63 3122 { }
01438ab6
MK
3123};
3124
844a3b63
PW
3125static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
3126 .master = &omap3xxx_l4_per_hwmod,
3127 .slave = &omap3xxx_gpio6_hwmod,
3128 .addr = omap3xxx_gpio6_addrs,
3129 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
3130};
3131
844a3b63
PW
3132/* dma_system -> L3 */
3133static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
3134 .master = &omap3xxx_dma_system_hwmod,
3135 .slave = &omap3xxx_l3_main_hwmod,
3136 .clk = "core_l3_ick",
3137 .user = OCP_USER_MPU | OCP_USER_SDMA,
01438ab6
MK
3138};
3139
844a3b63
PW
3140static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
3141 {
3142 .pa_start = 0x48056000,
3143 .pa_end = 0x48056fff,
3144 .flags = ADDR_TYPE_RT
01438ab6 3145 },
844a3b63 3146 { }
01438ab6
MK
3147};
3148
844a3b63
PW
3149/* l4_cfg -> dma_system */
3150static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
3151 .master = &omap3xxx_l4_core_hwmod,
3152 .slave = &omap3xxx_dma_system_hwmod,
3153 .clk = "core_l4_ick",
3154 .addr = omap3xxx_dma_system_addrs,
3155 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
3156};
3157
844a3b63
PW
3158static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
3159 {
3160 .name = "mpu",
3161 .pa_start = 0x48074000,
3162 .pa_end = 0x480740ff,
3163 .flags = ADDR_TYPE_RT
3164 },
3165 { }
d3442726
TG
3166};
3167
844a3b63
PW
3168/* l4_core -> mcbsp1 */
3169static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
3170 .master = &omap3xxx_l4_core_hwmod,
3171 .slave = &omap3xxx_mcbsp1_hwmod,
3172 .clk = "mcbsp1_ick",
3173 .addr = omap3xxx_mcbsp1_addrs,
3174 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
3175};
3176
844a3b63
PW
3177static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
3178 {
3179 .name = "mpu",
3180 .pa_start = 0x49022000,
3181 .pa_end = 0x490220ff,
3182 .flags = ADDR_TYPE_RT
3183 },
3184 { }
d3442726
TG
3185};
3186
844a3b63
PW
3187/* l4_per -> mcbsp2 */
3188static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
3189 .master = &omap3xxx_l4_per_hwmod,
3190 .slave = &omap3xxx_mcbsp2_hwmod,
3191 .clk = "mcbsp2_ick",
3192 .addr = omap3xxx_mcbsp2_addrs,
3193 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
3194};
3195
844a3b63
PW
3196static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
3197 {
3198 .name = "mpu",
3199 .pa_start = 0x49024000,
3200 .pa_end = 0x490240ff,
3201 .flags = ADDR_TYPE_RT
3202 },
3203 { }
d3442726
TG
3204};
3205
844a3b63
PW
3206/* l4_per -> mcbsp3 */
3207static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
3208 .master = &omap3xxx_l4_per_hwmod,
3209 .slave = &omap3xxx_mcbsp3_hwmod,
3210 .clk = "mcbsp3_ick",
3211 .addr = omap3xxx_mcbsp3_addrs,
3212 .user = OCP_USER_MPU | OCP_USER_SDMA,
a52e2ab6
PW
3213};
3214
844a3b63
PW
3215static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
3216 {
3217 .name = "mpu",
3218 .pa_start = 0x49026000,
3219 .pa_end = 0x490260ff,
3220 .flags = ADDR_TYPE_RT
a52e2ab6 3221 },
844a3b63 3222 { }
a52e2ab6
PW
3223};
3224
844a3b63
PW
3225/* l4_per -> mcbsp4 */
3226static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
3227 .master = &omap3xxx_l4_per_hwmod,
3228 .slave = &omap3xxx_mcbsp4_hwmod,
3229 .clk = "mcbsp4_ick",
3230 .addr = omap3xxx_mcbsp4_addrs,
3231 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
3232};
3233
844a3b63
PW
3234static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
3235 {
3236 .name = "mpu",
3237 .pa_start = 0x48096000,
3238 .pa_end = 0x480960ff,
3239 .flags = ADDR_TYPE_RT
3240 },
3241 { }
3242};
b163605e 3243
844a3b63
PW
3244/* l4_core -> mcbsp5 */
3245static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
3246 .master = &omap3xxx_l4_core_hwmod,
3247 .slave = &omap3xxx_mcbsp5_hwmod,
3248 .clk = "mcbsp5_ick",
3249 .addr = omap3xxx_mcbsp5_addrs,
3250 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
3251};
3252
844a3b63
PW
3253static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
3254 {
3255 .name = "sidetone",
3256 .pa_start = 0x49028000,
3257 .pa_end = 0x490280ff,
3258 .flags = ADDR_TYPE_RT
3259 },
3260 { }
d3442726
TG
3261};
3262
844a3b63
PW
3263/* l4_per -> mcbsp2_sidetone */
3264static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
3265 .master = &omap3xxx_l4_per_hwmod,
3266 .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
3267 .clk = "mcbsp2_ick",
3268 .addr = omap3xxx_mcbsp2_sidetone_addrs,
3269 .user = OCP_USER_MPU,
b163605e
PW
3270};
3271
844a3b63
PW
3272static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
3273 {
3274 .name = "sidetone",
3275 .pa_start = 0x4902A000,
3276 .pa_end = 0x4902A0ff,
3277 .flags = ADDR_TYPE_RT
3278 },
3279 { }
a52e2ab6
PW
3280};
3281
844a3b63
PW
3282/* l4_per -> mcbsp3_sidetone */
3283static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
3284 .master = &omap3xxx_l4_per_hwmod,
3285 .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
3286 .clk = "mcbsp3_ick",
3287 .addr = omap3xxx_mcbsp3_sidetone_addrs,
3288 .user = OCP_USER_MPU,
a52e2ab6
PW
3289};
3290
844a3b63
PW
3291static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
3292 {
3293 .pa_start = 0x48094000,
3294 .pa_end = 0x480941ff,
3295 .flags = ADDR_TYPE_RT,
d3442726 3296 },
844a3b63 3297 { }
d3442726
TG
3298};
3299
844a3b63
PW
3300/* l4_core -> mailbox */
3301static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
3302 .master = &omap3xxx_l4_core_hwmod,
3303 .slave = &omap3xxx_mailbox_hwmod,
3304 .addr = omap3xxx_mailbox_addrs,
3305 .user = OCP_USER_MPU | OCP_USER_SDMA,
3306};
b163605e 3307
844a3b63
PW
3308/* l4 core -> mcspi1 interface */
3309static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
3310 .master = &omap3xxx_l4_core_hwmod,
3311 .slave = &omap34xx_mcspi1,
3312 .clk = "mcspi1_ick",
3313 .addr = omap2_mcspi1_addr_space,
3314 .user = OCP_USER_MPU | OCP_USER_SDMA,
b163605e
PW
3315};
3316
844a3b63
PW
3317/* l4 core -> mcspi2 interface */
3318static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
3319 .master = &omap3xxx_l4_core_hwmod,
3320 .slave = &omap34xx_mcspi2,
3321 .clk = "mcspi2_ick",
3322 .addr = omap2_mcspi2_addr_space,
3323 .user = OCP_USER_MPU | OCP_USER_SDMA,
b163605e
PW
3324};
3325
844a3b63
PW
3326/* l4 core -> mcspi3 interface */
3327static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
3328 .master = &omap3xxx_l4_core_hwmod,
3329 .slave = &omap34xx_mcspi3,
3330 .clk = "mcspi3_ick",
3331 .addr = omap2430_mcspi3_addr_space,
3332 .user = OCP_USER_MPU | OCP_USER_SDMA,
b163605e
PW
3333};
3334
844a3b63
PW
3335/* l4 core -> mcspi4 interface */
3336static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
3337 {
3338 .pa_start = 0x480ba000,
3339 .pa_end = 0x480ba0ff,
3340 .flags = ADDR_TYPE_RT,
d3442726 3341 },
844a3b63
PW
3342 { }
3343};
3344
3345static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
3346 .master = &omap3xxx_l4_core_hwmod,
3347 .slave = &omap34xx_mcspi4,
3348 .clk = "mcspi4_ick",
3349 .addr = omap34xx_mcspi4_addr_space,
3350 .user = OCP_USER_MPU | OCP_USER_SDMA,
d3442726
TG
3351};
3352
de231388
KM
3353static struct omap_hwmod_ocp_if omap3xxx_usb_host_hs__l3_main_2 = {
3354 .master = &omap3xxx_usb_host_hs_hwmod,
3355 .slave = &omap3xxx_l3_main_hwmod,
3356 .clk = "core_l3_ick",
3357 .user = OCP_USER_MPU,
3358};
3359
de231388
KM
3360static struct omap_hwmod_addr_space omap3xxx_usb_host_hs_addrs[] = {
3361 {
3362 .name = "uhh",
3363 .pa_start = 0x48064000,
3364 .pa_end = 0x480643ff,
3365 .flags = ADDR_TYPE_RT
3366 },
3367 {
3368 .name = "ohci",
3369 .pa_start = 0x48064400,
3370 .pa_end = 0x480647ff,
3371 },
3372 {
3373 .name = "ehci",
3374 .pa_start = 0x48064800,
3375 .pa_end = 0x48064cff,
3376 },
3377 {}
3378};
3379
3380static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_host_hs = {
3381 .master = &omap3xxx_l4_core_hwmod,
3382 .slave = &omap3xxx_usb_host_hs_hwmod,
3383 .clk = "usbhost_ick",
3384 .addr = omap3xxx_usb_host_hs_addrs,
3385 .user = OCP_USER_MPU | OCP_USER_SDMA,
3386};
3387
de231388
KM
3388static struct omap_hwmod_addr_space omap3xxx_usb_tll_hs_addrs[] = {
3389 {
3390 .name = "tll",
3391 .pa_start = 0x48062000,
3392 .pa_end = 0x48062fff,
3393 .flags = ADDR_TYPE_RT
3394 },
3395 {}
3396};
3397
3398static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_tll_hs = {
3399 .master = &omap3xxx_l4_core_hwmod,
3400 .slave = &omap3xxx_usb_tll_hs_hwmod,
3401 .clk = "usbtll_ick",
3402 .addr = omap3xxx_usb_tll_hs_addrs,
3403 .user = OCP_USER_MPU | OCP_USER_SDMA,
3404};
3405
45a4bb06
PW
3406/* l4_core -> hdq1w interface */
3407static struct omap_hwmod_ocp_if omap3xxx_l4_core__hdq1w = {
3408 .master = &omap3xxx_l4_core_hwmod,
3409 .slave = &omap3xxx_hdq1w_hwmod,
3410 .clk = "hdq_ick",
3411 .addr = omap2_hdq1w_addr_space,
3412 .user = OCP_USER_MPU | OCP_USER_SDMA,
3413 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
3414};
3415
c8d82ff6
VH
3416/* l4_wkup -> 32ksync_counter */
3417static struct omap_hwmod_addr_space omap3xxx_counter_32k_addrs[] = {
3418 {
3419 .pa_start = 0x48320000,
3420 .pa_end = 0x4832001f,
3421 .flags = ADDR_TYPE_RT
3422 },
3423 { }
3424};
3425
49484a60
AM
3426static struct omap_hwmod_addr_space omap3xxx_gpmc_addrs[] = {
3427 {
3428 .pa_start = 0x6e000000,
3429 .pa_end = 0x6e000fff,
3430 .flags = ADDR_TYPE_RT
3431 },
3432 { }
3433};
3434
c8d82ff6
VH
3435static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__counter_32k = {
3436 .master = &omap3xxx_l4_wkup_hwmod,
3437 .slave = &omap3xxx_counter_32k_hwmod,
3438 .clk = "omap_32ksync_ick",
3439 .addr = omap3xxx_counter_32k_addrs,
3440 .user = OCP_USER_MPU | OCP_USER_SDMA,
3441};
3442
31ba8808
MG
3443/* am35xx has Davinci MDIO & EMAC */
3444static struct omap_hwmod_class am35xx_mdio_class = {
3445 .name = "davinci_mdio",
3446};
3447
3448static struct omap_hwmod am35xx_mdio_hwmod = {
3449 .name = "davinci_mdio",
3450 .class = &am35xx_mdio_class,
3451 .flags = HWMOD_NO_IDLEST,
3452};
3453
3454/*
3455 * XXX Should be connected to an IPSS hwmod, not the L3 directly;
3456 * but this will probably require some additional hwmod core support,
3457 * so is left as a future to-do item.
3458 */
3459static struct omap_hwmod_ocp_if am35xx_mdio__l3 = {
3460 .master = &am35xx_mdio_hwmod,
3461 .slave = &omap3xxx_l3_main_hwmod,
3462 .clk = "emac_fck",
3463 .user = OCP_USER_MPU,
3464};
3465
3466static struct omap_hwmod_addr_space am35xx_mdio_addrs[] = {
3467 {
3468 .pa_start = AM35XX_IPSS_MDIO_BASE,
3469 .pa_end = AM35XX_IPSS_MDIO_BASE + SZ_4K - 1,
3470 .flags = ADDR_TYPE_RT,
3471 },
3472 { }
3473};
3474
3475/* l4_core -> davinci mdio */
3476/*
3477 * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
3478 * but this will probably require some additional hwmod core support,
3479 * so is left as a future to-do item.
3480 */
3481static struct omap_hwmod_ocp_if am35xx_l4_core__mdio = {
3482 .master = &omap3xxx_l4_core_hwmod,
3483 .slave = &am35xx_mdio_hwmod,
3484 .clk = "emac_fck",
3485 .addr = am35xx_mdio_addrs,
3486 .user = OCP_USER_MPU,
3487};
3488
3489static struct omap_hwmod_irq_info am35xx_emac_mpu_irqs[] = {
7d7e1eba
TL
3490 { .name = "rxthresh", .irq = 67 + OMAP_INTC_START, },
3491 { .name = "rx_pulse", .irq = 68 + OMAP_INTC_START, },
3492 { .name = "tx_pulse", .irq = 69 + OMAP_INTC_START },
3493 { .name = "misc_pulse", .irq = 70 + OMAP_INTC_START },
3494 { .irq = -1 },
31ba8808
MG
3495};
3496
3497static struct omap_hwmod_class am35xx_emac_class = {
3498 .name = "davinci_emac",
3499};
3500
3501static struct omap_hwmod am35xx_emac_hwmod = {
3502 .name = "davinci_emac",
3503 .mpu_irqs = am35xx_emac_mpu_irqs,
3504 .class = &am35xx_emac_class,
814a18a5
PW
3505 /*
3506 * According to Mark Greer, the MPU will not return from WFI
3507 * when the EMAC signals an interrupt.
3508 * http://www.spinics.net/lists/arm-kernel/msg174734.html
3509 */
3510 .flags = (HWMOD_NO_IDLEST | HWMOD_BLOCK_WFI),
31ba8808
MG
3511};
3512
3513/* l3_core -> davinci emac interface */
3514/*
3515 * XXX Should be connected to an IPSS hwmod, not the L3 directly;
3516 * but this will probably require some additional hwmod core support,
3517 * so is left as a future to-do item.
3518 */
3519static struct omap_hwmod_ocp_if am35xx_emac__l3 = {
3520 .master = &am35xx_emac_hwmod,
3521 .slave = &omap3xxx_l3_main_hwmod,
3522 .clk = "emac_ick",
3523 .user = OCP_USER_MPU,
3524};
3525
3526static struct omap_hwmod_addr_space am35xx_emac_addrs[] = {
3527 {
3528 .pa_start = AM35XX_IPSS_EMAC_BASE,
3529 .pa_end = AM35XX_IPSS_EMAC_BASE + 0x30000 - 1,
3530 .flags = ADDR_TYPE_RT,
3531 },
3532 { }
3533};
3534
3535/* l4_core -> davinci emac */
3536/*
3537 * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
3538 * but this will probably require some additional hwmod core support,
3539 * so is left as a future to-do item.
3540 */
3541static struct omap_hwmod_ocp_if am35xx_l4_core__emac = {
3542 .master = &omap3xxx_l4_core_hwmod,
3543 .slave = &am35xx_emac_hwmod,
3544 .clk = "emac_ick",
3545 .addr = am35xx_emac_addrs,
3546 .user = OCP_USER_MPU,
3547};
3548
49484a60
AM
3549static struct omap_hwmod_ocp_if omap3xxx_l3_main__gpmc = {
3550 .master = &omap3xxx_l3_main_hwmod,
3551 .slave = &omap3xxx_gpmc_hwmod,
3552 .clk = "core_l3_ick",
3553 .addr = omap3xxx_gpmc_addrs,
3554 .user = OCP_USER_MPU | OCP_USER_SDMA,
3555};
3556
26f88e6e
MG
3557/* l4_core -> SHAM2 (SHA1/MD5) (similar to omap24xx) */
3558static struct omap_hwmod_sysc_fields omap3_sham_sysc_fields = {
3559 .sidle_shift = 4,
3560 .srst_shift = 1,
3561 .autoidle_shift = 0,
3562};
3563
3564static struct omap_hwmod_class_sysconfig omap3_sham_sysc = {
3565 .rev_offs = 0x5c,
3566 .sysc_offs = 0x60,
3567 .syss_offs = 0x64,
3568 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3569 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
3570 .sysc_fields = &omap3_sham_sysc_fields,
3571};
3572
3573static struct omap_hwmod_class omap3xxx_sham_class = {
3574 .name = "sham",
3575 .sysc = &omap3_sham_sysc,
3576};
3577
3578static struct omap_hwmod_irq_info omap3_sham_mpu_irqs[] = {
3579 { .irq = 49 + OMAP_INTC_START, },
3580 { .irq = -1 }
3581};
3582
3583static struct omap_hwmod_dma_info omap3_sham_sdma_reqs[] = {
0fd8824f 3584 { .name = "rx", .dma_req = 69, },
26f88e6e
MG
3585 { .dma_req = -1 }
3586};
3587
3588static struct omap_hwmod omap3xxx_sham_hwmod = {
3589 .name = "sham",
3590 .mpu_irqs = omap3_sham_mpu_irqs,
3591 .sdma_reqs = omap3_sham_sdma_reqs,
3592 .main_clk = "sha12_ick",
3593 .prcm = {
3594 .omap2 = {
3595 .module_offs = CORE_MOD,
3596 .prcm_reg_id = 1,
3597 .module_bit = OMAP3430_EN_SHA12_SHIFT,
3598 .idlest_reg_id = 1,
3599 .idlest_idle_bit = OMAP3430_ST_SHA12_SHIFT,
3600 },
3601 },
3602 .class = &omap3xxx_sham_class,
3603};
3604
3605static struct omap_hwmod_addr_space omap3xxx_sham_addrs[] = {
3606 {
3607 .pa_start = 0x480c3000,
3608 .pa_end = 0x480c3000 + 0x64 - 1,
3609 .flags = ADDR_TYPE_RT
3610 },
3611 { }
3612};
3613
3614static struct omap_hwmod_ocp_if omap3xxx_l4_core__sham = {
3615 .master = &omap3xxx_l4_core_hwmod,
3616 .slave = &omap3xxx_sham_hwmod,
3617 .clk = "sha12_ick",
3618 .addr = omap3xxx_sham_addrs,
3619 .user = OCP_USER_MPU | OCP_USER_SDMA,
3620};
3621
14ae5564
MG
3622/* l4_core -> AES */
3623static struct omap_hwmod_sysc_fields omap3xxx_aes_sysc_fields = {
3624 .sidle_shift = 6,
3625 .srst_shift = 1,
3626 .autoidle_shift = 0,
3627};
3628
3629static struct omap_hwmod_class_sysconfig omap3_aes_sysc = {
3630 .rev_offs = 0x44,
3631 .sysc_offs = 0x48,
3632 .syss_offs = 0x4c,
3633 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3634 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
3635 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3636 .sysc_fields = &omap3xxx_aes_sysc_fields,
3637};
3638
3639static struct omap_hwmod_class omap3xxx_aes_class = {
3640 .name = "aes",
3641 .sysc = &omap3_aes_sysc,
3642};
3643
3644static struct omap_hwmod_dma_info omap3_aes_sdma_reqs[] = {
0fd8824f
JN
3645 { .name = "tx", .dma_req = 65, },
3646 { .name = "rx", .dma_req = 66, },
14ae5564
MG
3647 { .dma_req = -1 }
3648};
3649
3650static struct omap_hwmod omap3xxx_aes_hwmod = {
3651 .name = "aes",
3652 .sdma_reqs = omap3_aes_sdma_reqs,
3653 .main_clk = "aes2_ick",
3654 .prcm = {
3655 .omap2 = {
3656 .module_offs = CORE_MOD,
3657 .prcm_reg_id = 1,
3658 .module_bit = OMAP3430_EN_AES2_SHIFT,
3659 .idlest_reg_id = 1,
3660 .idlest_idle_bit = OMAP3430_ST_AES2_SHIFT,
3661 },
3662 },
3663 .class = &omap3xxx_aes_class,
3664};
3665
3666static struct omap_hwmod_addr_space omap3xxx_aes_addrs[] = {
3667 {
3668 .pa_start = 0x480c5000,
3669 .pa_end = 0x480c5000 + 0x50 - 1,
3670 .flags = ADDR_TYPE_RT
3671 },
3672 { }
3673};
3674
3675static struct omap_hwmod_ocp_if omap3xxx_l4_core__aes = {
3676 .master = &omap3xxx_l4_core_hwmod,
3677 .slave = &omap3xxx_aes_hwmod,
3678 .clk = "aes2_ick",
3679 .addr = omap3xxx_aes_addrs,
3680 .user = OCP_USER_MPU | OCP_USER_SDMA,
3681};
3682
398917ce
SR
3683/*
3684 * 'ssi' class
3685 * synchronous serial interface (multichannel and full-duplex serial if)
3686 */
3687
3688static struct omap_hwmod_class_sysconfig omap34xx_ssi_sysc = {
3689 .rev_offs = 0x0000,
3690 .sysc_offs = 0x0010,
3691 .syss_offs = 0x0014,
3692 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
3693 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3694 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3695 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3696 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3697 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3698 .sysc_fields = &omap_hwmod_sysc_type1,
3699};
3700
3701static struct omap_hwmod_class omap34xx_ssi_hwmod_class = {
3702 .name = "ssi",
3703 .sysc = &omap34xx_ssi_sysc,
3704};
3705
3706static struct omap_hwmod omap34xx_ssi_hwmod = {
3707 .name = "ssi",
3708 .class = &omap34xx_ssi_hwmod_class,
3709 .clkdm_name = "core_l4_clkdm",
3710 .main_clk = "ssi_ssr_fck",
3711 .prcm = {
3712 .omap2 = {
3713 .prcm_reg_id = 1,
3714 .module_bit = OMAP3430_EN_SSI_SHIFT,
3715 .module_offs = CORE_MOD,
3716 .idlest_reg_id = 1,
3717 .idlest_idle_bit = OMAP3430ES2_ST_SSI_IDLE_SHIFT,
3718 },
3719 },
3720};
3721
3722/* L4 CORE -> SSI */
3723static struct omap_hwmod_ocp_if omap34xx_l4_core__ssi = {
3724 .master = &omap3xxx_l4_core_hwmod,
3725 .slave = &omap34xx_ssi_hwmod,
3726 .clk = "ssi_ick",
3727 .user = OCP_USER_MPU | OCP_USER_SDMA,
3728};
3729
0a78c5c5
PW
3730static struct omap_hwmod_ocp_if *omap3xxx_hwmod_ocp_ifs[] __initdata = {
3731 &omap3xxx_l3_main__l4_core,
3732 &omap3xxx_l3_main__l4_per,
3733 &omap3xxx_mpu__l3_main,
c7dad45f 3734 &omap3xxx_l3_main__l4_debugss,
0a78c5c5
PW
3735 &omap3xxx_l4_core__l4_wkup,
3736 &omap3xxx_l4_core__mmc3,
3737 &omap3_l4_core__uart1,
3738 &omap3_l4_core__uart2,
3739 &omap3_l4_per__uart3,
3740 &omap3_l4_core__i2c1,
3741 &omap3_l4_core__i2c2,
3742 &omap3_l4_core__i2c3,
3743 &omap3xxx_l4_wkup__l4_sec,
3744 &omap3xxx_l4_wkup__timer1,
3745 &omap3xxx_l4_per__timer2,
3746 &omap3xxx_l4_per__timer3,
3747 &omap3xxx_l4_per__timer4,
3748 &omap3xxx_l4_per__timer5,
3749 &omap3xxx_l4_per__timer6,
3750 &omap3xxx_l4_per__timer7,
3751 &omap3xxx_l4_per__timer8,
3752 &omap3xxx_l4_per__timer9,
3753 &omap3xxx_l4_core__timer10,
3754 &omap3xxx_l4_core__timer11,
3755 &omap3xxx_l4_wkup__wd_timer2,
3756 &omap3xxx_l4_wkup__gpio1,
3757 &omap3xxx_l4_per__gpio2,
3758 &omap3xxx_l4_per__gpio3,
3759 &omap3xxx_l4_per__gpio4,
3760 &omap3xxx_l4_per__gpio5,
3761 &omap3xxx_l4_per__gpio6,
3762 &omap3xxx_dma_system__l3,
3763 &omap3xxx_l4_core__dma_system,
3764 &omap3xxx_l4_core__mcbsp1,
3765 &omap3xxx_l4_per__mcbsp2,
3766 &omap3xxx_l4_per__mcbsp3,
3767 &omap3xxx_l4_per__mcbsp4,
3768 &omap3xxx_l4_core__mcbsp5,
3769 &omap3xxx_l4_per__mcbsp2_sidetone,
3770 &omap3xxx_l4_per__mcbsp3_sidetone,
3771 &omap34xx_l4_core__mcspi1,
3772 &omap34xx_l4_core__mcspi2,
3773 &omap34xx_l4_core__mcspi3,
3774 &omap34xx_l4_core__mcspi4,
c8d82ff6 3775 &omap3xxx_l4_wkup__counter_32k,
49484a60 3776 &omap3xxx_l3_main__gpmc,
d6504acd
PW
3777 NULL,
3778};
3779
0a78c5c5 3780/* GP-only hwmod links */
26f88e6e
MG
3781static struct omap_hwmod_ocp_if *omap34xx_gp_hwmod_ocp_ifs[] __initdata = {
3782 &omap3xxx_l4_sec__timer12,
3783 &omap3xxx_l4_core__sham,
14ae5564 3784 &omap3xxx_l4_core__aes,
26f88e6e
MG
3785 NULL
3786};
3787
3788static struct omap_hwmod_ocp_if *omap36xx_gp_hwmod_ocp_ifs[] __initdata = {
0a78c5c5 3789 &omap3xxx_l4_sec__timer12,
26f88e6e 3790 &omap3xxx_l4_core__sham,
14ae5564 3791 &omap3xxx_l4_core__aes,
26f88e6e
MG
3792 NULL
3793};
3794
3795static struct omap_hwmod_ocp_if *am35xx_gp_hwmod_ocp_ifs[] __initdata = {
3796 &omap3xxx_l4_sec__timer12,
3797 /*
14ae5564
MG
3798 * Apparently the SHA/MD5 and AES accelerator IP blocks are
3799 * only present on some AM35xx chips, and no one knows which
3800 * ones. See
26f88e6e 3801 * http://www.spinics.net/lists/arm-kernel/msg215466.html So
14ae5564
MG
3802 * if you need these IP blocks on an AM35xx, try uncommenting
3803 * the following lines.
26f88e6e
MG
3804 */
3805 /* &omap3xxx_l4_core__sham, */
14ae5564 3806 /* &omap3xxx_l4_core__aes, */
91a36bdb
AK
3807 NULL
3808};
3809
0a78c5c5
PW
3810/* 3430ES1-only hwmod links */
3811static struct omap_hwmod_ocp_if *omap3430es1_hwmod_ocp_ifs[] __initdata = {
3812 &omap3430es1_dss__l3,
3813 &omap3430es1_l4_core__dss,
d6504acd
PW
3814 NULL
3815};
3816
0a78c5c5
PW
3817/* 3430ES2+-only hwmod links */
3818static struct omap_hwmod_ocp_if *omap3430es2plus_hwmod_ocp_ifs[] __initdata = {
3819 &omap3xxx_dss__l3,
3820 &omap3xxx_l4_core__dss,
3821 &omap3xxx_usbhsotg__l3,
3822 &omap3xxx_l4_core__usbhsotg,
3823 &omap3xxx_usb_host_hs__l3_main_2,
3824 &omap3xxx_l4_core__usb_host_hs,
3825 &omap3xxx_l4_core__usb_tll_hs,
d6504acd
PW
3826 NULL
3827};
870ea2b8 3828
0a78c5c5
PW
3829/* <= 3430ES3-only hwmod links */
3830static struct omap_hwmod_ocp_if *omap3430_pre_es3_hwmod_ocp_ifs[] __initdata = {
3831 &omap3xxx_l4_core__pre_es3_mmc1,
3832 &omap3xxx_l4_core__pre_es3_mmc2,
a52e2ab6
PW
3833 NULL
3834};
3835
0a78c5c5
PW
3836/* 3430ES3+-only hwmod links */
3837static struct omap_hwmod_ocp_if *omap3430_es3plus_hwmod_ocp_ifs[] __initdata = {
3838 &omap3xxx_l4_core__es3plus_mmc1,
3839 &omap3xxx_l4_core__es3plus_mmc2,
a52e2ab6
PW
3840 NULL
3841};
3842
0a78c5c5
PW
3843/* 34xx-only hwmod links (all ES revisions) */
3844static struct omap_hwmod_ocp_if *omap34xx_hwmod_ocp_ifs[] __initdata = {
3845 &omap3xxx_l3__iva,
3846 &omap34xx_l4_core__sr1,
3847 &omap34xx_l4_core__sr2,
3848 &omap3xxx_l4_core__mailbox,
45a4bb06 3849 &omap3xxx_l4_core__hdq1w,
8f993a01 3850 &omap3xxx_sad2d__l3,
5486474c 3851 &omap3xxx_l4_core__mmu_isp,
5486474c 3852 &omap3xxx_l3_main__mmu_iva,
398917ce 3853 &omap34xx_l4_core__ssi,
d6504acd
PW
3854 NULL
3855};
273ff8c3 3856
0a78c5c5
PW
3857/* 36xx-only hwmod links (all ES revisions) */
3858static struct omap_hwmod_ocp_if *omap36xx_hwmod_ocp_ifs[] __initdata = {
3859 &omap3xxx_l3__iva,
3860 &omap36xx_l4_per__uart4,
3861 &omap3xxx_dss__l3,
3862 &omap3xxx_l4_core__dss,
3863 &omap36xx_l4_core__sr1,
3864 &omap36xx_l4_core__sr2,
3865 &omap3xxx_usbhsotg__l3,
3866 &omap3xxx_l4_core__usbhsotg,
3867 &omap3xxx_l4_core__mailbox,
3868 &omap3xxx_usb_host_hs__l3_main_2,
3869 &omap3xxx_l4_core__usb_host_hs,
3870 &omap3xxx_l4_core__usb_tll_hs,
3871 &omap3xxx_l4_core__es3plus_mmc1,
3872 &omap3xxx_l4_core__es3plus_mmc2,
45a4bb06 3873 &omap3xxx_l4_core__hdq1w,
8f993a01 3874 &omap3xxx_sad2d__l3,
5486474c 3875 &omap3xxx_l4_core__mmu_isp,
5486474c 3876 &omap3xxx_l3_main__mmu_iva,
d6504acd
PW
3877 NULL
3878};
3879
0a78c5c5
PW
3880static struct omap_hwmod_ocp_if *am35xx_hwmod_ocp_ifs[] __initdata = {
3881 &omap3xxx_dss__l3,
3882 &omap3xxx_l4_core__dss,
3883 &am35xx_usbhsotg__l3,
3884 &am35xx_l4_core__usbhsotg,
3885 &am35xx_l4_core__uart4,
3886 &omap3xxx_usb_host_hs__l3_main_2,
3887 &omap3xxx_l4_core__usb_host_hs,
3888 &omap3xxx_l4_core__usb_tll_hs,
3889 &omap3xxx_l4_core__es3plus_mmc1,
3890 &omap3xxx_l4_core__es3plus_mmc2,
b1a923d0 3891 &omap3xxx_l4_core__hdq1w,
31ba8808
MG
3892 &am35xx_mdio__l3,
3893 &am35xx_l4_core__mdio,
3894 &am35xx_emac__l3,
3895 &am35xx_l4_core__emac,
d6504acd 3896 NULL
7359154e
PW
3897};
3898
0a78c5c5
PW
3899static struct omap_hwmod_ocp_if *omap3xxx_dss_hwmod_ocp_ifs[] __initdata = {
3900 &omap3xxx_l4_core__dss_dispc,
3901 &omap3xxx_l4_core__dss_dsi1,
3902 &omap3xxx_l4_core__dss_rfbi,
3903 &omap3xxx_l4_core__dss_venc,
1d2f56c8
IY
3904 NULL
3905};
3906
7359154e
PW
3907int __init omap3xxx_hwmod_init(void)
3908{
d6504acd 3909 int r;
26f88e6e 3910 struct omap_hwmod_ocp_if **h = NULL, **h_gp = NULL;
d6504acd
PW
3911 unsigned int rev;
3912
9ebfd285
KH
3913 omap_hwmod_init();
3914
0a78c5c5
PW
3915 /* Register hwmod links common to all OMAP3 */
3916 r = omap_hwmod_register_links(omap3xxx_hwmod_ocp_ifs);
ace90216 3917 if (r < 0)
d6504acd
PW
3918 return r;
3919
3920 rev = omap_rev();
3921
3922 /*
0a78c5c5 3923 * Register hwmod links common to individual OMAP3 families, all
d6504acd
PW
3924 * silicon revisions (e.g., 34xx, or AM3505/3517, or 36xx)
3925 * All possible revisions should be included in this conditional.
3926 */
3927 if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
3928 rev == OMAP3430_REV_ES2_1 || rev == OMAP3430_REV_ES3_0 ||
3929 rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2) {
0a78c5c5 3930 h = omap34xx_hwmod_ocp_ifs;
26f88e6e 3931 h_gp = omap34xx_gp_hwmod_ocp_ifs;
68a88b98 3932 } else if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
0a78c5c5 3933 h = am35xx_hwmod_ocp_ifs;
26f88e6e 3934 h_gp = am35xx_gp_hwmod_ocp_ifs;
d6504acd
PW
3935 } else if (rev == OMAP3630_REV_ES1_0 || rev == OMAP3630_REV_ES1_1 ||
3936 rev == OMAP3630_REV_ES1_2) {
0a78c5c5 3937 h = omap36xx_hwmod_ocp_ifs;
26f88e6e 3938 h_gp = omap36xx_gp_hwmod_ocp_ifs;
d6504acd
PW
3939 } else {
3940 WARN(1, "OMAP3 hwmod family init: unknown chip type\n");
3941 return -EINVAL;
c09fcc43 3942 }
d6504acd 3943
0a78c5c5 3944 r = omap_hwmod_register_links(h);
ace90216 3945 if (r < 0)
d6504acd
PW
3946 return r;
3947
26f88e6e
MG
3948 /* Register GP-only hwmod links. */
3949 if (h_gp && omap_type() == OMAP2_DEVICE_TYPE_GP) {
3950 r = omap_hwmod_register_links(h_gp);
3951 if (r < 0)
3952 return r;
3953 }
3954
3955
d6504acd 3956 /*
0a78c5c5 3957 * Register hwmod links specific to certain ES levels of a
d6504acd
PW
3958 * particular family of silicon (e.g., 34xx ES1.0)
3959 */
3960 h = NULL;
3961 if (rev == OMAP3430_REV_ES1_0) {
0a78c5c5 3962 h = omap3430es1_hwmod_ocp_ifs;
d6504acd
PW
3963 } else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
3964 rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
3965 rev == OMAP3430_REV_ES3_1_2) {
0a78c5c5 3966 h = omap3430es2plus_hwmod_ocp_ifs;
c09fcc43 3967 }
d6504acd 3968
a52e2ab6 3969 if (h) {
0a78c5c5 3970 r = omap_hwmod_register_links(h);
a52e2ab6
PW
3971 if (r < 0)
3972 return r;
3973 }
3974
3975 h = NULL;
3976 if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
3977 rev == OMAP3430_REV_ES2_1) {
0a78c5c5 3978 h = omap3430_pre_es3_hwmod_ocp_ifs;
a52e2ab6
PW
3979 } else if (rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
3980 rev == OMAP3430_REV_ES3_1_2) {
0a78c5c5 3981 h = omap3430_es3plus_hwmod_ocp_ifs;
c09fcc43 3982 }
a52e2ab6 3983
d6504acd 3984 if (h)
0a78c5c5 3985 r = omap_hwmod_register_links(h);
1d2f56c8
IY
3986 if (r < 0)
3987 return r;
3988
3989 /*
3990 * DSS code presumes that dss_core hwmod is handled first,
3991 * _before_ any other DSS related hwmods so register common
0a78c5c5
PW
3992 * DSS hwmod links last to ensure that dss_core is already
3993 * registered. Otherwise some change things may happen, for
3994 * ex. if dispc is handled before dss_core and DSS is enabled
3995 * in bootloader DISPC will be reset with outputs enabled
3996 * which sometimes leads to unrecoverable L3 error. XXX The
3997 * long-term fix to this is to ensure hwmods are set up in
3998 * dependency order in the hwmod core code.
1d2f56c8 3999 */
0a78c5c5 4000 r = omap_hwmod_register_links(omap3xxx_dss_hwmod_ocp_ifs);
d6504acd
PW
4001
4002 return r;
7359154e 4003}