]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/mach-omap2/prm44xx.c
Merge tag 'for-linus-20170825' of git://git.infradead.org/linux-mtd
[mirror_ubuntu-artful-kernel.git] / arch / arm / mach-omap2 / prm44xx.c
CommitLineData
0be1621a
BC
1/*
2 * OMAP4 PRM module functions
3 *
2bb2a5d3 4 * Copyright (C) 2011-2012 Texas Instruments, Inc.
0be1621a
BC
5 * Copyright (C) 2010 Nokia Corporation
6 * Benoît Cousson
7 * Paul Walmsley
49815399 8 * Rajendra Nayak <rnayak@ti.com>
0be1621a
BC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/kernel.h>
16#include <linux/delay.h>
17#include <linux/errno.h>
18#include <linux/err.h>
2ace831f 19#include <linux/io.h>
a8f83aef 20#include <linux/of_irq.h>
cc843711 21#include <linux/of.h>
0be1621a 22
dbc04161 23#include "soc.h"
ee0839c2
TL
24#include "iomap.h"
25#include "common.h"
58aaa599 26#include "vp.h"
d198b514 27#include "prm44xx.h"
cc843711 28#include "prcm43xx.h"
0be1621a 29#include "prm-regbits-44xx.h"
4bb73ade
KH
30#include "prcm44xx.h"
31#include "prminst44xx.h"
49815399 32#include "powerdomain.h"
0be1621a 33
2bb2a5d3
PW
34/* Static data */
35
28db51f4
TK
36static void omap44xx_prm_read_pending_irqs(unsigned long *events);
37static void omap44xx_prm_ocp_barrier(void);
38static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask);
39static void omap44xx_prm_restore_irqen(u32 *saved_mask);
4984eeaf 40static void omap44xx_prm_reconfigure_io_chain(void);
28db51f4 41
2f31b516 42static const struct omap_prcm_irq omap4_prcm_irqs[] = {
2f31b516
TK
43 OMAP_PRCM_IRQ("io", 9, 1),
44};
45
46static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
47 .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
48 .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
fac03f12 49 .pm_ctrl = OMAP4_PRM_IO_PMCTRL_OFFSET,
2f31b516
TK
50 .nr_regs = 2,
51 .irqs = omap4_prcm_irqs,
52 .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
7d7e1eba 53 .irq = 11 + OMAP44XX_IRQ_GIC_START,
0fb22a8f 54 .xlate_irq = omap4_xlate_irq,
2f31b516
TK
55 .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
56 .ocp_barrier = &omap44xx_prm_ocp_barrier,
57 .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
58 .restore_irqen = &omap44xx_prm_restore_irqen,
81243651 59 .reconfigure_io_chain = &omap44xx_prm_reconfigure_io_chain,
2f31b516
TK
60};
61
2bb2a5d3
PW
62/*
63 * omap44xx_prm_reset_src_map - map from bits in the PRM_RSTST
64 * hardware register (which are specific to OMAP44xx SoCs) to reset
65 * source ID bit shifts (which is an OMAP SoC-independent
66 * enumeration)
67 */
68static struct prm_reset_src_map omap44xx_prm_reset_src_map[] = {
62bafd1a 69 { OMAP4430_GLOBAL_WARM_SW_RST_SHIFT,
2bb2a5d3 70 OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
62bafd1a 71 { OMAP4430_GLOBAL_COLD_RST_SHIFT,
2bb2a5d3
PW
72 OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
73 { OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT,
74 OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
75 { OMAP4430_MPU_WDT_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
76 { OMAP4430_SECURE_WDT_RST_SHIFT, OMAP_SECU_WD_RST_SRC_ID_SHIFT },
77 { OMAP4430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
78 { OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT,
79 OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
80 { OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT,
81 OMAP_VDD_IVA_VM_RST_SRC_ID_SHIFT },
82 { OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT,
83 OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
84 { OMAP4430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
85 { OMAP4430_C2C_RST_SHIFT, OMAP_C2C_RST_SRC_ID_SHIFT },
86 { -1, -1 },
87};
88
2ace831f
PW
89/* PRM low-level functions */
90
91/* Read a register in a CM/PRM instance in the PRM module */
f3f220f0 92static u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
2ace831f 93{
90129336 94 return readl_relaxed(prm_base.va + inst + reg);
2ace831f
PW
95}
96
97/* Write into a register in a CM/PRM instance in the PRM module */
f3f220f0 98static void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
2ace831f 99{
90129336 100 writel_relaxed(val, prm_base.va + inst + reg);
2ace831f
PW
101}
102
103/* Read-modify-write a register in a PRM module. Caller must lock */
f3f220f0 104static u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
2ace831f
PW
105{
106 u32 v;
107
108 v = omap4_prm_read_inst_reg(inst, reg);
109 v &= ~mask;
110 v |= bits;
111 omap4_prm_write_inst_reg(v, inst, reg);
112
113 return v;
114}
58aaa599
KH
115
116/* PRM VP */
117
118/*
119 * struct omap4_vp - OMAP4 VP register access description.
120 * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
121 * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
122 */
123struct omap4_vp {
124 u32 irqstatus_mpu;
125 u32 tranxdone_status;
126};
127
128static struct omap4_vp omap4_vp[] = {
129 [OMAP4_VP_VDD_MPU_ID] = {
130 .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
131 .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
132 },
133 [OMAP4_VP_VDD_IVA_ID] = {
134 .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
135 .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
136 },
137 [OMAP4_VP_VDD_CORE_ID] = {
138 .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
139 .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
140 },
141};
142
e9f1ddcd 143static u32 omap4_prm_vp_check_txdone(u8 vp_id)
58aaa599
KH
144{
145 struct omap4_vp *vp = &omap4_vp[vp_id];
146 u32 irqstatus;
147
148 irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
149 OMAP4430_PRM_OCP_SOCKET_INST,
150 vp->irqstatus_mpu);
151 return irqstatus & vp->tranxdone_status;
152}
153
e9f1ddcd 154static void omap4_prm_vp_clear_txdone(u8 vp_id)
58aaa599
KH
155{
156 struct omap4_vp *vp = &omap4_vp[vp_id];
157
158 omap4_prminst_write_inst_reg(vp->tranxdone_status,
159 OMAP4430_PRM_PARTITION,
160 OMAP4430_PRM_OCP_SOCKET_INST,
161 vp->irqstatus_mpu);
162};
4bb73ade
KH
163
164u32 omap4_prm_vcvp_read(u8 offset)
165{
390ddc19
NM
166 s32 inst = omap4_prmst_get_prm_dev_inst();
167
168 if (inst == PRM_INSTANCE_UNKNOWN)
169 return 0;
170
4bb73ade 171 return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
390ddc19 172 inst, offset);
4bb73ade
KH
173}
174
175void omap4_prm_vcvp_write(u32 val, u8 offset)
176{
390ddc19
NM
177 s32 inst = omap4_prmst_get_prm_dev_inst();
178
179 if (inst == PRM_INSTANCE_UNKNOWN)
180 return;
181
4bb73ade 182 omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
390ddc19 183 inst, offset);
4bb73ade
KH
184}
185
186u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
187{
390ddc19
NM
188 s32 inst = omap4_prmst_get_prm_dev_inst();
189
190 if (inst == PRM_INSTANCE_UNKNOWN)
191 return 0;
192
4bb73ade
KH
193 return omap4_prminst_rmw_inst_reg_bits(mask, bits,
194 OMAP4430_PRM_PARTITION,
390ddc19 195 inst,
4bb73ade
KH
196 offset);
197}
26c98c56
PW
198
199static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
200{
201 u32 mask, st;
202
203 /* XXX read mask from RAM? */
553e3222
TK
204 mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
205 irqen_offs);
206 st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
26c98c56
PW
207
208 return mask & st;
209}
210
211/**
212 * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
213 * @events: ptr to two consecutive u32s, preallocated by caller
214 *
215 * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
216 * MPU IRQs, and store the result into the two u32s pointed to by @events.
217 * No return value.
218 */
28db51f4 219static void omap44xx_prm_read_pending_irqs(unsigned long *events)
26c98c56 220{
8d4be7d8 221 int i;
26c98c56 222
8d4be7d8
K
223 for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
224 events[i] = _read_pending_irq_reg(omap4_prcm_irq_setup.mask +
225 i * 4, omap4_prcm_irq_setup.ack + i * 4);
26c98c56
PW
226}
227
228/**
229 * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
230 *
231 * Force any buffered writes to the PRM IP block to complete. Needed
232 * by the PRM IRQ handler, which reads and writes directly to the IP
233 * block, to avoid race conditions after acknowledging or clearing IRQ
234 * bits. No return value.
235 */
28db51f4 236static void omap44xx_prm_ocp_barrier(void)
26c98c56 237{
553e3222 238 omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
26c98c56
PW
239 OMAP4_REVISION_PRM_OFFSET);
240}
91285b6f
TK
241
242/**
243 * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
244 * @saved_mask: ptr to a u32 array to save IRQENABLE bits
245 *
246 * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
247 * @saved_mask. @saved_mask must be allocated by the caller.
248 * Intended to be used in the PRM interrupt handler suspend callback.
249 * The OCP barrier is needed to ensure the write to disable PRM
250 * interrupts reaches the PRM before returning; otherwise, spurious
251 * interrupts might occur. No return value.
252 */
28db51f4 253static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
91285b6f 254{
8d4be7d8
K
255 int i;
256 u16 reg;
257
258 for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++) {
259 reg = omap4_prcm_irq_setup.mask + i * 4;
260
261 saved_mask[i] =
262 omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
263 reg);
264 omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST, reg);
265 }
91285b6f
TK
266
267 /* OCP barrier */
553e3222 268 omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
91285b6f
TK
269 OMAP4_REVISION_PRM_OFFSET);
270}
271
272/**
273 * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
274 * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
275 *
276 * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
277 * @saved_mask. Intended to be used in the PRM interrupt handler resume
278 * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
279 * No OCP barrier should be needed here; any pending PRM interrupts will fire
280 * once the writes reach the PRM. No return value.
281 */
28db51f4 282static void omap44xx_prm_restore_irqen(u32 *saved_mask)
91285b6f 283{
8d4be7d8
K
284 int i;
285
286 for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
287 omap4_prm_write_inst_reg(saved_mask[i],
288 OMAP4430_PRM_OCP_SOCKET_INST,
289 omap4_prcm_irq_setup.mask + i * 4);
91285b6f 290}
2f31b516 291
dea6200b
RN
292/**
293 * omap44xx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
294 *
295 * Clear any previously-latched I/O wakeup events and ensure that the
296 * I/O wakeup gates are aligned with the current mux settings. Works
297 * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
298 * deasserting WUCLKIN and waiting for WUCLKOUT to be deasserted.
299 * No return value. XXX Are the final two steps necessary?
300 */
4984eeaf 301static void omap44xx_prm_reconfigure_io_chain(void)
dea6200b
RN
302{
303 int i = 0;
390ddc19
NM
304 s32 inst = omap4_prmst_get_prm_dev_inst();
305
306 if (inst == PRM_INSTANCE_UNKNOWN)
307 return;
dea6200b
RN
308
309 /* Trigger WUCLKIN enable */
310 omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK,
311 OMAP4430_WUCLK_CTRL_MASK,
390ddc19 312 inst,
fac03f12 313 omap4_prcm_irq_setup.pm_ctrl);
dea6200b 314 omap_test_timeout(
390ddc19 315 (((omap4_prm_read_inst_reg(inst,
fac03f12 316 omap4_prcm_irq_setup.pm_ctrl) &
dea6200b
RN
317 OMAP4430_WUCLK_STATUS_MASK) >>
318 OMAP4430_WUCLK_STATUS_SHIFT) == 1),
319 MAX_IOPAD_LATCH_TIME, i);
320 if (i == MAX_IOPAD_LATCH_TIME)
321 pr_warn("PRM: I/O chain clock line assertion timed out\n");
322
323 /* Trigger WUCLKIN disable */
324 omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK, 0x0,
390ddc19 325 inst,
fac03f12 326 omap4_prcm_irq_setup.pm_ctrl);
dea6200b 327 omap_test_timeout(
390ddc19 328 (((omap4_prm_read_inst_reg(inst,
fac03f12 329 omap4_prcm_irq_setup.pm_ctrl) &
dea6200b
RN
330 OMAP4430_WUCLK_STATUS_MASK) >>
331 OMAP4430_WUCLK_STATUS_SHIFT) == 0),
332 MAX_IOPAD_LATCH_TIME, i);
333 if (i == MAX_IOPAD_LATCH_TIME)
334 pr_warn("PRM: I/O chain clock line deassertion timed out\n");
335
336 return;
337}
338
c5b39558
TL
339/**
340 * omap44xx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
341 *
342 * Activates the I/O wakeup event latches and allows events logged by
343 * those latches to signal a wakeup event to the PRCM. For I/O wakeups
344 * to occur, WAKEUPENABLE bits must be set in the pad mux registers, and
345 * omap44xx_prm_reconfigure_io_chain() must be called. No return value.
346 */
347static void __init omap44xx_prm_enable_io_wakeup(void)
348{
349 s32 inst = omap4_prmst_get_prm_dev_inst();
350
351 if (inst == PRM_INSTANCE_UNKNOWN)
352 return;
353
354 omap4_prm_rmw_inst_reg_bits(OMAP4430_GLOBAL_WUEN_MASK,
355 OMAP4430_GLOBAL_WUEN_MASK,
356 inst,
357 omap4_prcm_irq_setup.pm_ctrl);
358}
359
2bb2a5d3
PW
360/**
361 * omap44xx_prm_read_reset_sources - return the last SoC reset source
362 *
363 * Return a u32 representing the last reset sources of the SoC. The
364 * returned reset source bits are standardized across OMAP SoCs.
365 */
366static u32 omap44xx_prm_read_reset_sources(void)
367{
368 struct prm_reset_src_map *p;
369 u32 r = 0;
370 u32 v;
390ddc19
NM
371 s32 inst = omap4_prmst_get_prm_dev_inst();
372
373 if (inst == PRM_INSTANCE_UNKNOWN)
374 return 0;
375
2bb2a5d3 376
390ddc19 377 v = omap4_prm_read_inst_reg(inst,
2bb2a5d3
PW
378 OMAP4_RM_RSTST);
379
380 p = omap44xx_prm_reset_src_map;
381 while (p->reg_shift >= 0 && p->std_shift >= 0) {
382 if (v & (1 << p->reg_shift))
383 r |= 1 << p->std_shift;
384 p++;
385 }
386
387 return r;
388}
389
e6d3a8b0
RN
390/**
391 * omap44xx_prm_was_any_context_lost_old - was module hardware context lost?
392 * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
393 * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
394 * @idx: CONTEXT register offset
395 *
396 * Return 1 if any bits were set in the *_CONTEXT_* register
397 * identified by (@part, @inst, @idx), which means that some context
398 * was lost for that module; otherwise, return 0.
399 */
400static bool omap44xx_prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
401{
402 return (omap4_prminst_read_inst_reg(part, inst, idx)) ? 1 : 0;
403}
404
405/**
406 * omap44xx_prm_clear_context_lost_flags_old - clear context loss flags
407 * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
408 * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
409 * @idx: CONTEXT register offset
410 *
411 * Clear hardware context loss bits for the module identified by
412 * (@part, @inst, @idx). No return value. XXX Writes to reserved bits;
413 * is there a way to avoid this?
414 */
415static void omap44xx_prm_clear_context_loss_flags_old(u8 part, s16 inst,
416 u16 idx)
417{
418 omap4_prminst_write_inst_reg(0xffffffff, part, inst, idx);
419}
420
49815399
PW
421/* Powerdomain low-level functions */
422
423static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
424{
425 omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
426 (pwrst << OMAP_POWERSTATE_SHIFT),
427 pwrdm->prcm_partition,
428 pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
429 return 0;
430}
431
432static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
433{
434 u32 v;
435
436 v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
437 OMAP4_PM_PWSTCTRL);
438 v &= OMAP_POWERSTATE_MASK;
439 v >>= OMAP_POWERSTATE_SHIFT;
440
441 return v;
442}
443
444static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
445{
446 u32 v;
447
448 v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
449 OMAP4_PM_PWSTST);
450 v &= OMAP_POWERSTATEST_MASK;
451 v >>= OMAP_POWERSTATEST_SHIFT;
452
453 return v;
454}
455
456static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
457{
458 u32 v;
459
460 v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
461 OMAP4_PM_PWSTST);
462 v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
463 v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
464
465 return v;
466}
467
468static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
469{
470 omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
471 (1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
472 pwrdm->prcm_partition,
473 pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
474 return 0;
475}
476
477static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
478{
479 omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
480 OMAP4430_LASTPOWERSTATEENTERED_MASK,
481 pwrdm->prcm_partition,
482 pwrdm->prcm_offs, OMAP4_PM_PWSTST);
483 return 0;
484}
485
486static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
487{
488 u32 v;
489
490 v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
491 omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
492 pwrdm->prcm_partition, pwrdm->prcm_offs,
493 OMAP4_PM_PWSTCTRL);
494
495 return 0;
496}
497
498static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
499 u8 pwrst)
500{
501 u32 m;
502
503 m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
504
505 omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
506 pwrdm->prcm_partition, pwrdm->prcm_offs,
507 OMAP4_PM_PWSTCTRL);
508
509 return 0;
510}
511
512static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
513 u8 pwrst)
514{
515 u32 m;
516
517 m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
518
519 omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
520 pwrdm->prcm_partition, pwrdm->prcm_offs,
521 OMAP4_PM_PWSTCTRL);
522
523 return 0;
524}
525
526static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
527{
528 u32 v;
529
530 v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
531 OMAP4_PM_PWSTST);
532 v &= OMAP4430_LOGICSTATEST_MASK;
533 v >>= OMAP4430_LOGICSTATEST_SHIFT;
534
535 return v;
536}
537
538static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
539{
540 u32 v;
541
542 v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
543 OMAP4_PM_PWSTCTRL);
544 v &= OMAP4430_LOGICRETSTATE_MASK;
545 v >>= OMAP4430_LOGICRETSTATE_SHIFT;
546
547 return v;
548}
549
550/**
551 * omap4_pwrdm_read_prev_logic_pwrst - read the previous logic powerstate
552 * @pwrdm: struct powerdomain * to read the state for
553 *
554 * Reads the previous logic powerstate for a powerdomain. This
555 * function must determine the previous logic powerstate by first
556 * checking the previous powerstate for the domain. If that was OFF,
557 * then logic has been lost. If previous state was RETENTION, the
558 * function reads the setting for the next retention logic state to
559 * see the actual value. In every other case, the logic is
560 * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
561 * depending whether the logic was retained or not.
562 */
563static int omap4_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
564{
565 int state;
566
567 state = omap4_pwrdm_read_prev_pwrst(pwrdm);
568
569 if (state == PWRDM_POWER_OFF)
570 return PWRDM_POWER_OFF;
571
572 if (state != PWRDM_POWER_RET)
573 return PWRDM_POWER_RET;
574
575 return omap4_pwrdm_read_logic_retst(pwrdm);
576}
577
578static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
579{
580 u32 m, v;
581
582 m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
583
584 v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
585 OMAP4_PM_PWSTST);
586 v &= m;
587 v >>= __ffs(m);
588
589 return v;
590}
591
592static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
593{
594 u32 m, v;
595
596 m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
597
598 v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
599 OMAP4_PM_PWSTCTRL);
600 v &= m;
601 v >>= __ffs(m);
602
603 return v;
604}
605
606/**
607 * omap4_pwrdm_read_prev_mem_pwrst - reads the previous memory powerstate
608 * @pwrdm: struct powerdomain * to read mem powerstate for
609 * @bank: memory bank index
610 *
611 * Reads the previous memory powerstate for a powerdomain. This
612 * function must determine the previous memory powerstate by first
613 * checking the previous powerstate for the domain. If that was OFF,
614 * then logic has been lost. If previous state was RETENTION, the
615 * function reads the setting for the next memory retention state to
616 * see the actual value. In every other case, the logic is
617 * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
618 * depending whether logic was retained or not.
619 */
620static int omap4_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
621{
622 int state;
623
624 state = omap4_pwrdm_read_prev_pwrst(pwrdm);
625
626 if (state == PWRDM_POWER_OFF)
627 return PWRDM_POWER_OFF;
628
629 if (state != PWRDM_POWER_RET)
630 return PWRDM_POWER_RET;
631
632 return omap4_pwrdm_read_mem_retst(pwrdm, bank);
633}
634
635static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
636{
637 u32 c = 0;
638
639 /*
640 * REVISIT: pwrdm_wait_transition() may be better implemented
641 * via a callback and a periodic timer check -- how long do we expect
642 * powerdomain transitions to take?
643 */
644
645 /* XXX Is this udelay() value meaningful? */
646 while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
647 pwrdm->prcm_offs,
648 OMAP4_PM_PWSTST) &
649 OMAP_INTRANSITION_MASK) &&
650 (c++ < PWRDM_TRANSITION_BAILOUT))
651 udelay(1);
652
653 if (c > PWRDM_TRANSITION_BAILOUT) {
654 pr_err("powerdomain: %s: waited too long to complete transition\n",
655 pwrdm->name);
656 return -EAGAIN;
657 }
658
659 pr_debug("powerdomain: completed transition in %d loops\n", c);
660
661 return 0;
662}
663
9a4e301d
RN
664static int omap4_check_vcvp(void)
665{
3381eb47
TK
666 if (prm_features & PRM_HAS_VOLTAGE)
667 return 1;
9a4e301d 668
3381eb47 669 return 0;
9a4e301d
RN
670}
671
49815399
PW
672struct pwrdm_ops omap4_pwrdm_operations = {
673 .pwrdm_set_next_pwrst = omap4_pwrdm_set_next_pwrst,
674 .pwrdm_read_next_pwrst = omap4_pwrdm_read_next_pwrst,
675 .pwrdm_read_pwrst = omap4_pwrdm_read_pwrst,
676 .pwrdm_read_prev_pwrst = omap4_pwrdm_read_prev_pwrst,
677 .pwrdm_set_lowpwrstchange = omap4_pwrdm_set_lowpwrstchange,
678 .pwrdm_clear_all_prev_pwrst = omap4_pwrdm_clear_all_prev_pwrst,
679 .pwrdm_set_logic_retst = omap4_pwrdm_set_logic_retst,
680 .pwrdm_read_logic_pwrst = omap4_pwrdm_read_logic_pwrst,
681 .pwrdm_read_prev_logic_pwrst = omap4_pwrdm_read_prev_logic_pwrst,
682 .pwrdm_read_logic_retst = omap4_pwrdm_read_logic_retst,
683 .pwrdm_read_mem_pwrst = omap4_pwrdm_read_mem_pwrst,
684 .pwrdm_read_mem_retst = omap4_pwrdm_read_mem_retst,
685 .pwrdm_read_prev_mem_pwrst = omap4_pwrdm_read_prev_mem_pwrst,
686 .pwrdm_set_mem_onst = omap4_pwrdm_set_mem_onst,
687 .pwrdm_set_mem_retst = omap4_pwrdm_set_mem_retst,
688 .pwrdm_wait_transition = omap4_pwrdm_wait_transition,
9a4e301d 689 .pwrdm_has_voltdm = omap4_check_vcvp,
49815399
PW
690};
691
c5b39558
TL
692static int omap44xx_prm_late_init(void);
693
2bb2a5d3
PW
694/*
695 * XXX document
696 */
697static struct prm_ll_data omap44xx_prm_ll_data = {
698 .read_reset_sources = &omap44xx_prm_read_reset_sources,
e6d3a8b0
RN
699 .was_any_context_lost_old = &omap44xx_prm_was_any_context_lost_old,
700 .clear_context_loss_flags_old = &omap44xx_prm_clear_context_loss_flags_old,
c5b39558 701 .late_init = &omap44xx_prm_late_init,
efd44dc3 702 .assert_hardreset = omap4_prminst_assert_hardreset,
37fb59d7 703 .deassert_hardreset = omap4_prminst_deassert_hardreset,
1bc28b34 704 .is_hardreset_asserted = omap4_prminst_is_hardreset_asserted,
61c8621e 705 .reset_system = omap4_prminst_global_warm_sw_reset,
e9f1ddcd
TK
706 .vp_check_txdone = omap4_prm_vp_check_txdone,
707 .vp_clear_txdone = omap4_prm_vp_clear_txdone,
2bb2a5d3 708};
49815399 709
219595b6
TK
710static const struct omap_prcm_init_data *prm_init_data;
711
ab7b2ffc 712int __init omap44xx_prm_init(const struct omap_prcm_init_data *data)
2f31b516 713{
4e3870f3
TK
714 omap_prm_base_init();
715
219595b6
TK
716 prm_init_data = data;
717
8b5b9a22 718 if (data->flags & PRM_HAS_IO_WAKEUP)
2541d15f 719 prm_features |= PRM_HAS_IO_WAKEUP;
139563ad 720
8b5b9a22 721 if (data->flags & PRM_HAS_VOLTAGE)
3381eb47
TK
722 prm_features |= PRM_HAS_VOLTAGE;
723
48e0c114
TK
724 omap4_prminst_set_prm_dev_inst(data->device_inst_offset);
725
cc843711
K
726 /* Add AM437X specific differences */
727 if (of_device_is_compatible(data->np, "ti,am4-prcm")) {
728 omap4_prcm_irq_setup.nr_irqs = 1;
729 omap4_prcm_irq_setup.nr_regs = 1;
730 omap4_prcm_irq_setup.pm_ctrl = AM43XX_PRM_IO_PMCTRL_OFFSET;
731 omap4_prcm_irq_setup.ack = AM43XX_PRM_IRQSTATUS_MPU_OFFSET;
732 omap4_prcm_irq_setup.mask = AM43XX_PRM_IRQENABLE_MPU_OFFSET;
733 }
734
63a293e0
PW
735 return prm_register(&omap44xx_prm_ll_data);
736}
737
c5b39558
TL
738static int omap44xx_prm_late_init(void)
739{
740 int irq_num;
741
742 if (!(prm_features & PRM_HAS_IO_WAKEUP))
743 return 0;
744
745 irq_num = of_irq_get(prm_init_data->np, 0);
746 /*
747 * Already have OMAP4 IRQ num. For all other platforms, we need
748 * IRQ numbers from DT
749 */
750 if (irq_num < 0 && !(prm_init_data->flags & PRM_IRQ_DEFAULT)) {
751 if (irq_num == -EPROBE_DEFER)
752 return irq_num;
753
754 /* Have nothing to do */
755 return 0;
756 }
757
758 /* Once OMAP4 DT is filled as well */
759 if (irq_num >= 0) {
760 omap4_prcm_irq_setup.irq = irq_num;
761 omap4_prcm_irq_setup.xlate_irq = NULL;
762 }
763
764 omap44xx_prm_enable_io_wakeup();
765
766 return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
767}
768
2bb2a5d3
PW
769static void __exit omap44xx_prm_exit(void)
770{
d8871cd2 771 prm_unregister(&omap44xx_prm_ll_data);
2bb2a5d3
PW
772}
773__exitcall(omap44xx_prm_exit);