]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm/mach-omap2/timer.c
ARM: OMAP5: Add minimal support for OMAP5430 SOC
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / mach-omap2 / timer.c
CommitLineData
1dbae815 1/*
0f622e8c 2 * linux/arch/arm/mach-omap2/timer.c
1dbae815
TL
3 *
4 * OMAP2 GP timer support.
5 *
f248076c
PW
6 * Copyright (C) 2009 Nokia Corporation
7 *
5a3a388f
KH
8 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
1dbae815
TL
13 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
96de0e25 15 * Juha Yrjölä <juha.yrjola@nokia.com>
77900a2f 16 * OMAP Dual-mode timer framework support by Timo Teras
1dbae815
TL
17 *
18 * Some parts based off of TI's 24xx code:
19 *
44169075 20 * Copyright (C) 2004-2009 Texas Instruments, Inc.
1dbae815
TL
21 *
22 * Roughly modelled after the OMAP1 MPU timer code.
44169075 23 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1dbae815
TL
24 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
f8ce2547 33#include <linux/clk.h>
77900a2f 34#include <linux/delay.h>
e6687290 35#include <linux/irq.h>
5a3a388f
KH
36#include <linux/clocksource.h>
37#include <linux/clockchips.h>
c345c8b0 38#include <linux/slab.h>
f8ce2547 39
1dbae815 40#include <asm/mach/time.h>
ce491cf8 41#include <plat/dmtimer.h>
a45c983f 42#include <asm/smp_twd.h>
cbc94380 43#include <asm/sched_clock.h>
4e65331c 44#include "common.h"
38698bef 45#include <plat/omap_hwmod.h>
c345c8b0 46#include <plat/omap_device.h>
b481113a
TKD
47#include <plat/omap-pm.h>
48
49#include "powerdomain.h"
1dbae815 50
aa561889
TL
51/* Parent clocks, eventually these will come from the clock framework */
52
53#define OMAP2_MPU_SOURCE "sys_ck"
54#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
55#define OMAP4_MPU_SOURCE "sys_clkin_ck"
56#define OMAP2_32K_SOURCE "func_32k_ck"
57#define OMAP3_32K_SOURCE "omap_32k_fck"
58#define OMAP4_32K_SOURCE "sys_32k_ck"
59
60#ifdef CONFIG_OMAP_32K_TIMER
61#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
62#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
63#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
64#define OMAP3_SECURE_TIMER 12
65#else
66#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
67#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
68#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
69#define OMAP3_SECURE_TIMER 1
70#endif
d8328f3b 71
aa561889
TL
72/* Clockevent code */
73
74static struct omap_dm_timer clkev;
5a3a388f 75static struct clock_event_device clockevent_gpt;
1dbae815 76
0cd61b68 77static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
1dbae815 78{
5a3a388f
KH
79 struct clock_event_device *evt = &clockevent_gpt;
80
ee17f114 81 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
1dbae815 82
5a3a388f 83 evt->event_handler(evt);
1dbae815
TL
84 return IRQ_HANDLED;
85}
86
87static struct irqaction omap2_gp_timer_irq = {
f36921be 88 .name = "gp_timer",
b30fabad 89 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
1dbae815
TL
90 .handler = omap2_gp_timer_interrupt,
91};
92
5a3a388f
KH
93static int omap2_gp_timer_set_next_event(unsigned long cycles,
94 struct clock_event_device *evt)
1dbae815 95{
ee17f114 96 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
aa561889 97 0xffffffff - cycles, 1);
5a3a388f
KH
98
99 return 0;
100}
101
102static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
103 struct clock_event_device *evt)
104{
105 u32 period;
106
ee17f114 107 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
5a3a388f
KH
108
109 switch (mode) {
110 case CLOCK_EVT_MODE_PERIODIC:
aa561889 111 period = clkev.rate / HZ;
5a3a388f 112 period -= 1;
aa561889 113 /* Looks like we need to first set the load value separately */
ee17f114 114 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
aa561889 115 0xffffffff - period, 1);
ee17f114 116 __omap_dm_timer_load_start(&clkev,
aa561889
TL
117 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
118 0xffffffff - period, 1);
5a3a388f
KH
119 break;
120 case CLOCK_EVT_MODE_ONESHOT:
121 break;
122 case CLOCK_EVT_MODE_UNUSED:
123 case CLOCK_EVT_MODE_SHUTDOWN:
124 case CLOCK_EVT_MODE_RESUME:
125 break;
126 }
127}
128
129static struct clock_event_device clockevent_gpt = {
f36921be 130 .name = "gp_timer",
5a3a388f
KH
131 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
132 .shift = 32,
133 .set_next_event = omap2_gp_timer_set_next_event,
134 .set_mode = omap2_gp_timer_set_mode,
135};
136
aa561889
TL
137static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
138 int gptimer_id,
139 const char *fck_source)
5a3a388f 140{
aa561889
TL
141 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
142 struct omap_hwmod *oh;
6c0c27fd 143 struct resource irq_rsrc, mem_rsrc;
aa561889
TL
144 size_t size;
145 int res = 0;
6c0c27fd 146 int r;
aa561889
TL
147
148 sprintf(name, "timer%d", gptimer_id);
149 omap_hwmod_setup_one(name);
150 oh = omap_hwmod_lookup(name);
151 if (!oh)
152 return -ENODEV;
153
6c0c27fd
PW
154 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
155 if (r)
156 return -ENXIO;
157 timer->irq = irq_rsrc.start;
158
159 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
160 if (r)
161 return -ENXIO;
162 timer->phys_base = mem_rsrc.start;
163 size = mem_rsrc.end - mem_rsrc.start;
aa561889
TL
164
165 /* Static mapping, never released */
166 timer->io_base = ioremap(timer->phys_base, size);
167 if (!timer->io_base)
168 return -ENXIO;
169
170 /* After the dmtimer is using hwmod these clocks won't be needed */
ae6df418 171 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
aa561889
TL
172 if (IS_ERR(timer->fclk))
173 return -ENODEV;
174
aa561889
TL
175 omap_hwmod_enable(oh);
176
b7b4ff76
JH
177 if (omap_dm_timer_reserve_systimer(gptimer_id))
178 return -ENODEV;
11a0186f 179
aa561889
TL
180 if (gptimer_id != 12) {
181 struct clk *src;
182
183 src = clk_get(NULL, fck_source);
184 if (IS_ERR(src)) {
185 res = -EINVAL;
186 } else {
187 res = __omap_dm_timer_set_source(timer->fclk, src);
188 if (IS_ERR_VALUE(res))
189 pr_warning("%s: timer%i cannot set source\n",
190 __func__, gptimer_id);
191 clk_put(src);
192 }
193 }
ee17f114
TL
194 __omap_dm_timer_init_regs(timer);
195 __omap_dm_timer_reset(timer, 1, 1);
aa561889
TL
196 timer->posted = 1;
197
198 timer->rate = clk_get_rate(timer->fclk);
1dbae815 199
aa561889 200 timer->reserved = 1;
38698bef 201
aa561889
TL
202 return res;
203}
f248076c 204
aa561889
TL
205static void __init omap2_gp_clockevent_init(int gptimer_id,
206 const char *fck_source)
207{
208 int res;
f248076c 209
aa561889
TL
210 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
211 BUG_ON(res);
f248076c 212
98e182a2 213 omap2_gp_timer_irq.dev_id = (void *)&clkev;
aa561889 214 setup_irq(clkev.irq, &omap2_gp_timer_irq);
5a3a388f 215
ee17f114 216 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
aa561889
TL
217
218 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
5a3a388f
KH
219 clockevent_gpt.shift);
220 clockevent_gpt.max_delta_ns =
221 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
222 clockevent_gpt.min_delta_ns =
df88acbb
AK
223 clockevent_delta2ns(3, &clockevent_gpt);
224 /* Timer internal resynch latency. */
5a3a388f 225
320ab2b0 226 clockevent_gpt.cpumask = cpumask_of(0);
5a3a388f 227 clockevents_register_device(&clockevent_gpt);
aa561889
TL
228
229 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
230 gptimer_id, clkev.rate);
5a3a388f
KH
231}
232
f248076c 233/* Clocksource code */
3d05a3e8 234static struct omap_dm_timer clksrc;
1fe97c8f 235static bool use_gptimer_clksrc;
3d05a3e8 236
5a3a388f
KH
237/*
238 * clocksource
239 */
8e19608e 240static cycle_t clocksource_read_cycles(struct clocksource *cs)
5a3a388f 241{
ee17f114 242 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
5a3a388f
KH
243}
244
245static struct clocksource clocksource_gpt = {
f36921be 246 .name = "gp_timer",
5a3a388f
KH
247 .rating = 300,
248 .read = clocksource_read_cycles,
249 .mask = CLOCKSOURCE_MASK(32),
5a3a388f
KH
250 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
251};
252
2f0778af 253static u32 notrace dmtimer_read_sched_clock(void)
cbc94380 254{
3d05a3e8 255 if (clksrc.reserved)
dbc3982a 256 return __omap_dm_timer_read_counter(&clksrc, 1);
5a3a388f 257
2f0778af 258 return 0;
3d05a3e8
TL
259}
260
261/* Setup free-running counter for clocksource */
1fe97c8f
VH
262static int __init omap2_sync32k_clocksource_init(void)
263{
264 int ret;
265 struct omap_hwmod *oh;
266 void __iomem *vbase;
267 const char *oh_name = "counter_32k";
268
269 /*
270 * First check hwmod data is available for sync32k counter
271 */
272 oh = omap_hwmod_lookup(oh_name);
273 if (!oh || oh->slaves_cnt == 0)
274 return -ENODEV;
275
276 omap_hwmod_setup_one(oh_name);
277
278 vbase = omap_hwmod_get_mpu_rt_va(oh);
279 if (!vbase) {
280 pr_warn("%s: failed to get counter_32k resource\n", __func__);
281 return -ENXIO;
282 }
283
284 ret = omap_hwmod_enable(oh);
285 if (ret) {
286 pr_warn("%s: failed to enable counter_32k module (%d)\n",
287 __func__, ret);
288 return ret;
289 }
290
291 ret = omap_init_clocksource_32k(vbase);
292 if (ret) {
293 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
294 __func__, ret);
295 omap_hwmod_idle(oh);
296 }
297
298 return ret;
299}
300
301static void __init omap2_gptimer_clocksource_init(int gptimer_id,
3d05a3e8
TL
302 const char *fck_source)
303{
304 int res;
305
306 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
307 BUG_ON(res);
5a3a388f 308
ee17f114 309 __omap_dm_timer_load_start(&clksrc,
e9d0b97e 310 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
2f0778af 311 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
cbc94380 312
3d05a3e8
TL
313 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
314 pr_err("Could not register clocksource %s\n",
315 clocksource_gpt.name);
1fe97c8f
VH
316 else
317 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
318 gptimer_id, clksrc.rate);
319}
320
321static void __init omap2_clocksource_init(int gptimer_id,
322 const char *fck_source)
323{
324 /*
325 * First give preference to kernel parameter configuration
326 * by user (clocksource="gp_timer").
327 *
328 * In case of missing kernel parameter for clocksource,
329 * first check for availability for 32k-sync timer, in case
330 * of failure in finding 32k_counter module or registering
331 * it as clocksource, execution will fallback to gp-timer.
332 */
333 if (use_gptimer_clksrc == true)
334 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
335 else if (omap2_sync32k_clocksource_init())
336 /* Fall back to gp-timer code */
337 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
5a3a388f 338}
5a3a388f 339
3d05a3e8
TL
340#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
341 clksrc_nr, clksrc_src) \
e74984e4
TL
342static void __init omap##name##_timer_init(void) \
343{ \
aa561889 344 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
1fe97c8f 345 omap2_clocksource_init((clksrc_nr), clksrc_src); \
e74984e4
TL
346}
347
348#define OMAP_SYS_TIMER(name) \
349struct sys_timer omap##name##_timer = { \
350 .init = omap##name##_timer_init, \
351};
352
353#ifdef CONFIG_ARCH_OMAP2
3d05a3e8 354OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
e74984e4
TL
355OMAP_SYS_TIMER(2)
356#endif
357
358#ifdef CONFIG_ARCH_OMAP3
3d05a3e8 359OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
e74984e4 360OMAP_SYS_TIMER(3)
3d05a3e8
TL
361OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
362 2, OMAP3_MPU_SOURCE)
e74984e4
TL
363OMAP_SYS_TIMER(3_secure)
364#endif
365
08f30989
AM
366#ifdef CONFIG_SOC_AM33XX
367OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
368OMAP_SYS_TIMER(3_am33xx)
369#endif
370
e74984e4 371#ifdef CONFIG_ARCH_OMAP4
39e1d4c1 372#ifdef CONFIG_LOCAL_TIMERS
a45c983f
MZ
373static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
374 OMAP44XX_LOCAL_TWD_BASE,
375 OMAP44XX_IRQ_LOCALTIMER);
39e1d4c1 376#endif
a45c983f
MZ
377
378static void __init omap4_timer_init(void)
379{
aa561889 380 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
1fe97c8f 381 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
a45c983f
MZ
382#ifdef CONFIG_LOCAL_TIMERS
383 /* Local timers are not supprted on OMAP4430 ES1.0 */
384 if (omap_rev() != OMAP4430_REV_ES1_0) {
385 int err;
386
387 err = twd_local_timer_register(&twd_local_timer);
388 if (err)
389 pr_err("twd_local_timer_register failed %d\n", err);
390 }
391#endif
1dbae815 392}
e74984e4
TL
393OMAP_SYS_TIMER(4)
394#endif
c345c8b0 395
c345c8b0
TKD
396/**
397 * omap_timer_init - build and register timer device with an
398 * associated timer hwmod
399 * @oh: timer hwmod pointer to be used to build timer device
400 * @user: parameter that can be passed from calling hwmod API
401 *
402 * Called by omap_hwmod_for_each_by_class to register each of the timer
403 * devices present in the system. The number of timer devices is known
404 * by parsing through the hwmod database for a given class name. At the
405 * end of function call memory is allocated for timer device and it is
406 * registered to the framework ready to be proved by the driver.
407 */
408static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
409{
410 int id;
411 int ret = 0;
412 char *name = "omap_timer";
413 struct dmtimer_platform_data *pdata;
c541c15f 414 struct platform_device *pdev;
c345c8b0
TKD
415 struct omap_timer_capability_dev_attr *timer_dev_attr;
416
417 pr_debug("%s: %s\n", __func__, oh->name);
418
419 /* on secure device, do not register secure timer */
420 timer_dev_attr = oh->dev_attr;
421 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
422 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
423 return ret;
424
425 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
426 if (!pdata) {
427 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
428 return -ENOMEM;
429 }
430
431 /*
432 * Extract the IDs from name field in hwmod database
433 * and use the same for constructing ids' for the
434 * timer devices. In a way, we are avoiding usage of
435 * static variable witin the function to do the same.
436 * CAUTION: We have to be careful and make sure the
437 * name in hwmod database does not change in which case
438 * we might either make corresponding change here or
439 * switch back static variable mechanism.
440 */
441 sscanf(oh->name, "timer%2d", &id);
442
d1c1691b
JH
443 if (timer_dev_attr)
444 pdata->timer_capability = timer_dev_attr->timer_capability;
0dad9fae 445
c541c15f 446 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
c16ae1e6 447 NULL, 0, 0);
c345c8b0 448
c541c15f 449 if (IS_ERR(pdev)) {
c345c8b0
TKD
450 pr_err("%s: Can't build omap_device for %s: %s.\n",
451 __func__, name, oh->name);
452 ret = -EINVAL;
453 }
454
455 kfree(pdata);
456
457 return ret;
458}
3392cdd3
TKD
459
460/**
461 * omap2_dm_timer_init - top level regular device initialization
462 *
463 * Uses dedicated hwmod api to parse through hwmod database for
464 * given class name and then build and register the timer device.
465 */
466static int __init omap2_dm_timer_init(void)
467{
468 int ret;
469
470 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
471 if (unlikely(ret)) {
472 pr_err("%s: device registration failed.\n", __func__);
473 return -EINVAL;
474 }
475
476 return 0;
477}
478arch_initcall(omap2_dm_timer_init);
1fe97c8f
VH
479
480/**
481 * omap2_override_clocksource - clocksource override with user configuration
482 *
483 * Allows user to override default clocksource, using kernel parameter
484 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
485 *
486 * Note that, here we are using same standard kernel parameter "clocksource=",
487 * and not introducing any OMAP specific interface.
488 */
489static int __init omap2_override_clocksource(char *str)
490{
491 if (!str)
492 return 0;
493 /*
494 * For OMAP architecture, we only have two options
495 * - sync_32k (default)
496 * - gp_timer (sys_clk based)
497 */
498 if (!strcmp(str, "gp_timer"))
499 use_gptimer_clksrc = true;
500
501 return 0;
502}
503early_param("clocksource", omap2_override_clocksource);