]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/mach-socfpga/core.h
ARM: socfpga: Enable L2 cache ECC on startup
[mirror_ubuntu-artful-kernel.git] / arch / arm / mach-socfpga / core.h
CommitLineData
9c4566a1
DN
1/*
2 * Copyright 2012 Pavel Machek <pavel@denx.de>
44fd8c7d 3 * Copyright (C) 2012-2015 Altera Corporation
9c4566a1
DN
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#ifndef __MACH_CORE_H
21#define __MACH_CORE_H
22
5c04b57f 23#define SOCFPGA_RSTMGR_CTRL 0x04
d686ce42 24#define SOCFPGA_RSTMGR_MODMPURST 0x10
5c04b57f
DN
25#define SOCFPGA_RSTMGR_MODPERRST 0x14
26#define SOCFPGA_RSTMGR_BRGMODRST 0x1c
27
cd871d51 28#define SOCFPGA_A10_RSTMGR_CTRL 0xC
45be0cdb
DN
29#define SOCFPGA_A10_RSTMGR_MODMPURST 0x20
30
5c04b57f
DN
31/* System Manager bits */
32#define RSTMGR_CTRL_SWCOLDRSTREQ 0x1 /* Cold Reset */
33#define RSTMGR_CTRL_SWWARMRSTREQ 0x2 /* Warm Reset */
34
d686ce42
AT
35#define RSTMGR_MPUMODRST_CPU1 0x2 /* CPU1 Reset */
36
9c4566a1
DN
37extern void socfpga_init_clocks(void);
38extern void socfpga_sysmgr_init(void);
4d113838 39void socfpga_init_l2_ecc(void);
9c4566a1 40
5c04b57f
DN
41extern void __iomem *sys_manager_base_addr;
42extern void __iomem *rst_manager_base_addr;
44fd8c7d
AT
43extern void __iomem *sdr_ctl_base_addr;
44
45u32 socfpga_sdram_self_refresh(u32 sdr_base);
46extern unsigned int socfpga_sdram_self_refresh_sz;
5c04b57f 47
9c4566a1
DN
48extern char secondary_trampoline, secondary_trampoline_end;
49
3a4356c0 50extern unsigned long socfpga_cpu1start_addr;
d6dd735f 51
de04261d 52#define SOCFPGA_SCU_VIRT_BASE 0xfee00000
9c4566a1
DN
53
54#endif