]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm/mach-versatile/core.c
Disintegrate asm/system.h for ARM
[mirror_ubuntu-artful-kernel.git] / arch / arm / mach-versatile / core.c
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/arm/mach-versatile/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
1da177e4
LT
21#include <linux/init.h>
22#include <linux/device.h>
23#include <linux/dma-mapping.h>
d052d1be 24#include <linux/platform_device.h>
1da177e4 25#include <linux/interrupt.h>
3ba7222a
GL
26#include <linux/irqdomain.h>
27#include <linux/of_address.h>
28#include <linux/of_platform.h>
a62c80e5
RK
29#include <linux/amba/bus.h>
30#include <linux/amba/clcd.h>
bbeddc43 31#include <linux/amba/pl061.h>
6ef297f8 32#include <linux/amba/mmci.h>
ef6f4b12 33#include <linux/amba/pl022.h>
fced80c7 34#include <linux/io.h>
5a0e3ad6 35#include <linux/gfp.h>
6d803ba7 36#include <linux/clkdev.h>
68c0e38c 37#include <linux/mtd/physmap.h>
1da177e4 38
1da177e4
LT
39#include <asm/irq.h>
40#include <asm/leds.h>
b720f732 41#include <asm/hardware/arm_timer.h>
c5a0adb5 42#include <asm/hardware/icst.h>
fa0fe48f 43#include <asm/hardware/vic.h>
dc5bc8f1 44#include <asm/mach-types.h>
1da177e4
LT
45
46#include <asm/mach/arch.h>
1da177e4
LT
47#include <asm/mach/irq.h>
48#include <asm/mach/time.h>
49#include <asm/mach/map.h>
a285edcf
RK
50#include <mach/hardware.h>
51#include <mach/platform.h>
8a9618f5 52#include <asm/hardware/timer-sp.h>
1da177e4 53
3414ba8c 54#include <plat/clcd.h>
c41b16f8 55#include <plat/fpga-irq.h>
1da0c89c
RK
56#include <plat/sched_clock.h>
57
1da177e4 58#include "core.h"
1da177e4
LT
59
60/*
61 * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
62 * is the (PA >> 12).
63 *
64 * Setup a VA for the Versatile Vectored Interrupt Controller.
65 */
2ad4f86b
AV
66#define VA_VIC_BASE __io_address(VERSATILE_VIC_BASE)
67#define VA_SIC_BASE __io_address(VERSATILE_SIC_BASE)
1da177e4 68
c41b16f8
RK
69static struct fpga_irq_data sic_irq = {
70 .base = VA_SIC_BASE,
71 .irq_start = IRQ_SIC_START,
72 .chip.name = "SIC",
1da177e4
LT
73};
74
1da177e4
LT
75#if 1
76#define IRQ_MMCI0A IRQ_VICSOURCE22
77#define IRQ_AACI IRQ_VICSOURCE24
78#define IRQ_ETH IRQ_VICSOURCE25
79#define PIC_MASK 0xFFD00000
80#else
81#define IRQ_MMCI0A IRQ_SIC_MMCI0A
82#define IRQ_AACI IRQ_SIC_AACI
83#define IRQ_ETH IRQ_SIC_ETH
84#define PIC_MASK 0
85#endif
86
3ba7222a
GL
87/* Lookup table for finding a DT node that represents the vic instance */
88static const struct of_device_id vic_of_match[] __initconst = {
89 { .compatible = "arm,versatile-vic", },
90 {}
91};
92
93static const struct of_device_id sic_of_match[] __initconst = {
94 { .compatible = "arm,versatile-sic", },
95 {}
96};
97
1da177e4
LT
98void __init versatile_init_irq(void)
99{
75294957
GL
100 struct device_node *np;
101
102 np = of_find_matching_node_by_address(NULL, vic_of_match,
103 VERSATILE_VIC_BASE);
104 __vic_init(VA_VIC_BASE, IRQ_VIC_START, ~0, 0, np);
1da177e4 105
1da177e4
LT
106 writel(~0, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
107
c41b16f8 108 fpga_irq_init(IRQ_VICSOURCE31, ~PIC_MASK, &sic_irq);
3ba7222a 109 irq_domain_generate_simple(sic_of_match, VERSATILE_SIC_BASE, IRQ_SIC_START);
1da177e4
LT
110
111 /*
112 * Interrupts on secondary controller from 0 to 8 are routed to
113 * source 31 on PIC.
114 * Interrupts from 21 to 31 are routed directly to the VIC on
115 * the corresponding number on primary controller. This is controlled
116 * by setting PIC_ENABLEx.
117 */
118 writel(PIC_MASK, VA_SIC_BASE + SIC_INT_PIC_ENABLE);
119}
120
121static struct map_desc versatile_io_desc[] __initdata = {
1311521f
DS
122 {
123 .virtual = IO_ADDRESS(VERSATILE_SYS_BASE),
124 .pfn = __phys_to_pfn(VERSATILE_SYS_BASE),
125 .length = SZ_4K,
126 .type = MT_DEVICE
127 }, {
128 .virtual = IO_ADDRESS(VERSATILE_SIC_BASE),
129 .pfn = __phys_to_pfn(VERSATILE_SIC_BASE),
130 .length = SZ_4K,
131 .type = MT_DEVICE
132 }, {
133 .virtual = IO_ADDRESS(VERSATILE_VIC_BASE),
134 .pfn = __phys_to_pfn(VERSATILE_VIC_BASE),
135 .length = SZ_4K,
136 .type = MT_DEVICE
137 }, {
138 .virtual = IO_ADDRESS(VERSATILE_SCTL_BASE),
139 .pfn = __phys_to_pfn(VERSATILE_SCTL_BASE),
140 .length = SZ_4K * 9,
141 .type = MT_DEVICE
142 },
1da177e4 143#ifdef CONFIG_MACH_VERSATILE_AB
1311521f 144 {
1311521f
DS
145 .virtual = IO_ADDRESS(VERSATILE_IB2_BASE),
146 .pfn = __phys_to_pfn(VERSATILE_IB2_BASE),
147 .length = SZ_64M,
148 .type = MT_DEVICE
149 },
1da177e4
LT
150#endif
151#ifdef CONFIG_DEBUG_LL
1311521f
DS
152 {
153 .virtual = IO_ADDRESS(VERSATILE_UART0_BASE),
154 .pfn = __phys_to_pfn(VERSATILE_UART0_BASE),
155 .length = SZ_4K,
156 .type = MT_DEVICE
157 },
1da177e4 158#endif
c0da085a 159#ifdef CONFIG_PCI
1311521f
DS
160 {
161 .virtual = IO_ADDRESS(VERSATILE_PCI_CORE_BASE),
162 .pfn = __phys_to_pfn(VERSATILE_PCI_CORE_BASE),
163 .length = SZ_4K,
164 .type = MT_DEVICE
165 }, {
399ad77b 166 .virtual = (unsigned long)VERSATILE_PCI_VIRT_BASE,
1311521f
DS
167 .pfn = __phys_to_pfn(VERSATILE_PCI_BASE),
168 .length = VERSATILE_PCI_BASE_SIZE,
169 .type = MT_DEVICE
170 }, {
399ad77b 171 .virtual = (unsigned long)VERSATILE_PCI_CFG_VIRT_BASE,
1311521f
DS
172 .pfn = __phys_to_pfn(VERSATILE_PCI_CFG_BASE),
173 .length = VERSATILE_PCI_CFG_BASE_SIZE,
174 .type = MT_DEVICE
175 },
c0da085a 176#if 0
1311521f
DS
177 {
178 .virtual = VERSATILE_PCI_VIRT_MEM_BASE0,
179 .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE0),
180 .length = SZ_16M,
181 .type = MT_DEVICE
182 }, {
183 .virtual = VERSATILE_PCI_VIRT_MEM_BASE1,
184 .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE1),
185 .length = SZ_16M,
186 .type = MT_DEVICE
187 }, {
188 .virtual = VERSATILE_PCI_VIRT_MEM_BASE2,
189 .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE2),
190 .length = SZ_16M,
191 .type = MT_DEVICE
192 },
c0da085a 193#endif
1da177e4
LT
194#endif
195};
196
197void __init versatile_map_io(void)
198{
199 iotable_init(versatile_io_desc, ARRAY_SIZE(versatile_io_desc));
200}
201
1da177e4 202
2ad4f86b 203#define VERSATILE_FLASHCTRL (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_FLASH_OFFSET)
1da177e4 204
667f390b 205static void versatile_flash_set_vpp(struct platform_device *pdev, int on)
1da177e4
LT
206{
207 u32 val;
208
209 val = __raw_readl(VERSATILE_FLASHCTRL);
210 if (on)
211 val |= VERSATILE_FLASHPROG_FLVPPEN;
212 else
213 val &= ~VERSATILE_FLASHPROG_FLVPPEN;
214 __raw_writel(val, VERSATILE_FLASHCTRL);
215}
216
68c0e38c 217static struct physmap_flash_data versatile_flash_data = {
1da177e4 218 .width = 4,
1da177e4
LT
219 .set_vpp = versatile_flash_set_vpp,
220};
221
222static struct resource versatile_flash_resource = {
223 .start = VERSATILE_FLASH_BASE,
a0c5a645 224 .end = VERSATILE_FLASH_BASE + VERSATILE_FLASH_SIZE - 1,
1da177e4
LT
225 .flags = IORESOURCE_MEM,
226};
227
228static struct platform_device versatile_flash_device = {
68c0e38c 229 .name = "physmap-flash",
1da177e4
LT
230 .id = 0,
231 .dev = {
232 .platform_data = &versatile_flash_data,
233 },
234 .num_resources = 1,
235 .resource = &versatile_flash_resource,
236};
237
238static struct resource smc91x_resources[] = {
239 [0] = {
240 .start = VERSATILE_ETH_BASE,
241 .end = VERSATILE_ETH_BASE + SZ_64K - 1,
242 .flags = IORESOURCE_MEM,
243 },
244 [1] = {
245 .start = IRQ_ETH,
246 .end = IRQ_ETH,
247 .flags = IORESOURCE_IRQ,
248 },
249};
250
251static struct platform_device smc91x_device = {
252 .name = "smc91x",
253 .id = 0,
254 .num_resources = ARRAY_SIZE(smc91x_resources),
255 .resource = smc91x_resources,
256};
257
6b65cd74
RK
258static struct resource versatile_i2c_resource = {
259 .start = VERSATILE_I2C_BASE,
260 .end = VERSATILE_I2C_BASE + SZ_4K - 1,
261 .flags = IORESOURCE_MEM,
262};
263
264static struct platform_device versatile_i2c_device = {
265 .name = "versatile-i2c",
533ad5e6 266 .id = 0,
6b65cd74
RK
267 .num_resources = 1,
268 .resource = &versatile_i2c_resource,
269};
270
533ad5e6
CM
271static struct i2c_board_info versatile_i2c_board_info[] = {
272 {
64e8be6e 273 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
533ad5e6
CM
274 },
275};
276
277static int __init versatile_i2c_init(void)
278{
279 return i2c_register_board_info(0, versatile_i2c_board_info,
280 ARRAY_SIZE(versatile_i2c_board_info));
281}
282arch_initcall(versatile_i2c_init);
283
2ad4f86b 284#define VERSATILE_SYSMCI (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_MCI_OFFSET)
1da177e4
LT
285
286unsigned int mmc_status(struct device *dev)
287{
288 struct amba_device *adev = container_of(dev, struct amba_device, dev);
289 u32 mask;
290
291 if (adev->res.start == VERSATILE_MMCI0_BASE)
292 mask = 1;
293 else
294 mask = 2;
295
296 return readl(VERSATILE_SYSMCI) & mask;
297}
298
6ef297f8 299static struct mmci_platform_data mmc0_plat_data = {
1da177e4
LT
300 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
301 .status = mmc_status,
7fb2bbf4
RK
302 .gpio_wp = -1,
303 .gpio_cd = -1,
1da177e4
LT
304};
305
e2823266 306static struct resource char_lcd_resources[] = {
d161edfb
LW
307 {
308 .start = VERSATILE_CHAR_LCD_BASE,
309 .end = (VERSATILE_CHAR_LCD_BASE + SZ_4K - 1),
310 .flags = IORESOURCE_MEM,
311 },
312};
313
314static struct platform_device char_lcd_device = {
315 .name = "arm-charlcd",
316 .id = -1,
317 .num_resources = ARRAY_SIZE(char_lcd_resources),
318 .resource = char_lcd_resources,
319};
320
1da177e4
LT
321/*
322 * Clock handling
323 */
39c0cb02 324static const struct icst_params versatile_oscvco_params = {
64fceb1d 325 .ref = 24000000,
4de2edbd 326 .vco_max = ICST307_VCO_MAX,
e73a46a3 327 .vco_min = ICST307_VCO_MIN,
1da177e4
LT
328 .vd_min = 4 + 8,
329 .vd_max = 511 + 8,
330 .rd_min = 1 + 2,
331 .rd_max = 127 + 2,
232eaf7f
RK
332 .s2div = icst307_s2div,
333 .idx2s = icst307_idx2s,
1da177e4
LT
334};
335
39c0cb02 336static void versatile_oscvco_set(struct clk *clk, struct icst_vco vco)
1da177e4 337{
d1914c7e 338 void __iomem *sys_lock = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LOCK_OFFSET;
1da177e4
LT
339 u32 val;
340
d1914c7e 341 val = readl(clk->vcoreg) & ~0x7ffff;
1da177e4
LT
342 val |= vco.v | (vco.r << 9) | (vco.s << 16);
343
344 writel(0xa05f, sys_lock);
d1914c7e 345 writel(val, clk->vcoreg);
1da177e4
LT
346 writel(0, sys_lock);
347}
348
9bf5b2ef
RK
349static const struct clk_ops osc4_clk_ops = {
350 .round = icst_clk_round,
351 .set = icst_clk_set,
352 .setvco = versatile_oscvco_set,
353};
354
71a06da0 355static struct clk osc4_clk = {
9bf5b2ef 356 .ops = &osc4_clk_ops,
1da177e4 357 .params = &versatile_oscvco_params,
71a06da0
RK
358};
359
360/*
361 * These are fixed clocks.
362 */
363static struct clk ref24_clk = {
364 .rate = 24000000,
365};
366
7ff550de
RK
367static struct clk sp804_clk = {
368 .rate = 1000000,
369};
370
3126c7bc
RK
371static struct clk dummy_apb_pclk;
372
982db663 373static struct clk_lookup lookups[] = {
3126c7bc
RK
374 { /* AMBA bus clock */
375 .con_id = "apb_pclk",
376 .clk = &dummy_apb_pclk,
377 }, { /* UART0 */
71a06da0
RK
378 .dev_id = "dev:f1",
379 .clk = &ref24_clk,
380 }, { /* UART1 */
381 .dev_id = "dev:f2",
382 .clk = &ref24_clk,
383 }, { /* UART2 */
384 .dev_id = "dev:f3",
385 .clk = &ref24_clk,
386 }, { /* UART3 */
387 .dev_id = "fpga:09",
388 .clk = &ref24_clk,
389 }, { /* KMI0 */
390 .dev_id = "fpga:06",
391 .clk = &ref24_clk,
392 }, { /* KMI1 */
393 .dev_id = "fpga:07",
394 .clk = &ref24_clk,
395 }, { /* MMC0 */
396 .dev_id = "fpga:05",
397 .clk = &ref24_clk,
398 }, { /* MMC1 */
399 .dev_id = "fpga:0b",
400 .clk = &ref24_clk,
ef6f4b12
LW
401 }, { /* SSP */
402 .dev_id = "dev:f4",
403 .clk = &ref24_clk,
71a06da0
RK
404 }, { /* CLCD */
405 .dev_id = "dev:20",
406 .clk = &osc4_clk,
7ff550de
RK
407 }, { /* SP804 timers */
408 .dev_id = "sp804",
409 .clk = &sp804_clk,
410 },
1da177e4
LT
411};
412
413/*
414 * CLCD support.
415 */
416#define SYS_CLCD_MODE_MASK (3 << 0)
417#define SYS_CLCD_MODE_888 (0 << 0)
418#define SYS_CLCD_MODE_5551 (1 << 0)
419#define SYS_CLCD_MODE_565_RLSB (2 << 0)
420#define SYS_CLCD_MODE_565_BLSB (3 << 0)
421#define SYS_CLCD_NLCDIOON (1 << 2)
422#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
423#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
424#define SYS_CLCD_ID_MASK (0x1f << 8)
425#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
426#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
427#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
428#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
429#define SYS_CLCD_ID_VGA (0x1f << 8)
430
3414ba8c 431static bool is_sanyo_2_5_lcd;
1da177e4
LT
432
433/*
434 * Disable all display connectors on the interface module.
435 */
436static void versatile_clcd_disable(struct clcd_fb *fb)
437{
2ad4f86b 438 void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
1da177e4
LT
439 u32 val;
440
441 val = readl(sys_clcd);
442 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
443 writel(val, sys_clcd);
444
445#ifdef CONFIG_MACH_VERSATILE_AB
446 /*
447 * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light off
448 */
3414ba8c 449 if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) {
2ad4f86b 450 void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
1da177e4
LT
451 unsigned long ctrl;
452
453 ctrl = readl(versatile_ib2_ctrl);
454 ctrl &= ~0x01;
455 writel(ctrl, versatile_ib2_ctrl);
456 }
457#endif
458}
459
460/*
461 * Enable the relevant connector on the interface module.
462 */
463static void versatile_clcd_enable(struct clcd_fb *fb)
464{
9728c1b6 465 struct fb_var_screeninfo *var = &fb->fb.var;
2ad4f86b 466 void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
1da177e4
LT
467 u32 val;
468
469 val = readl(sys_clcd);
470 val &= ~SYS_CLCD_MODE_MASK;
471
9728c1b6 472 switch (var->green.length) {
1da177e4
LT
473 case 5:
474 val |= SYS_CLCD_MODE_5551;
475 break;
476 case 6:
9728c1b6
RK
477 if (var->red.offset == 0)
478 val |= SYS_CLCD_MODE_565_RLSB;
479 else
480 val |= SYS_CLCD_MODE_565_BLSB;
1da177e4
LT
481 break;
482 case 8:
483 val |= SYS_CLCD_MODE_888;
484 break;
485 }
486
487 /*
488 * Set the MUX
489 */
490 writel(val, sys_clcd);
491
492 /*
493 * And now enable the PSUs
494 */
495 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
496 writel(val, sys_clcd);
497
498#ifdef CONFIG_MACH_VERSATILE_AB
499 /*
500 * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light on
501 */
3414ba8c 502 if (machine_is_versatile_ab() && is_sanyo_2_5_lcd) {
2ad4f86b 503 void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
1da177e4
LT
504 unsigned long ctrl;
505
506 ctrl = readl(versatile_ib2_ctrl);
507 ctrl |= 0x01;
508 writel(ctrl, versatile_ib2_ctrl);
509 }
510#endif
511}
512
3414ba8c
RK
513/*
514 * Detect which LCD panel is connected, and return the appropriate
515 * clcd_panel structure. Note: we do not have any information on
516 * the required timings for the 8.4in panel, so we presently assume
517 * VGA timings.
518 */
1da177e4
LT
519static int versatile_clcd_setup(struct clcd_fb *fb)
520{
3414ba8c
RK
521 void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
522 const char *panel_name;
523 u32 val;
1da177e4 524
3414ba8c 525 is_sanyo_2_5_lcd = false;
1da177e4 526
3414ba8c
RK
527 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
528 if (val == SYS_CLCD_ID_SANYO_3_8)
529 panel_name = "Sanyo TM38QV67A02A";
530 else if (val == SYS_CLCD_ID_SANYO_2_5) {
531 panel_name = "Sanyo QVGA Portrait";
532 is_sanyo_2_5_lcd = true;
533 } else if (val == SYS_CLCD_ID_EPSON_2_2)
534 panel_name = "Epson L2F50113T00";
535 else if (val == SYS_CLCD_ID_VGA)
536 panel_name = "VGA";
537 else {
538 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
539 val);
540 panel_name = "VGA";
1da177e4
LT
541 }
542
3414ba8c
RK
543 fb->panel = versatile_clcd_get_panel(panel_name);
544 if (!fb->panel)
545 return -EINVAL;
1da177e4 546
3414ba8c 547 return versatile_clcd_setup_dma(fb, SZ_1M);
1da177e4
LT
548}
549
9728c1b6
RK
550static void versatile_clcd_decode(struct clcd_fb *fb, struct clcd_regs *regs)
551{
552 clcdfb_decode(fb, regs);
553
554 /* Always clear BGR for RGB565: we do the routing externally */
555 if (fb->fb.var.green.length == 6)
556 regs->cntl &= ~CNTL_BGR;
557}
558
1da177e4
LT
559static struct clcd_board clcd_plat_data = {
560 .name = "Versatile",
3414ba8c 561 .caps = CLCD_CAP_5551 | CLCD_CAP_565 | CLCD_CAP_888,
1da177e4 562 .check = clcdfb_check,
9728c1b6 563 .decode = versatile_clcd_decode,
1da177e4
LT
564 .disable = versatile_clcd_disable,
565 .enable = versatile_clcd_enable,
566 .setup = versatile_clcd_setup,
3414ba8c
RK
567 .mmap = versatile_clcd_mmap_dma,
568 .remove = versatile_clcd_remove_dma,
1da177e4
LT
569};
570
bbeddc43
RK
571static struct pl061_platform_data gpio0_plat_data = {
572 .gpio_base = 0,
573 .irq_base = IRQ_GPIO0_START,
574};
575
576static struct pl061_platform_data gpio1_plat_data = {
577 .gpio_base = 8,
578 .irq_base = IRQ_GPIO1_START,
579};
580
ef6f4b12
LW
581static struct pl022_ssp_controller ssp0_plat_data = {
582 .bus_id = 0,
583 .enable_dma = 0,
584 .num_chipselect = 1,
585};
586
1da177e4 587#define AACI_IRQ { IRQ_AACI, NO_IRQ }
1da177e4 588#define MMCI0_IRQ { IRQ_MMCI0A,IRQ_SIC_MMCI0B }
1da177e4 589#define KMI0_IRQ { IRQ_SIC_KMI0, NO_IRQ }
1da177e4 590#define KMI1_IRQ { IRQ_SIC_KMI1, NO_IRQ }
1da177e4
LT
591
592/*
593 * These devices are connected directly to the multi-layer AHB switch
594 */
595#define SMC_IRQ { NO_IRQ, NO_IRQ }
1da177e4 596#define MPMC_IRQ { NO_IRQ, NO_IRQ }
1da177e4 597#define CLCD_IRQ { IRQ_CLCDINT, NO_IRQ }
1da177e4 598#define DMAC_IRQ { IRQ_DMAINT, NO_IRQ }
1da177e4
LT
599
600/*
601 * These devices are connected via the core APB bridge
602 */
603#define SCTL_IRQ { NO_IRQ, NO_IRQ }
1da177e4 604#define WATCHDOG_IRQ { IRQ_WDOGINT, NO_IRQ }
1da177e4 605#define GPIO0_IRQ { IRQ_GPIOINT0, NO_IRQ }
1da177e4 606#define GPIO1_IRQ { IRQ_GPIOINT1, NO_IRQ }
1da177e4 607#define RTC_IRQ { IRQ_RTCINT, NO_IRQ }
1da177e4
LT
608
609/*
610 * These devices are connected via the DMA APB bridge
611 */
612#define SCI_IRQ { IRQ_SCIINT, NO_IRQ }
1da177e4 613#define UART0_IRQ { IRQ_UARTINT0, NO_IRQ }
1da177e4 614#define UART1_IRQ { IRQ_UARTINT1, NO_IRQ }
1da177e4 615#define UART2_IRQ { IRQ_UARTINT2, NO_IRQ }
1da177e4 616#define SSP_IRQ { IRQ_SSPINT, NO_IRQ }
1da177e4
LT
617
618/* FPGA Primecells */
619AMBA_DEVICE(aaci, "fpga:04", AACI, NULL);
620AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &mmc0_plat_data);
621AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL);
622AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL);
623
624/* DevChip Primecells */
625AMBA_DEVICE(smc, "dev:00", SMC, NULL);
626AMBA_DEVICE(mpmc, "dev:10", MPMC, NULL);
627AMBA_DEVICE(clcd, "dev:20", CLCD, &clcd_plat_data);
628AMBA_DEVICE(dmac, "dev:30", DMAC, NULL);
629AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL);
630AMBA_DEVICE(wdog, "dev:e1", WATCHDOG, NULL);
bbeddc43
RK
631AMBA_DEVICE(gpio0, "dev:e4", GPIO0, &gpio0_plat_data);
632AMBA_DEVICE(gpio1, "dev:e5", GPIO1, &gpio1_plat_data);
1da177e4
LT
633AMBA_DEVICE(rtc, "dev:e8", RTC, NULL);
634AMBA_DEVICE(sci0, "dev:f0", SCI, NULL);
635AMBA_DEVICE(uart0, "dev:f1", UART0, NULL);
636AMBA_DEVICE(uart1, "dev:f2", UART1, NULL);
637AMBA_DEVICE(uart2, "dev:f3", UART2, NULL);
ef6f4b12 638AMBA_DEVICE(ssp0, "dev:f4", SSP, &ssp0_plat_data);
1da177e4
LT
639
640static struct amba_device *amba_devs[] __initdata = {
641 &dmac_device,
642 &uart0_device,
643 &uart1_device,
644 &uart2_device,
645 &smc_device,
646 &mpmc_device,
647 &clcd_device,
648 &sctl_device,
649 &wdog_device,
650 &gpio0_device,
651 &gpio1_device,
652 &rtc_device,
653 &sci0_device,
654 &ssp0_device,
655 &aaci_device,
656 &mmc0_device,
657 &kmi0_device,
658 &kmi1_device,
659};
660
3ba7222a
GL
661#ifdef CONFIG_OF
662/*
663 * Lookup table for attaching a specific name and platform_data pointer to
664 * devices as they get created by of_platform_populate(). Ideally this table
665 * would not exist, but the current clock implementation depends on some devices
666 * having a specific name.
667 */
668struct of_dev_auxdata versatile_auxdata_lookup[] __initdata = {
669 OF_DEV_AUXDATA("arm,primecell", VERSATILE_MMCI0_BASE, "fpga:05", NULL),
670 OF_DEV_AUXDATA("arm,primecell", VERSATILE_KMI0_BASE, "fpga:06", NULL),
671 OF_DEV_AUXDATA("arm,primecell", VERSATILE_KMI1_BASE, "fpga:07", NULL),
672 OF_DEV_AUXDATA("arm,primecell", VERSATILE_UART3_BASE, "fpga:09", NULL),
673 OF_DEV_AUXDATA("arm,primecell", VERSATILE_MMCI1_BASE, "fpga:0b", NULL),
674
675 OF_DEV_AUXDATA("arm,primecell", VERSATILE_CLCD_BASE, "dev:20", &clcd_plat_data),
676 OF_DEV_AUXDATA("arm,primecell", VERSATILE_UART0_BASE, "dev:f1", NULL),
677 OF_DEV_AUXDATA("arm,primecell", VERSATILE_UART1_BASE, "dev:f2", NULL),
678 OF_DEV_AUXDATA("arm,primecell", VERSATILE_UART2_BASE, "dev:f3", NULL),
679 OF_DEV_AUXDATA("arm,primecell", VERSATILE_SSP_BASE, "dev:f4", NULL),
680
681#if 0
682 /*
683 * These entries are unnecessary because no clocks referencing
684 * them. I've left them in for now as place holders in case
685 * any of them need to be added back, but they should be
686 * removed before actually committing this patch. --gcl
687 */
688 OF_DEV_AUXDATA("arm,primecell", VERSATILE_AACI_BASE, "fpga:04", NULL),
689 OF_DEV_AUXDATA("arm,primecell", VERSATILE_SCI1_BASE, "fpga:0a", NULL),
690 OF_DEV_AUXDATA("arm,primecell", VERSATILE_SMC_BASE, "dev:00", NULL),
691 OF_DEV_AUXDATA("arm,primecell", VERSATILE_MPMC_BASE, "dev:10", NULL),
692 OF_DEV_AUXDATA("arm,primecell", VERSATILE_DMAC_BASE, "dev:30", NULL),
693
694 OF_DEV_AUXDATA("arm,primecell", VERSATILE_SCTL_BASE, "dev:e0", NULL),
695 OF_DEV_AUXDATA("arm,primecell", VERSATILE_WATCHDOG_BASE, "dev:e1", NULL),
696 OF_DEV_AUXDATA("arm,primecell", VERSATILE_GPIO0_BASE, "dev:e4", NULL),
697 OF_DEV_AUXDATA("arm,primecell", VERSATILE_GPIO1_BASE, "dev:e5", NULL),
698 OF_DEV_AUXDATA("arm,primecell", VERSATILE_GPIO2_BASE, "dev:e6", NULL),
699 OF_DEV_AUXDATA("arm,primecell", VERSATILE_GPIO3_BASE, "dev:e7", NULL),
700 OF_DEV_AUXDATA("arm,primecell", VERSATILE_RTC_BASE, "dev:e8", NULL),
701 OF_DEV_AUXDATA("arm,primecell", VERSATILE_SCI_BASE, "dev:f0", NULL),
702#endif
703 {}
704};
705#endif
706
1da177e4 707#ifdef CONFIG_LEDS
2ad4f86b 708#define VA_LEDS_BASE (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LED_OFFSET)
1da177e4
LT
709
710static void versatile_leds_event(led_event_t ledevt)
711{
712 unsigned long flags;
713 u32 val;
714
715 local_irq_save(flags);
716 val = readl(VA_LEDS_BASE);
717
718 switch (ledevt) {
719 case led_idle_start:
720 val = val & ~VERSATILE_SYS_LED0;
721 break;
722
723 case led_idle_end:
724 val = val | VERSATILE_SYS_LED0;
725 break;
726
727 case led_timer:
728 val = val ^ VERSATILE_SYS_LED1;
729 break;
730
731 case led_halted:
732 val = 0;
733 break;
734
735 default:
736 break;
737 }
738
739 writel(val, VA_LEDS_BASE);
740 local_irq_restore(flags);
741}
742#endif /* CONFIG_LEDS */
743
b56a7c6b
RK
744void versatile_restart(char mode, const char *cmd)
745{
746 void __iomem *sys = __io_address(VERSATILE_SYS_BASE);
747 u32 val;
748
749 val = __raw_readl(sys + VERSATILE_SYS_RESETCTL_OFFSET);
750 val |= 0x105;
751
752 __raw_writel(0xa05f, sys + VERSATILE_SYS_LOCK_OFFSET);
753 __raw_writel(val, sys + VERSATILE_SYS_RESETCTL_OFFSET);
754 __raw_writel(0, sys + VERSATILE_SYS_LOCK_OFFSET);
755}
756
ad3bb19c
RK
757/* Early initializations */
758void __init versatile_init_early(void)
1da177e4 759{
ad3bb19c 760 void __iomem *sys = __io_address(VERSATILE_SYS_BASE);
d1914c7e 761
ad3bb19c 762 osc4_clk.vcoreg = sys + VERSATILE_SYS_OSCCLCD_OFFSET;
0a0300dc 763 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
1da177e4 764
ad3bb19c
RK
765 versatile_sched_clock_init(sys + VERSATILE_SYS_24MHz_OFFSET, 24000000);
766}
767
768void __init versatile_init(void)
769{
770 int i;
771
1da177e4 772 platform_device_register(&versatile_flash_device);
6b65cd74 773 platform_device_register(&versatile_i2c_device);
1da177e4 774 platform_device_register(&smc91x_device);
d161edfb 775 platform_device_register(&char_lcd_device);
1da177e4
LT
776
777 for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
778 struct amba_device *d = amba_devs[i];
779 amba_device_register(d, &iomem_resource);
780 }
781
782#ifdef CONFIG_LEDS
783 leds_event = versatile_leds_event;
784#endif
785}
786
787/*
788 * Where is the timer (VA)?
789 */
2ad4f86b
AV
790#define TIMER0_VA_BASE __io_address(VERSATILE_TIMER0_1_BASE)
791#define TIMER1_VA_BASE (__io_address(VERSATILE_TIMER0_1_BASE) + 0x20)
792#define TIMER2_VA_BASE __io_address(VERSATILE_TIMER2_3_BASE)
793#define TIMER3_VA_BASE (__io_address(VERSATILE_TIMER2_3_BASE) + 0x20)
b49c87c2 794
1da177e4
LT
795/*
796 * Set up timer interrupt, and return the current time in seconds.
797 */
798static void __init versatile_timer_init(void)
799{
b720f732 800 u32 val;
1da177e4
LT
801
802 /*
803 * set clock frequency:
804 * VERSATILE_REFCLK is 32KHz
805 * VERSATILE_TIMCLK is 1MHz
806 */
2ad4f86b 807 val = readl(__io_address(VERSATILE_SCTL_BASE));
b720f732
RK
808 writel((VERSATILE_TIMCLK << VERSATILE_TIMER1_EnSel) |
809 (VERSATILE_TIMCLK << VERSATILE_TIMER2_EnSel) |
810 (VERSATILE_TIMCLK << VERSATILE_TIMER3_EnSel) |
811 (VERSATILE_TIMCLK << VERSATILE_TIMER4_EnSel) | val,
2ad4f86b 812 __io_address(VERSATILE_SCTL_BASE));
1da177e4
LT
813
814 /*
815 * Initialise to a known state (all timers off)
816 */
b720f732
RK
817 writel(0, TIMER0_VA_BASE + TIMER_CTRL);
818 writel(0, TIMER1_VA_BASE + TIMER_CTRL);
819 writel(0, TIMER2_VA_BASE + TIMER_CTRL);
820 writel(0, TIMER3_VA_BASE + TIMER_CTRL);
821
fb593cf3 822 sp804_clocksource_init(TIMER3_VA_BASE, "timer3");
57cc4f7d 823 sp804_clockevents_init(TIMER0_VA_BASE, IRQ_TIMERINT0_1, "timer0");
1da177e4
LT
824}
825
826struct sys_timer versatile_timer = {
827 .init = versatile_timer_init,
1da177e4 828};
b49c87c2 829