]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/arm/plat-mxc/include/mach/mx25.h
mx25: flexcan clock support
[mirror_ubuntu-jammy-kernel.git] / arch / arm / plat-mxc / include / mach / mx25.h
CommitLineData
8c25c36f
SH
1#ifndef __MACH_MX25_H__
2#define __MACH_MX25_H__
3
c8e5db08
UKK
4#define MX25_AIPS1_BASE_ADDR 0x43f00000
5#define MX25_AIPS1_BASE_ADDR_VIRT 0xfc000000
8c25c36f 6#define MX25_AIPS1_SIZE SZ_1M
c8e5db08
UKK
7#define MX25_AIPS2_BASE_ADDR 0x53f00000
8#define MX25_AIPS2_BASE_ADDR_VIRT 0xfc200000
8c25c36f
SH
9#define MX25_AIPS2_SIZE SZ_1M
10#define MX25_AVIC_BASE_ADDR 0x68000000
c8e5db08 11#define MX25_AVIC_BASE_ADDR_VIRT 0xfc400000
8c25c36f
SH
12#define MX25_AVIC_SIZE SZ_1M
13
a8ff0456
UKK
14#define MX25_I2C1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x80000)
15#define MX25_I2C3_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x84000)
16#define MX25_I2C2_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x98000)
63ddc5b0 17#define MX25_CSPI1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xa4000)
8c25c36f
SH
18#define MX25_IOMUXC_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xac000)
19
20#define MX25_CRM_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x80000)
21#define MX25_GPT1_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x90000)
22#define MX25_WDOG_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0xdc000)
23
24#define MX25_GPIO1_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xcc000)
25#define MX25_GPIO2_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xd0000)
26#define MX25_GPIO3_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xa4000)
27#define MX25_GPIO4_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0x9c000)
28
df9375fa
UKK
29#define MX25_IO_ADDRESS(x) ( \
30 IMX_IO_ADDRESS(x, MX25_AIPS1) ?: \
31 IMX_IO_ADDRESS(x, MX25_AIPS2) ?: \
32 IMX_IO_ADDRESS(x, MX25_AVIC))
8c25c36f 33
7e688f0d
EB
34#define MX25_AIPS1_IO_ADDRESS(x) \
35 (((x) - MX25_AIPS1_BASE_ADDR) + MX25_AIPS1_BASE_ADDR_VIRT)
36
66ac2f28
UKK
37#define MX25_UART1_BASE_ADDR 0x43f90000
38#define MX25_UART2_BASE_ADDR 0x43f94000
8402ed30 39#define MX25_AUDMUX_BASE_ADDR 0x43fb0000
7cc3c846
UKK
40#define MX25_UART3_BASE_ADDR 0x5000c000
41#define MX25_UART4_BASE_ADDR 0x50008000
42#define MX25_UART5_BASE_ADDR 0x5002c000
8c25c36f 43
63ddc5b0
UKK
44#define MX25_CSPI3_BASE_ADDR 0x50004000
45#define MX25_CSPI2_BASE_ADDR 0x50010000
a759544f 46#define MX25_FEC_BASE_ADDR 0x50038000
8402ed30
EB
47#define MX25_SSI2_BASE_ADDR 0x50014000
48#define MX25_SSI1_BASE_ADDR 0x50034000
27f59025 49#define MX25_NFC_BASE_ADDR 0xbb000000
dcbabbc1 50#define MX25_DRYICE_BASE_ADDR 0x53ffc000
04a03e5f 51#define MX25_LCDC_BASE_ADDR 0x53fbc000
49535a95 52#define MX25_KPP_BASE_ADDR 0x43fa8000
5a36c399 53#define MX25_OTG_BASE_ADDR 0x53ff4000
f747847e 54#define MX25_CSI_BASE_ADDR 0x53ff8000
a759544f 55
63ddc5b0 56#define MX25_INT_CSPI3 0
a8ff0456
UKK
57#define MX25_INT_I2C1 3
58#define MX25_INT_I2C2 4
7cc3c846 59#define MX25_INT_UART4 5
a8ff0456 60#define MX25_INT_I2C3 10
2dcf78c0
UKK
61#define MX25_INT_SSI2 11
62#define MX25_INT_SSI1 12
63ddc5b0
UKK
63#define MX25_INT_CSPI2 13
64#define MX25_INT_CSPI1 14
2dcf78c0 65#define MX25_INT_CSI 17
7cc3c846 66#define MX25_INT_UART3 18
2dcf78c0 67#define MX25_INT_KPP 24
a8ff0456 68#define MX25_INT_DRYICE 25
7cc3c846 69#define MX25_INT_UART2 32
a8ff0456
UKK
70#define MX25_INT_NANDFC 33
71#define MX25_INT_LCDC 39
7cc3c846
UKK
72#define MX25_INT_UART5 40
73#define MX25_INT_UART1 45
63ddc5b0 74#define MX25_INT_FEC 57
a759544f 75
3cdd5441 76#endif /* ifndef __MACH_MX25_H__ */