]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm/plat-omap/include/plat/omap_hwmod.h
OMAP4: hwmod data: Add PRM context register offset
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / plat-omap / include / plat / omap_hwmod.h
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod macros, structures
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
eaac329d 5 * Copyright (C) 2011 Texas Instruments, Inc.
63c85238
PW
6 * Paul Walmsley
7 *
43b40992 8 * Created in collaboration with (alphabetical order): Benoît Cousson,
63c85238
PW
9 * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
10 * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 * These headers and macros are used to define OMAP on-chip module
17 * data and their integration with other OMAP modules and Linux.
74ff3a68
PW
18 * Copious documentation and references can also be found in the
19 * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
20 * writing).
63c85238
PW
21 *
22 * To do:
23 * - add interconnect error log structures
24 * - add pinmuxing
25 * - init_conn_id_bit (CONNID_BIT_VECTOR)
26 * - implement default hwmod SMS/SDRC flags?
b56b7bc8 27 * - move Linux-specific data ("non-ROM data") out
63c85238
PW
28 *
29 */
30#ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
31#define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
32
33#include <linux/kernel.h>
a2debdbd 34#include <linux/init.h>
358f0e63 35#include <linux/list.h>
63c85238 36#include <linux/ioport.h>
dc6d1cda 37#include <linux/spinlock.h>
ce491cf8 38#include <plat/cpu.h>
63c85238
PW
39
40struct omap_device;
41
358f0e63
TG
42extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
43extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
44
45/*
46 * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
47 * with the original PRCM protocol defined for OMAP2420
48 */
49#define SYSC_TYPE1_MIDLEMODE_SHIFT 12
50#define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_MIDLEMODE_SHIFT)
51#define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
52#define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_CLOCKACTIVITY_SHIFT)
53#define SYSC_TYPE1_SIDLEMODE_SHIFT 3
54#define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_SIDLEMODE_SHIFT)
55#define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
56#define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_ENAWAKEUP_SHIFT)
57#define SYSC_TYPE1_SOFTRESET_SHIFT 1
58#define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_SOFTRESET_SHIFT)
59#define SYSC_TYPE1_AUTOIDLE_SHIFT 0
60#define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_AUTOIDLE_SHIFT)
61
62/*
63 * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
64 * with the new PRCM protocol defined for new OMAP4 IPs.
65 */
66#define SYSC_TYPE2_SOFTRESET_SHIFT 0
67#define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
68#define SYSC_TYPE2_SIDLEMODE_SHIFT 2
69#define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
70#define SYSC_TYPE2_MIDLEMODE_SHIFT 4
71#define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
63c85238
PW
72
73/* OCP SYSSTATUS bit shifts/masks */
74#define SYSS_RESETDONE_SHIFT 0
75#define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
76
77/* Master standby/slave idle mode flags */
78#define HWMOD_IDLEMODE_FORCE (1 << 0)
79#define HWMOD_IDLEMODE_NO (1 << 1)
80#define HWMOD_IDLEMODE_SMART (1 << 2)
86009eb3 81#define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
63c85238 82
9796b323
TL
83/**
84 * struct omap_hwmod_mux_info - hwmod specific mux configuration
85 * @pads: array of omap_device_pad entries
86 * @nr_pads: number of omap_device_pad entries
87 *
88 * Note that this is currently built during init as needed.
89 */
90struct omap_hwmod_mux_info {
91 int nr_pads;
92 struct omap_device_pad *pads;
029268e4
TL
93 int nr_pads_dynamic;
94 struct omap_device_pad **pads_dynamic;
95 bool enabled;
9796b323
TL
96};
97
63c85238 98/**
718bfd76
PW
99 * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
100 * @name: name of the IRQ channel (module local name)
212738a4 101 * @irq: IRQ channel ID (should be non-negative except -1 = terminator)
718bfd76
PW
102 *
103 * @name should be something short, e.g., "tx" or "rx". It is for use
104 * by platform_get_resource_byname(). It is defined locally to the
105 * hwmod.
106 */
107struct omap_hwmod_irq_info {
108 const char *name;
212738a4 109 s16 irq;
718bfd76
PW
110};
111
112/**
113 * struct omap_hwmod_dma_info - DMA channels used by the hwmod
63c85238 114 * @name: name of the DMA channel (module local name)
bc614958 115 * @dma_req: DMA request ID (should be non-negative except -1 = terminator)
63c85238
PW
116 *
117 * @name should be something short, e.g., "tx" or "rx". It is for use
118 * by platform_get_resource_byname(). It is defined locally to the
119 * hwmod.
120 */
121struct omap_hwmod_dma_info {
122 const char *name;
bc614958 123 s16 dma_req;
63c85238
PW
124};
125
5365efbe
BC
126/**
127 * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
128 * @name: name of the reset line (module local name)
129 * @rst_shift: Offset of the reset bit
cc1226e7 130 * @st_shift: Offset of the reset status bit (OMAP2/3 only)
5365efbe
BC
131 *
132 * @name should be something short, e.g., "cpu0" or "rst". It is defined
133 * locally to the hwmod.
134 */
135struct omap_hwmod_rst_info {
136 const char *name;
137 u8 rst_shift;
cc1226e7 138 u8 st_shift;
5365efbe
BC
139};
140
63c85238
PW
141/**
142 * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
143 * @role: "sys", "32k", "tv", etc -- for use in clk_get()
50ebdac2 144 * @clk: opt clock: OMAP clock name
63c85238
PW
145 * @_clk: pointer to the struct clk (filled in at runtime)
146 *
147 * The module's interface clock and main functional clock should not
148 * be added as optional clocks.
149 */
150struct omap_hwmod_opt_clk {
151 const char *role;
50ebdac2 152 const char *clk;
63c85238
PW
153 struct clk *_clk;
154};
155
156
157/* omap_hwmod_omap2_firewall.flags bits */
158#define OMAP_FIREWALL_L3 (1 << 0)
159#define OMAP_FIREWALL_L4 (1 << 1)
160
161/**
162 * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
163 * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
164 * @l4_fw_region: L4 firewall region ID
165 * @l4_prot_group: L4 protection group ID
166 * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
167 */
168struct omap_hwmod_omap2_firewall {
169 u8 l3_perm_bit;
170 u8 l4_fw_region;
171 u8 l4_prot_group;
172 u8 flags;
173};
174
175
176/*
177 * omap_hwmod_addr_space.flags bits
178 *
179 * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
180 * ADDR_TYPE_RT: Address space contains module register target data.
181 */
b56b7bc8 182#define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
63c85238
PW
183#define ADDR_TYPE_RT (1 << 1)
184
185/**
cd503802
KVA
186 * struct omap_hwmod_addr_space - address space handled by the hwmod
187 * @name: name of the address space
63c85238
PW
188 * @pa_start: starting physical address
189 * @pa_end: ending physical address
190 * @flags: (see omap_hwmod_addr_space.flags macros above)
191 *
192 * Address space doesn't necessarily follow physical interconnect
193 * structure. GPMC is one example.
194 */
195struct omap_hwmod_addr_space {
cd503802 196 const char *name;
63c85238
PW
197 u32 pa_start;
198 u32 pa_end;
199 u8 flags;
200};
201
202
203/*
204 * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
205 * interface to interact with the hwmod. Used to add sleep dependencies
206 * when the module is enabled or disabled.
207 */
208#define OCP_USER_MPU (1 << 0)
209#define OCP_USER_SDMA (1 << 1)
210
211/* omap_hwmod_ocp_if.flags bits */
33f7ec81
BC
212#define OCPIF_SWSUP_IDLE (1 << 0)
213#define OCPIF_CAN_BURST (1 << 1)
63c85238
PW
214
215/**
216 * struct omap_hwmod_ocp_if - OCP interface data
217 * @master: struct omap_hwmod that initiates OCP transactions on this link
218 * @slave: struct omap_hwmod that responds to OCP transactions on this link
219 * @addr: address space associated with this link
50ebdac2 220 * @clk: interface clock: OMAP clock name
63c85238
PW
221 * @_clk: pointer to the interface struct clk (filled in at runtime)
222 * @fw: interface firewall data
63c85238 223 * @width: OCP data width
63c85238
PW
224 * @user: initiators using this interface (see OCP_USER_* macros above)
225 * @flags: OCP interface flags (see OCPIF_* macros above)
226 *
227 * It may also be useful to add a tag_cnt field for OCP2.x devices.
228 *
229 * Parameter names beginning with an underscore are managed internally by
230 * the omap_hwmod code and should not be set during initialization.
231 */
232struct omap_hwmod_ocp_if {
233 struct omap_hwmod *master;
234 struct omap_hwmod *slave;
235 struct omap_hwmod_addr_space *addr;
50ebdac2 236 const char *clk;
63c85238
PW
237 struct clk *_clk;
238 union {
239 struct omap_hwmod_omap2_firewall omap2;
240 } fw;
63c85238 241 u8 width;
63c85238
PW
242 u8 user;
243 u8 flags;
244};
245
246
247/* Macros for use in struct omap_hwmod_sysconfig */
248
249/* Flags for use in omap_hwmod_sysconfig.idlemodes */
86009eb3 250#define MASTER_STANDBY_SHIFT 4
63c85238
PW
251#define SLAVE_IDLE_SHIFT 0
252#define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
253#define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
254#define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
86009eb3 255#define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
63c85238
PW
256#define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
257#define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
258#define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
724019b0 259#define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
63c85238
PW
260
261/* omap_hwmod_sysconfig.sysc_flags capability flags */
262#define SYSC_HAS_AUTOIDLE (1 << 0)
263#define SYSC_HAS_SOFTRESET (1 << 1)
264#define SYSC_HAS_ENAWAKEUP (1 << 2)
265#define SYSC_HAS_EMUFREE (1 << 3)
266#define SYSC_HAS_CLOCKACTIVITY (1 << 4)
267#define SYSC_HAS_SIDLEMODE (1 << 5)
268#define SYSC_HAS_MIDLEMODE (1 << 6)
2cb06814 269#define SYSS_HAS_RESET_STATUS (1 << 7)
883edfdd 270#define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
2cb06814 271#define SYSC_HAS_RESET_STATUS (1 << 9)
63c85238
PW
272
273/* omap_hwmod_sysconfig.clockact flags */
274#define CLOCKACT_TEST_BOTH 0x0
275#define CLOCKACT_TEST_MAIN 0x1
276#define CLOCKACT_TEST_ICLK 0x2
277#define CLOCKACT_TEST_NONE 0x3
278
358f0e63
TG
279/**
280 * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
281 * @midle_shift: Offset of the midle bit
282 * @clkact_shift: Offset of the clockactivity bit
283 * @sidle_shift: Offset of the sidle bit
284 * @enwkup_shift: Offset of the enawakeup bit
285 * @srst_shift: Offset of the softreset bit
43b40992 286 * @autoidle_shift: Offset of the autoidle bit
358f0e63
TG
287 */
288struct omap_hwmod_sysc_fields {
289 u8 midle_shift;
290 u8 clkact_shift;
291 u8 sidle_shift;
292 u8 enwkup_shift;
293 u8 srst_shift;
294 u8 autoidle_shift;
295};
296
63c85238 297/**
43b40992 298 * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
63c85238
PW
299 * @rev_offs: IP block revision register offset (from module base addr)
300 * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
301 * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
302 * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
303 * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
304 * @clockact: the default value of the module CLOCKACTIVITY bits
305 *
306 * @clockact describes to the module which clocks are likely to be
307 * disabled when the PRCM issues its idle request to the module. Some
308 * modules have separate clockdomains for the interface clock and main
309 * functional clock, and can check whether they should acknowledge the
310 * idle request based on the internal module functionality that has
311 * been associated with the clocks marked in @clockact. This field is
312 * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
313 *
358f0e63
TG
314 * @sysc_fields: structure containing the offset positions of various bits in
315 * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
316 * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
317 * whether the device ip is compliant with the original PRCM protocol
43b40992
PW
318 * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
319 * If the device follows a different scheme for the sysconfig register ,
358f0e63 320 * then this field has to be populated with the correct offset structure.
63c85238 321 */
43b40992 322struct omap_hwmod_class_sysconfig {
63c85238
PW
323 u16 rev_offs;
324 u16 sysc_offs;
325 u16 syss_offs;
56dc79ab 326 u16 sysc_flags;
63c85238 327 u8 idlemodes;
63c85238 328 u8 clockact;
358f0e63 329 struct omap_hwmod_sysc_fields *sysc_fields;
63c85238
PW
330};
331
332/**
333 * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
334 * @module_offs: PRCM submodule offset from the start of the PRM/CM
335 * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
336 * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
337 * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
338 * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
339 * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
340 *
341 * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
342 * WKEN, GRPSEL registers. In an ideal world, no extra information
343 * would be needed for IDLEST information, but alas, there are some
344 * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
345 * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
346 */
347struct omap_hwmod_omap2_prcm {
348 s16 module_offs;
349 u8 prcm_reg_id;
350 u8 module_bit;
351 u8 idlest_reg_id;
352 u8 idlest_idle_bit;
353 u8 idlest_stdby_bit;
354};
355
356
357/**
358 * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
53934aa7 359 * @clkctrl_reg: PRCM address of the clock control register
b595076a 360 * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
63c85238
PW
361 * @submodule_wkdep_bit: bit shift of the WKDEP range
362 */
363struct omap_hwmod_omap4_prcm {
d0f0631d 364 u16 clkctrl_offs;
eaac329d 365 u16 rstctrl_offs;
27bb00b5 366 u16 context_offs;
53934aa7 367 u8 submodule_wkdep_bit;
63c85238
PW
368};
369
370
371/*
372 * omap_hwmod.flags definitions
373 *
374 * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
375 * of idle, rather than relying on module smart-idle
376 * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
377 * of standby, rather than relying on module smart-standby
378 * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
b56b7bc8 379 * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
550c8092 380 * XXX Should be HWMOD_SETUP_NO_RESET
63c85238 381 * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
b56b7bc8 382 * controller, etc. XXX probably belongs outside the main hwmod file
550c8092 383 * XXX Should be HWMOD_SETUP_NO_IDLE
4d2274c5 384 * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
726072e5
PW
385 * when module is enabled, rather than the default, which is to
386 * enable autoidle
63c85238 387 * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
bd36179e 388 * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
33f7ec81 389 * only for few initiator modules on OMAP2 & 3.
96835af9
BC
390 * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
391 * This is needed for devices like DSS that require optional clocks enabled
392 * in order to complete the reset. Optional clocks will be disabled
393 * again after the reset.
cc7a1d2a 394 * HWMOD_16BIT_REG: Module has 16bit registers
63c85238
PW
395 */
396#define HWMOD_SWSUP_SIDLE (1 << 0)
397#define HWMOD_SWSUP_MSTANDBY (1 << 1)
398#define HWMOD_INIT_NO_RESET (1 << 2)
399#define HWMOD_INIT_NO_IDLE (1 << 3)
726072e5
PW
400#define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
401#define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
33f7ec81 402#define HWMOD_NO_IDLEST (1 << 6)
96835af9 403#define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
cc7a1d2a 404#define HWMOD_16BIT_REG (1 << 8)
63c85238
PW
405
406/*
407 * omap_hwmod._int_flags definitions
408 * These are for internal use only and are managed by the omap_hwmod code.
409 *
410 * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
411 * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
412 * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
413 */
414#define _HWMOD_NO_MPU_PORT (1 << 0)
415#define _HWMOD_WAKEUP_ENABLED (1 << 1)
416#define _HWMOD_SYSCONFIG_LOADED (1 << 2)
417
418/*
419 * omap_hwmod._state definitions
420 *
421 * INITIALIZED: reset (optionally), initialized, enabled, disabled
422 * (optionally)
423 *
424 *
425 */
426#define _HWMOD_STATE_UNKNOWN 0
427#define _HWMOD_STATE_REGISTERED 1
428#define _HWMOD_STATE_CLKS_INITED 2
429#define _HWMOD_STATE_INITIALIZED 3
430#define _HWMOD_STATE_ENABLED 4
431#define _HWMOD_STATE_IDLE 5
432#define _HWMOD_STATE_DISABLED 6
433
43b40992
PW
434/**
435 * struct omap_hwmod_class - the type of an IP block
436 * @name: name of the hwmod_class
437 * @sysc: device SYSCONFIG/SYSSTATUS register data
438 * @rev: revision of the IP class
e4dc8f50 439 * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
bd36179e 440 * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
43b40992
PW
441 *
442 * Represent the class of a OMAP hardware "modules" (e.g. timer,
443 * smartreflex, gpio, uart...)
e4dc8f50
PW
444 *
445 * @pre_shutdown is a function that will be run immediately before
446 * hwmod clocks are disabled, etc. It is intended for use for hwmods
447 * like the MPU watchdog, which cannot be disabled with the standard
448 * omap_hwmod_shutdown(). The function should return 0 upon success,
449 * or some negative error upon failure. Returning an error will cause
450 * omap_hwmod_shutdown() to abort the device shutdown and return an
451 * error.
bd36179e
PW
452 *
453 * If @reset is defined, then the function it points to will be
454 * executed in place of the standard hwmod _reset() code in
455 * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
456 * unusual reset sequences - usually processor IP blocks like the IVA.
43b40992
PW
457 */
458struct omap_hwmod_class {
459 const char *name;
460 struct omap_hwmod_class_sysconfig *sysc;
461 u32 rev;
e4dc8f50 462 int (*pre_shutdown)(struct omap_hwmod *oh);
bd36179e 463 int (*reset)(struct omap_hwmod *oh);
43b40992
PW
464};
465
63c85238
PW
466/**
467 * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
468 * @name: name of the hwmod
43b40992 469 * @class: struct omap_hwmod_class * to the class of this hwmod
63c85238 470 * @od: struct omap_device currently associated with this hwmod (internal use)
212738a4 471 * @mpu_irqs: ptr to an array of MPU IRQs
bc614958 472 * @sdma_reqs: ptr to an array of System DMA request IDs
63c85238 473 * @prcm: PRCM data pertaining to this hwmod
50ebdac2 474 * @main_clk: main clock: OMAP clock name
63c85238
PW
475 * @_clk: pointer to the main struct clk (filled in at runtime)
476 * @opt_clks: other device clocks that drivers can request (0..*)
3b92408c
TG
477 * @vdd_name: voltage domain name
478 * @voltdm: pointer to voltage domain (filled in at runtime)
63c85238
PW
479 * @masters: ptr to array of OCP ifs that this hwmod can initiate on
480 * @slaves: ptr to array of OCP ifs that this hwmod can respond on
63c85238
PW
481 * @dev_attr: arbitrary device attributes that can be passed to the driver
482 * @_sysc_cache: internal-use hwmod flags
db2a60bf 483 * @_mpu_rt_va: cached register target start address (internal use)
63c85238 484 * @_mpu_port_index: cached MPU register target slave ID (internal use)
63c85238
PW
485 * @opt_clks_cnt: number of @opt_clks
486 * @master_cnt: number of @master entries
487 * @slaves_cnt: number of @slave entries
488 * @response_lat: device OCP response latency (in interface clock cycles)
489 * @_int_flags: internal-use hwmod flags
490 * @_state: internal-use hwmod state
2092e5cc 491 * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
63c85238
PW
492 * @flags: hwmod flags (documented below)
493 * @omap_chip: OMAP chips this hwmod is present on
dc6d1cda 494 * @_lock: spinlock serializing operations on this hwmod
63c85238
PW
495 * @node: list node for hwmod list (internal use)
496 *
50ebdac2
PW
497 * @main_clk refers to this module's "main clock," which for our
498 * purposes is defined as "the functional clock needed for register
499 * accesses to complete." Modules may not have a main clock if the
500 * interface clock also serves as a main clock.
63c85238
PW
501 *
502 * Parameter names beginning with an underscore are managed internally by
503 * the omap_hwmod code and should not be set during initialization.
504 */
505struct omap_hwmod {
506 const char *name;
43b40992 507 struct omap_hwmod_class *class;
63c85238 508 struct omap_device *od;
9796b323 509 struct omap_hwmod_mux_info *mux;
718bfd76 510 struct omap_hwmod_irq_info *mpu_irqs;
9ee9fff9 511 struct omap_hwmod_dma_info *sdma_reqs;
5365efbe 512 struct omap_hwmod_rst_info *rst_lines;
63c85238
PW
513 union {
514 struct omap_hwmod_omap2_prcm omap2;
515 struct omap_hwmod_omap4_prcm omap4;
516 } prcm;
50ebdac2 517 const char *main_clk;
63c85238
PW
518 struct clk *_clk;
519 struct omap_hwmod_opt_clk *opt_clks;
a5322c6f 520 char *clkdm_name;
6ae76997 521 struct clockdomain *clkdm;
3b92408c
TG
522 char *vdd_name;
523 struct voltagedomain *voltdm;
63c85238
PW
524 struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
525 struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */
63c85238
PW
526 void *dev_attr;
527 u32 _sysc_cache;
db2a60bf 528 void __iomem *_mpu_rt_va;
dc6d1cda 529 spinlock_t _lock;
63c85238
PW
530 struct list_head node;
531 u16 flags;
532 u8 _mpu_port_index;
63c85238 533 u8 response_lat;
5365efbe 534 u8 rst_lines_cnt;
63c85238
PW
535 u8 opt_clks_cnt;
536 u8 masters_cnt;
537 u8 slaves_cnt;
538 u8 hwmods_cnt;
539 u8 _int_flags;
540 u8 _state;
2092e5cc 541 u8 _postsetup_state;
63c85238
PW
542 const struct omap_chip_id omap_chip;
543};
544
550c8092 545int omap_hwmod_register(struct omap_hwmod **ohs);
63c85238 546struct omap_hwmod *omap_hwmod_lookup(const char *name);
97d60162
PW
547int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
548 void *data);
63c85238 549
a2debdbd 550int __init omap_hwmod_setup_one(const char *name);
63c85238
PW
551
552int omap_hwmod_enable(struct omap_hwmod *oh);
84824022 553int _omap_hwmod_enable(struct omap_hwmod *oh);
63c85238 554int omap_hwmod_idle(struct omap_hwmod *oh);
84824022 555int _omap_hwmod_idle(struct omap_hwmod *oh);
63c85238
PW
556int omap_hwmod_shutdown(struct omap_hwmod *oh);
557
aee48e3c
PW
558int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
559int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
560int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
561
63c85238
PW
562int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
563int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
564
46273e6f 565int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
9599217a 566int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle);
46273e6f 567
63c85238
PW
568int omap_hwmod_reset(struct omap_hwmod *oh);
569void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
570
cc7a1d2a
RN
571void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
572u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
6d3c55fd 573int omap_hwmod_softreset(struct omap_hwmod *oh);
63c85238
PW
574
575int omap_hwmod_count_resources(struct omap_hwmod *oh);
576int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
577
578struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
db2a60bf 579void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
63c85238
PW
580
581int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
582 struct omap_hwmod *init_oh);
583int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
584 struct omap_hwmod *init_oh);
585
586int omap_hwmod_set_clockact_both(struct omap_hwmod *oh);
587int omap_hwmod_set_clockact_main(struct omap_hwmod *oh);
588int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh);
589int omap_hwmod_set_clockact_none(struct omap_hwmod *oh);
590
591int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
592int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
593
43b40992
PW
594int omap_hwmod_for_each_by_class(const char *classname,
595 int (*fn)(struct omap_hwmod *oh,
596 void *user),
597 void *user);
598
2092e5cc 599int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
c80705aa 600u32 omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
2092e5cc 601
43b01643
PW
602int omap_hwmod_no_setup_reset(struct omap_hwmod *oh);
603
7359154e
PW
604/*
605 * Chip variant-specific hwmod init routines - XXX should be converted
606 * to use initcalls once the initial boot ordering is straightened out
607 */
608extern int omap2420_hwmod_init(void);
609extern int omap2430_hwmod_init(void);
610extern int omap3xxx_hwmod_init(void);
55d2cb08 611extern int omap44xx_hwmod_init(void);
7359154e 612
63c85238 613#endif