]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm/plat-omap/include/plat/omap_hwmod.h
ARM: OMAP4: hwmod data: add support for lostcontext_mask
[mirror_ubuntu-hirsute-kernel.git] / arch / arm / plat-omap / include / plat / omap_hwmod.h
CommitLineData
63c85238
PW
1/*
2 * omap_hwmod macros, structures
3 *
550c8092 4 * Copyright (C) 2009-2011 Nokia Corporation
eaac329d 5 * Copyright (C) 2011 Texas Instruments, Inc.
63c85238
PW
6 * Paul Walmsley
7 *
43b40992 8 * Created in collaboration with (alphabetical order): Benoît Cousson,
63c85238
PW
9 * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
10 * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 * These headers and macros are used to define OMAP on-chip module
17 * data and their integration with other OMAP modules and Linux.
74ff3a68
PW
18 * Copious documentation and references can also be found in the
19 * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
20 * writing).
63c85238
PW
21 *
22 * To do:
23 * - add interconnect error log structures
24 * - add pinmuxing
25 * - init_conn_id_bit (CONNID_BIT_VECTOR)
26 * - implement default hwmod SMS/SDRC flags?
b56b7bc8 27 * - move Linux-specific data ("non-ROM data") out
63c85238
PW
28 *
29 */
30#ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
31#define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
32
33#include <linux/kernel.h>
a2debdbd 34#include <linux/init.h>
358f0e63 35#include <linux/list.h>
63c85238 36#include <linux/ioport.h>
dc6d1cda 37#include <linux/spinlock.h>
ce491cf8 38#include <plat/cpu.h>
63c85238
PW
39
40struct omap_device;
41
358f0e63
TG
42extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
43extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
248b3b3d 44extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type3;
358f0e63
TG
45
46/*
47 * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
48 * with the original PRCM protocol defined for OMAP2420
49 */
50#define SYSC_TYPE1_MIDLEMODE_SHIFT 12
4ce107cc 51#define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT)
358f0e63 52#define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
4ce107cc 53#define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT)
358f0e63 54#define SYSC_TYPE1_SIDLEMODE_SHIFT 3
4ce107cc 55#define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT)
358f0e63 56#define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
4ce107cc 57#define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT)
358f0e63 58#define SYSC_TYPE1_SOFTRESET_SHIFT 1
4ce107cc 59#define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT)
358f0e63 60#define SYSC_TYPE1_AUTOIDLE_SHIFT 0
4ce107cc 61#define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT)
358f0e63
TG
62
63/*
64 * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
65 * with the new PRCM protocol defined for new OMAP4 IPs.
66 */
67#define SYSC_TYPE2_SOFTRESET_SHIFT 0
68#define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
69#define SYSC_TYPE2_SIDLEMODE_SHIFT 2
70#define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
71#define SYSC_TYPE2_MIDLEMODE_SHIFT 4
72#define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
6668546f
KVA
73#define SYSC_TYPE2_DMADISABLE_SHIFT 16
74#define SYSC_TYPE2_DMADISABLE_MASK (0x1 << SYSC_TYPE2_DMADISABLE_SHIFT)
63c85238 75
248b3b3d
VH
76/*
77 * OCP SYSCONFIG bit shifts/masks TYPE3.
78 * This is applicable for some IPs present in AM33XX
79 */
80#define SYSC_TYPE3_SIDLEMODE_SHIFT 0
81#define SYSC_TYPE3_SIDLEMODE_MASK (0x3 << SYSC_TYPE3_SIDLEMODE_SHIFT)
82#define SYSC_TYPE3_MIDLEMODE_SHIFT 2
83#define SYSC_TYPE3_MIDLEMODE_MASK (0x3 << SYSC_TYPE3_MIDLEMODE_SHIFT)
63c85238
PW
84
85/* OCP SYSSTATUS bit shifts/masks */
86#define SYSS_RESETDONE_SHIFT 0
87#define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
88
89/* Master standby/slave idle mode flags */
90#define HWMOD_IDLEMODE_FORCE (1 << 0)
91#define HWMOD_IDLEMODE_NO (1 << 1)
92#define HWMOD_IDLEMODE_SMART (1 << 2)
86009eb3 93#define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
63c85238 94
03fdefe5
BC
95/* modulemode control type (SW or HW) */
96#define MODULEMODE_HWCTRL 1
97#define MODULEMODE_SWCTRL 2
98
99
9796b323
TL
100/**
101 * struct omap_hwmod_mux_info - hwmod specific mux configuration
102 * @pads: array of omap_device_pad entries
103 * @nr_pads: number of omap_device_pad entries
104 *
105 * Note that this is currently built during init as needed.
106 */
107struct omap_hwmod_mux_info {
108 int nr_pads;
109 struct omap_device_pad *pads;
029268e4
TL
110 int nr_pads_dynamic;
111 struct omap_device_pad **pads_dynamic;
13a3fe52 112 int *irqs;
029268e4 113 bool enabled;
9796b323
TL
114};
115
63c85238 116/**
718bfd76
PW
117 * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
118 * @name: name of the IRQ channel (module local name)
212738a4 119 * @irq: IRQ channel ID (should be non-negative except -1 = terminator)
718bfd76
PW
120 *
121 * @name should be something short, e.g., "tx" or "rx". It is for use
122 * by platform_get_resource_byname(). It is defined locally to the
123 * hwmod.
124 */
125struct omap_hwmod_irq_info {
126 const char *name;
212738a4 127 s16 irq;
718bfd76
PW
128};
129
130/**
131 * struct omap_hwmod_dma_info - DMA channels used by the hwmod
63c85238 132 * @name: name of the DMA channel (module local name)
bc614958 133 * @dma_req: DMA request ID (should be non-negative except -1 = terminator)
63c85238
PW
134 *
135 * @name should be something short, e.g., "tx" or "rx". It is for use
136 * by platform_get_resource_byname(). It is defined locally to the
137 * hwmod.
138 */
139struct omap_hwmod_dma_info {
140 const char *name;
bc614958 141 s16 dma_req;
63c85238
PW
142};
143
5365efbe
BC
144/**
145 * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
146 * @name: name of the reset line (module local name)
147 * @rst_shift: Offset of the reset bit
cc1226e7 148 * @st_shift: Offset of the reset status bit (OMAP2/3 only)
5365efbe
BC
149 *
150 * @name should be something short, e.g., "cpu0" or "rst". It is defined
151 * locally to the hwmod.
152 */
153struct omap_hwmod_rst_info {
154 const char *name;
155 u8 rst_shift;
cc1226e7 156 u8 st_shift;
5365efbe
BC
157};
158
63c85238
PW
159/**
160 * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
161 * @role: "sys", "32k", "tv", etc -- for use in clk_get()
50ebdac2 162 * @clk: opt clock: OMAP clock name
63c85238
PW
163 * @_clk: pointer to the struct clk (filled in at runtime)
164 *
165 * The module's interface clock and main functional clock should not
166 * be added as optional clocks.
167 */
168struct omap_hwmod_opt_clk {
169 const char *role;
50ebdac2 170 const char *clk;
63c85238
PW
171 struct clk *_clk;
172};
173
174
175/* omap_hwmod_omap2_firewall.flags bits */
176#define OMAP_FIREWALL_L3 (1 << 0)
177#define OMAP_FIREWALL_L4 (1 << 1)
178
179/**
180 * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
181 * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
182 * @l4_fw_region: L4 firewall region ID
183 * @l4_prot_group: L4 protection group ID
184 * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
185 */
186struct omap_hwmod_omap2_firewall {
187 u8 l3_perm_bit;
188 u8 l4_fw_region;
189 u8 l4_prot_group;
190 u8 flags;
191};
192
193
194/*
195 * omap_hwmod_addr_space.flags bits
196 *
197 * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
198 * ADDR_TYPE_RT: Address space contains module register target data.
199 */
b56b7bc8 200#define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
63c85238
PW
201#define ADDR_TYPE_RT (1 << 1)
202
203/**
cd503802
KVA
204 * struct omap_hwmod_addr_space - address space handled by the hwmod
205 * @name: name of the address space
63c85238
PW
206 * @pa_start: starting physical address
207 * @pa_end: ending physical address
208 * @flags: (see omap_hwmod_addr_space.flags macros above)
209 *
210 * Address space doesn't necessarily follow physical interconnect
211 * structure. GPMC is one example.
212 */
213struct omap_hwmod_addr_space {
cd503802 214 const char *name;
63c85238
PW
215 u32 pa_start;
216 u32 pa_end;
217 u8 flags;
218};
219
220
221/*
222 * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
223 * interface to interact with the hwmod. Used to add sleep dependencies
224 * when the module is enabled or disabled.
225 */
226#define OCP_USER_MPU (1 << 0)
227#define OCP_USER_SDMA (1 << 1)
3d10f0d6 228#define OCP_USER_DSP (1 << 2)
42b9e387 229#define OCP_USER_IVA (1 << 3)
63c85238
PW
230
231/* omap_hwmod_ocp_if.flags bits */
33f7ec81
BC
232#define OCPIF_SWSUP_IDLE (1 << 0)
233#define OCPIF_CAN_BURST (1 << 1)
63c85238 234
2221b5cd
PW
235/* omap_hwmod_ocp_if._int_flags possibilities */
236#define _OCPIF_INT_FLAGS_REGISTERED (1 << 0)
237
238
63c85238
PW
239/**
240 * struct omap_hwmod_ocp_if - OCP interface data
241 * @master: struct omap_hwmod that initiates OCP transactions on this link
242 * @slave: struct omap_hwmod that responds to OCP transactions on this link
243 * @addr: address space associated with this link
50ebdac2 244 * @clk: interface clock: OMAP clock name
63c85238
PW
245 * @_clk: pointer to the interface struct clk (filled in at runtime)
246 * @fw: interface firewall data
63c85238 247 * @width: OCP data width
63c85238
PW
248 * @user: initiators using this interface (see OCP_USER_* macros above)
249 * @flags: OCP interface flags (see OCPIF_* macros above)
2221b5cd 250 * @_int_flags: internal flags (see _OCPIF_INT_FLAGS* macros above)
63c85238
PW
251 *
252 * It may also be useful to add a tag_cnt field for OCP2.x devices.
253 *
254 * Parameter names beginning with an underscore are managed internally by
255 * the omap_hwmod code and should not be set during initialization.
256 */
257struct omap_hwmod_ocp_if {
258 struct omap_hwmod *master;
259 struct omap_hwmod *slave;
260 struct omap_hwmod_addr_space *addr;
50ebdac2 261 const char *clk;
63c85238
PW
262 struct clk *_clk;
263 union {
264 struct omap_hwmod_omap2_firewall omap2;
265 } fw;
63c85238 266 u8 width;
63c85238
PW
267 u8 user;
268 u8 flags;
2221b5cd 269 u8 _int_flags;
63c85238
PW
270};
271
272
273/* Macros for use in struct omap_hwmod_sysconfig */
274
275/* Flags for use in omap_hwmod_sysconfig.idlemodes */
86009eb3 276#define MASTER_STANDBY_SHIFT 4
63c85238
PW
277#define SLAVE_IDLE_SHIFT 0
278#define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
279#define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
280#define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
86009eb3 281#define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
63c85238
PW
282#define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
283#define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
284#define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
724019b0 285#define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
63c85238
PW
286
287/* omap_hwmod_sysconfig.sysc_flags capability flags */
288#define SYSC_HAS_AUTOIDLE (1 << 0)
289#define SYSC_HAS_SOFTRESET (1 << 1)
290#define SYSC_HAS_ENAWAKEUP (1 << 2)
291#define SYSC_HAS_EMUFREE (1 << 3)
292#define SYSC_HAS_CLOCKACTIVITY (1 << 4)
293#define SYSC_HAS_SIDLEMODE (1 << 5)
294#define SYSC_HAS_MIDLEMODE (1 << 6)
2cb06814 295#define SYSS_HAS_RESET_STATUS (1 << 7)
883edfdd 296#define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
2cb06814 297#define SYSC_HAS_RESET_STATUS (1 << 9)
6668546f 298#define SYSC_HAS_DMADISABLE (1 << 10)
63c85238
PW
299
300/* omap_hwmod_sysconfig.clockact flags */
301#define CLOCKACT_TEST_BOTH 0x0
302#define CLOCKACT_TEST_MAIN 0x1
303#define CLOCKACT_TEST_ICLK 0x2
304#define CLOCKACT_TEST_NONE 0x3
305
358f0e63
TG
306/**
307 * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
308 * @midle_shift: Offset of the midle bit
309 * @clkact_shift: Offset of the clockactivity bit
310 * @sidle_shift: Offset of the sidle bit
311 * @enwkup_shift: Offset of the enawakeup bit
312 * @srst_shift: Offset of the softreset bit
43b40992 313 * @autoidle_shift: Offset of the autoidle bit
6668546f 314 * @dmadisable_shift: Offset of the dmadisable bit
358f0e63
TG
315 */
316struct omap_hwmod_sysc_fields {
317 u8 midle_shift;
318 u8 clkact_shift;
319 u8 sidle_shift;
320 u8 enwkup_shift;
321 u8 srst_shift;
322 u8 autoidle_shift;
6668546f 323 u8 dmadisable_shift;
358f0e63
TG
324};
325
63c85238 326/**
43b40992 327 * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
63c85238
PW
328 * @rev_offs: IP block revision register offset (from module base addr)
329 * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
330 * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
d99de7f5 331 * @srst_udelay: Delay needed after doing a softreset in usecs
63c85238
PW
332 * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
333 * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
334 * @clockact: the default value of the module CLOCKACTIVITY bits
335 *
336 * @clockact describes to the module which clocks are likely to be
337 * disabled when the PRCM issues its idle request to the module. Some
338 * modules have separate clockdomains for the interface clock and main
339 * functional clock, and can check whether they should acknowledge the
340 * idle request based on the internal module functionality that has
341 * been associated with the clocks marked in @clockact. This field is
342 * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
343 *
358f0e63
TG
344 * @sysc_fields: structure containing the offset positions of various bits in
345 * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
346 * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
347 * whether the device ip is compliant with the original PRCM protocol
43b40992
PW
348 * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
349 * If the device follows a different scheme for the sysconfig register ,
358f0e63 350 * then this field has to be populated with the correct offset structure.
63c85238 351 */
43b40992 352struct omap_hwmod_class_sysconfig {
515237d6
PW
353 u32 rev_offs;
354 u32 sysc_offs;
355 u32 syss_offs;
56dc79ab 356 u16 sysc_flags;
d99de7f5
FGL
357 struct omap_hwmod_sysc_fields *sysc_fields;
358 u8 srst_udelay;
63c85238 359 u8 idlemodes;
63c85238
PW
360 u8 clockact;
361};
362
363/**
364 * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
365 * @module_offs: PRCM submodule offset from the start of the PRM/CM
366 * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
367 * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
368 * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
369 * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
370 * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
371 *
372 * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
373 * WKEN, GRPSEL registers. In an ideal world, no extra information
374 * would be needed for IDLEST information, but alas, there are some
375 * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
376 * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
377 */
378struct omap_hwmod_omap2_prcm {
379 s16 module_offs;
380 u8 prcm_reg_id;
381 u8 module_bit;
382 u8 idlest_reg_id;
383 u8 idlest_idle_bit;
384 u8 idlest_stdby_bit;
385};
386
387
388/**
389 * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
53934aa7 390 * @clkctrl_reg: PRCM address of the clock control register
b595076a 391 * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
ce80979a 392 * @lostcontext_mask: bitmask for selecting bits from RM_*_CONTEXT register
768c69f5 393 * @rstst_reg: (AM33XX only) address of the XXX_RSTST register in the PRM
63c85238 394 * @submodule_wkdep_bit: bit shift of the WKDEP range
ce80979a
TK
395 *
396 * If @lostcontext_mask is not defined, context loss check code uses
397 * whole register without masking. @lostcontext_mask should only be
398 * defined in cases where @context_offs register is shared by two or
399 * more hwmods.
63c85238
PW
400 */
401struct omap_hwmod_omap4_prcm {
d0f0631d 402 u16 clkctrl_offs;
eaac329d 403 u16 rstctrl_offs;
768c69f5 404 u16 rstst_offs;
27bb00b5 405 u16 context_offs;
ce80979a 406 u32 lostcontext_mask;
53934aa7 407 u8 submodule_wkdep_bit;
03fdefe5 408 u8 modulemode;
63c85238
PW
409};
410
411
412/*
413 * omap_hwmod.flags definitions
414 *
415 * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
416 * of idle, rather than relying on module smart-idle
417 * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
418 * of standby, rather than relying on module smart-standby
419 * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
b56b7bc8 420 * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
550c8092 421 * XXX Should be HWMOD_SETUP_NO_RESET
63c85238 422 * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
b56b7bc8 423 * controller, etc. XXX probably belongs outside the main hwmod file
550c8092 424 * XXX Should be HWMOD_SETUP_NO_IDLE
4d2274c5 425 * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
726072e5
PW
426 * when module is enabled, rather than the default, which is to
427 * enable autoidle
63c85238 428 * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
bd36179e 429 * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
33f7ec81 430 * only for few initiator modules on OMAP2 & 3.
96835af9
BC
431 * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
432 * This is needed for devices like DSS that require optional clocks enabled
433 * in order to complete the reset. Optional clocks will be disabled
434 * again after the reset.
cc7a1d2a 435 * HWMOD_16BIT_REG: Module has 16bit registers
63c85238
PW
436 */
437#define HWMOD_SWSUP_SIDLE (1 << 0)
438#define HWMOD_SWSUP_MSTANDBY (1 << 1)
439#define HWMOD_INIT_NO_RESET (1 << 2)
440#define HWMOD_INIT_NO_IDLE (1 << 3)
726072e5
PW
441#define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
442#define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
33f7ec81 443#define HWMOD_NO_IDLEST (1 << 6)
96835af9 444#define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
cc7a1d2a 445#define HWMOD_16BIT_REG (1 << 8)
63c85238
PW
446
447/*
448 * omap_hwmod._int_flags definitions
449 * These are for internal use only and are managed by the omap_hwmod code.
450 *
451 * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
452 * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
453 * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
aacf0941
RN
454 * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) -
455 * causes the first call to _enable() to only update the pinmux
63c85238
PW
456 */
457#define _HWMOD_NO_MPU_PORT (1 << 0)
458#define _HWMOD_WAKEUP_ENABLED (1 << 1)
459#define _HWMOD_SYSCONFIG_LOADED (1 << 2)
aacf0941 460#define _HWMOD_SKIP_ENABLE (1 << 3)
63c85238
PW
461
462/*
463 * omap_hwmod._state definitions
464 *
465 * INITIALIZED: reset (optionally), initialized, enabled, disabled
466 * (optionally)
467 *
468 *
469 */
470#define _HWMOD_STATE_UNKNOWN 0
471#define _HWMOD_STATE_REGISTERED 1
472#define _HWMOD_STATE_CLKS_INITED 2
473#define _HWMOD_STATE_INITIALIZED 3
474#define _HWMOD_STATE_ENABLED 4
475#define _HWMOD_STATE_IDLE 5
476#define _HWMOD_STATE_DISABLED 6
477
43b40992
PW
478/**
479 * struct omap_hwmod_class - the type of an IP block
480 * @name: name of the hwmod_class
481 * @sysc: device SYSCONFIG/SYSSTATUS register data
482 * @rev: revision of the IP class
e4dc8f50 483 * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
bd36179e 484 * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
43b40992
PW
485 *
486 * Represent the class of a OMAP hardware "modules" (e.g. timer,
487 * smartreflex, gpio, uart...)
e4dc8f50
PW
488 *
489 * @pre_shutdown is a function that will be run immediately before
490 * hwmod clocks are disabled, etc. It is intended for use for hwmods
491 * like the MPU watchdog, which cannot be disabled with the standard
492 * omap_hwmod_shutdown(). The function should return 0 upon success,
493 * or some negative error upon failure. Returning an error will cause
494 * omap_hwmod_shutdown() to abort the device shutdown and return an
495 * error.
bd36179e
PW
496 *
497 * If @reset is defined, then the function it points to will be
498 * executed in place of the standard hwmod _reset() code in
499 * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
500 * unusual reset sequences - usually processor IP blocks like the IVA.
43b40992
PW
501 */
502struct omap_hwmod_class {
503 const char *name;
504 struct omap_hwmod_class_sysconfig *sysc;
505 u32 rev;
e4dc8f50 506 int (*pre_shutdown)(struct omap_hwmod *oh);
bd36179e 507 int (*reset)(struct omap_hwmod *oh);
43b40992
PW
508};
509
2221b5cd
PW
510/**
511 * struct omap_hwmod_link - internal structure linking hwmods with ocp_ifs
512 * @ocp_if: OCP interface structure record pointer
513 * @node: list_head pointing to next struct omap_hwmod_link in a list
514 */
515struct omap_hwmod_link {
516 struct omap_hwmod_ocp_if *ocp_if;
517 struct list_head node;
518};
519
63c85238
PW
520/**
521 * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
522 * @name: name of the hwmod
43b40992 523 * @class: struct omap_hwmod_class * to the class of this hwmod
63c85238 524 * @od: struct omap_device currently associated with this hwmod (internal use)
212738a4 525 * @mpu_irqs: ptr to an array of MPU IRQs
bc614958 526 * @sdma_reqs: ptr to an array of System DMA request IDs
63c85238 527 * @prcm: PRCM data pertaining to this hwmod
50ebdac2 528 * @main_clk: main clock: OMAP clock name
63c85238
PW
529 * @_clk: pointer to the main struct clk (filled in at runtime)
530 * @opt_clks: other device clocks that drivers can request (0..*)
3b92408c 531 * @voltdm: pointer to voltage domain (filled in at runtime)
63c85238
PW
532 * @dev_attr: arbitrary device attributes that can be passed to the driver
533 * @_sysc_cache: internal-use hwmod flags
db2a60bf 534 * @_mpu_rt_va: cached register target start address (internal use)
2221b5cd 535 * @_mpu_port: cached MPU register target slave (internal use)
63c85238
PW
536 * @opt_clks_cnt: number of @opt_clks
537 * @master_cnt: number of @master entries
538 * @slaves_cnt: number of @slave entries
539 * @response_lat: device OCP response latency (in interface clock cycles)
540 * @_int_flags: internal-use hwmod flags
541 * @_state: internal-use hwmod state
2092e5cc 542 * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
63c85238 543 * @flags: hwmod flags (documented below)
dc6d1cda 544 * @_lock: spinlock serializing operations on this hwmod
63c85238
PW
545 * @node: list node for hwmod list (internal use)
546 *
50ebdac2
PW
547 * @main_clk refers to this module's "main clock," which for our
548 * purposes is defined as "the functional clock needed for register
549 * accesses to complete." Modules may not have a main clock if the
550 * interface clock also serves as a main clock.
63c85238
PW
551 *
552 * Parameter names beginning with an underscore are managed internally by
553 * the omap_hwmod code and should not be set during initialization.
2221b5cd
PW
554 *
555 * @masters and @slaves are now deprecated.
63c85238
PW
556 */
557struct omap_hwmod {
558 const char *name;
43b40992 559 struct omap_hwmod_class *class;
63c85238 560 struct omap_device *od;
9796b323 561 struct omap_hwmod_mux_info *mux;
718bfd76 562 struct omap_hwmod_irq_info *mpu_irqs;
9ee9fff9 563 struct omap_hwmod_dma_info *sdma_reqs;
5365efbe 564 struct omap_hwmod_rst_info *rst_lines;
63c85238
PW
565 union {
566 struct omap_hwmod_omap2_prcm omap2;
567 struct omap_hwmod_omap4_prcm omap4;
568 } prcm;
50ebdac2 569 const char *main_clk;
63c85238
PW
570 struct clk *_clk;
571 struct omap_hwmod_opt_clk *opt_clks;
a5322c6f 572 char *clkdm_name;
6ae76997 573 struct clockdomain *clkdm;
2221b5cd
PW
574 struct list_head master_ports; /* connect to *_IA */
575 struct list_head slave_ports; /* connect to *_TA */
63c85238
PW
576 void *dev_attr;
577 u32 _sysc_cache;
db2a60bf 578 void __iomem *_mpu_rt_va;
dc6d1cda 579 spinlock_t _lock;
63c85238 580 struct list_head node;
2221b5cd 581 struct omap_hwmod_ocp_if *_mpu_port;
63c85238 582 u16 flags;
63c85238 583 u8 response_lat;
5365efbe 584 u8 rst_lines_cnt;
63c85238
PW
585 u8 opt_clks_cnt;
586 u8 masters_cnt;
587 u8 slaves_cnt;
588 u8 hwmods_cnt;
589 u8 _int_flags;
590 u8 _state;
2092e5cc 591 u8 _postsetup_state;
63c85238
PW
592};
593
63c85238 594struct omap_hwmod *omap_hwmod_lookup(const char *name);
97d60162
PW
595int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
596 void *data);
63c85238 597
a2debdbd 598int __init omap_hwmod_setup_one(const char *name);
63c85238
PW
599
600int omap_hwmod_enable(struct omap_hwmod *oh);
601int omap_hwmod_idle(struct omap_hwmod *oh);
602int omap_hwmod_shutdown(struct omap_hwmod *oh);
603
aee48e3c
PW
604int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
605int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
606int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
607
63c85238
PW
608int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
609int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
610
46273e6f 611int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
9599217a 612int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle);
46273e6f 613
63c85238
PW
614int omap_hwmod_reset(struct omap_hwmod *oh);
615void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
616
cc7a1d2a
RN
617void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
618u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
6d3c55fd 619int omap_hwmod_softreset(struct omap_hwmod *oh);
63c85238
PW
620
621int omap_hwmod_count_resources(struct omap_hwmod *oh);
622int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
5e8370f1
PW
623int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
624 const char *name, struct resource *res);
63c85238
PW
625
626struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
db2a60bf 627void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
63c85238
PW
628
629int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
630 struct omap_hwmod *init_oh);
631int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
632 struct omap_hwmod *init_oh);
633
63c85238
PW
634int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
635int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
636
43b40992
PW
637int omap_hwmod_for_each_by_class(const char *classname,
638 int (*fn)(struct omap_hwmod *oh,
639 void *user),
640 void *user);
641
2092e5cc 642int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
fc013873 643int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
2092e5cc 644
43b01643
PW
645int omap_hwmod_no_setup_reset(struct omap_hwmod *oh);
646
abc2d545
TK
647int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx);
648
9ebfd285
KH
649extern void __init omap_hwmod_init(void);
650
68c9a95e
TL
651const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh);
652
7359154e
PW
653/*
654 * Chip variant-specific hwmod init routines - XXX should be converted
655 * to use initcalls once the initial boot ordering is straightened out
656 */
657extern int omap2420_hwmod_init(void);
658extern int omap2430_hwmod_init(void);
659extern int omap3xxx_hwmod_init(void);
55d2cb08 660extern int omap44xx_hwmod_init(void);
a2cfc509 661extern int am33xx_hwmod_init(void);
7359154e 662
2221b5cd
PW
663extern int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois);
664
63c85238 665#endif