]>
Commit | Line | Data |
---|---|---|
8c2c3df3 CM |
1 | config ARM64 |
2 | def_bool y | |
b6197b93 | 3 | select ACPI_CCA_REQUIRED if ACPI |
d8f4f161 | 4 | select ACPI_GENERIC_GSI if ACPI |
5f1ae4eb | 5 | select ACPI_GTDT if ACPI |
c6bb8f89 | 6 | select ACPI_IORT if ACPI |
6933de0c | 7 | select ACPI_REDUCED_HARDWARE_ONLY if ACPI |
0cb0786b | 8 | select ACPI_MCFG if ACPI |
888125a7 | 9 | select ACPI_SPCR_TABLE if ACPI |
1d8f51d4 | 10 | select ARCH_CLOCKSOURCE_DATA |
ec6d06ef | 11 | select ARCH_HAS_DEBUG_VIRTUAL |
21266be9 | 12 | select ARCH_HAS_DEVMEM_IS_ALLOWED |
38b04a74 | 13 | select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI |
2b68f6ca | 14 | select ARCH_HAS_ELF_RANDOMIZE |
6974f0c4 | 15 | select ARCH_HAS_FORTIFY_SOURCE |
957e3fac | 16 | select ARCH_HAS_GCOV_PROFILE_ALL |
e1073d1e | 17 | select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA |
5e4c7549 | 18 | select ARCH_HAS_KCOV |
d2852a22 | 19 | select ARCH_HAS_SET_MEMORY |
308c09f1 | 20 | select ARCH_HAS_SG_CHAIN |
ad21fc4f LA |
21 | select ARCH_HAS_STRICT_KERNEL_RWX |
22 | select ARCH_HAS_STRICT_MODULE_RWX | |
1f85008e | 23 | select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST |
396a5d4a | 24 | select ARCH_HAVE_NMI_SAFE_CMPXCHG |
087133ac WD |
25 | select ARCH_INLINE_READ_LOCK if !PREEMPT |
26 | select ARCH_INLINE_READ_LOCK_BH if !PREEMPT | |
27 | select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT | |
28 | select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT | |
29 | select ARCH_INLINE_READ_UNLOCK if !PREEMPT | |
30 | select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT | |
31 | select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT | |
32 | select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT | |
33 | select ARCH_INLINE_WRITE_LOCK if !PREEMPT | |
34 | select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT | |
35 | select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT | |
36 | select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT | |
37 | select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT | |
38 | select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT | |
39 | select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT | |
40 | select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT | |
c63c8700 | 41 | select ARCH_USE_CMPXCHG_LOCKREF |
087133ac | 42 | select ARCH_USE_QUEUED_RWLOCKS |
c484f256 | 43 | select ARCH_SUPPORTS_MEMORY_FAILURE |
4badad35 | 44 | select ARCH_SUPPORTS_ATOMIC_RMW |
56166230 | 45 | select ARCH_SUPPORTS_NUMA_BALANCING |
6212a512 | 46 | select ARCH_WANT_COMPAT_IPC_PARSE_VERSION |
b6f35981 | 47 | select ARCH_WANT_FRAME_POINTERS |
f0b7f8a4 | 48 | select ARCH_HAS_UBSAN_SANITIZE_ALL |
25c92a37 | 49 | select ARM_AMBA |
1aee5d7a | 50 | select ARM_ARCH_TIMER |
c4188edc | 51 | select ARM_GIC |
875cbf3e | 52 | select AUDIT_ARCH_COMPAT_GENERIC |
3ee80364 | 53 | select ARM_GIC_V2M if PCI |
021f6537 | 54 | select ARM_GIC_V3 |
3ee80364 | 55 | select ARM_GIC_V3_ITS if PCI |
bff60792 | 56 | select ARM_PSCI_FW |
adace895 | 57 | select BUILDTIME_EXTABLE_SORT |
db2789b5 | 58 | select CLONE_BACKWARDS |
7ca2ef33 | 59 | select COMMON_CLK |
166936ba | 60 | select CPU_PM if (SUSPEND || CPU_IDLE) |
7bc13fd3 | 61 | select DCACHE_WORD_ACCESS |
ef37566c | 62 | select EDAC_SUPPORT |
2f34f173 | 63 | select FRAME_POINTER |
d4932f9e | 64 | select GENERIC_ALLOCATOR |
2ef7a295 | 65 | select GENERIC_ARCH_TOPOLOGY |
8c2c3df3 | 66 | select GENERIC_CLOCKEVENTS |
4b3dc967 | 67 | select GENERIC_CLOCKEVENTS_BROADCAST |
3be1a5c4 | 68 | select GENERIC_CPU_AUTOPROBE |
bf4b558e | 69 | select GENERIC_EARLY_IOREMAP |
2314ee4d | 70 | select GENERIC_IDLE_POLL_SETUP |
8c2c3df3 CM |
71 | select GENERIC_IRQ_PROBE |
72 | select GENERIC_IRQ_SHOW | |
6544e67b | 73 | select GENERIC_IRQ_SHOW_LEVEL |
cb61f676 | 74 | select GENERIC_PCI_IOMAP |
65cd4f6c | 75 | select GENERIC_SCHED_CLOCK |
8c2c3df3 | 76 | select GENERIC_SMP_IDLE_THREAD |
12a0ef7b WD |
77 | select GENERIC_STRNCPY_FROM_USER |
78 | select GENERIC_STRNLEN_USER | |
8c2c3df3 | 79 | select GENERIC_TIME_VSYSCALL |
a1ddc74a | 80 | select HANDLE_DOMAIN_IRQ |
8c2c3df3 | 81 | select HARDIRQS_SW_RESEND |
9f9a35a7 | 82 | select HAVE_ACPI_APEI if (ACPI && EFI) |
5284e1b4 | 83 | select HAVE_ALIGNED_STRUCT_PAGE if SLUB |
875cbf3e | 84 | select HAVE_ARCH_AUDITSYSCALL |
8e7a4cef | 85 | select HAVE_ARCH_BITREVERSE |
324420bf | 86 | select HAVE_ARCH_HUGE_VMAP |
9732cafd | 87 | select HAVE_ARCH_JUMP_LABEL |
e17d8025 | 88 | select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48) |
9529247d | 89 | select HAVE_ARCH_KGDB |
8f0d3aa9 DC |
90 | select HAVE_ARCH_MMAP_RND_BITS |
91 | select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT | |
a1ae65b2 | 92 | select HAVE_ARCH_SECCOMP_FILTER |
8c2c3df3 | 93 | select HAVE_ARCH_TRACEHOOK |
8ee70879 | 94 | select HAVE_ARCH_TRANSPARENT_HUGEPAGE |
e3067861 | 95 | select HAVE_ARCH_VMAP_STACK |
8ee70879 | 96 | select HAVE_ARM_SMCCC |
6077776b | 97 | select HAVE_EBPF_JIT |
af64d2aa | 98 | select HAVE_C_RECORDMCOUNT |
c0c264ae | 99 | select HAVE_CC_STACKPROTECTOR |
5284e1b4 | 100 | select HAVE_CMPXCHG_DOUBLE |
95eff6b2 | 101 | select HAVE_CMPXCHG_LOCAL |
8ee70879 | 102 | select HAVE_CONTEXT_TRACKING |
9b2a60c4 | 103 | select HAVE_DEBUG_BUGVERBOSE |
b69ec42b | 104 | select HAVE_DEBUG_KMEMLEAK |
8c2c3df3 | 105 | select HAVE_DMA_API_DEBUG |
6ac2104d | 106 | select HAVE_DMA_CONTIGUOUS |
bd7d38db | 107 | select HAVE_DYNAMIC_FTRACE |
50afc33a | 108 | select HAVE_EFFICIENT_UNALIGNED_ACCESS |
af64d2aa | 109 | select HAVE_FTRACE_MCOUNT_RECORD |
819e50e2 AT |
110 | select HAVE_FUNCTION_TRACER |
111 | select HAVE_FUNCTION_GRAPH_TRACER | |
6b90bd4b | 112 | select HAVE_GCC_PLUGINS |
8c2c3df3 | 113 | select HAVE_GENERIC_DMA_COHERENT |
8c2c3df3 | 114 | select HAVE_HW_BREAKPOINT if PERF_EVENTS |
24da208d | 115 | select HAVE_IRQ_TIME_ACCOUNTING |
8c2c3df3 | 116 | select HAVE_MEMBLOCK |
1a2db300 | 117 | select HAVE_MEMBLOCK_NODE_MAP if NUMA |
396a5d4a | 118 | select HAVE_NMI |
55834a77 | 119 | select HAVE_PATA_PLATFORM |
8c2c3df3 | 120 | select HAVE_PERF_EVENTS |
2ee0d7fd JP |
121 | select HAVE_PERF_REGS |
122 | select HAVE_PERF_USER_STACK_DUMP | |
0a8ea52c | 123 | select HAVE_REGS_AND_STACK_ACCESS_API |
5e5f6dc1 | 124 | select HAVE_RCU_TABLE_FREE |
055b1212 | 125 | select HAVE_SYSCALL_TRACEPOINTS |
2dd0e8d2 | 126 | select HAVE_KPROBES |
cd1ee3b1 | 127 | select HAVE_KRETPROBES |
876945db | 128 | select IOMMU_DMA if IOMMU_SUPPORT |
8c2c3df3 | 129 | select IRQ_DOMAIN |
e8557d1f | 130 | select IRQ_FORCED_THREADING |
fea2acaa | 131 | select MODULES_USE_ELF_RELA |
8c2c3df3 CM |
132 | select NO_BOOTMEM |
133 | select OF | |
134 | select OF_EARLY_FLATTREE | |
9bf14b7c | 135 | select OF_RESERVED_MEM |
0cb0786b | 136 | select PCI_ECAM if ACPI |
aa1e8ec1 CM |
137 | select POWER_RESET |
138 | select POWER_SUPPLY | |
4adcec11 | 139 | select REFCOUNT_FULL |
8c2c3df3 | 140 | select SPARSE_IRQ |
7ac57a89 | 141 | select SYSCTL_EXCEPTION_TRACE |
c02433dd | 142 | select THREAD_INFO_IN_TASK |
8c2c3df3 CM |
143 | help |
144 | ARM 64-bit (AArch64) Linux support. | |
145 | ||
146 | config 64BIT | |
147 | def_bool y | |
148 | ||
149 | config ARCH_PHYS_ADDR_T_64BIT | |
150 | def_bool y | |
151 | ||
152 | config MMU | |
153 | def_bool y | |
154 | ||
030c4d24 MR |
155 | config ARM64_PAGE_SHIFT |
156 | int | |
157 | default 16 if ARM64_64K_PAGES | |
158 | default 14 if ARM64_16K_PAGES | |
159 | default 12 | |
160 | ||
161 | config ARM64_CONT_SHIFT | |
162 | int | |
163 | default 5 if ARM64_64K_PAGES | |
164 | default 7 if ARM64_16K_PAGES | |
165 | default 4 | |
166 | ||
8f0d3aa9 DC |
167 | config ARCH_MMAP_RND_BITS_MIN |
168 | default 14 if ARM64_64K_PAGES | |
169 | default 16 if ARM64_16K_PAGES | |
170 | default 18 | |
171 | ||
172 | # max bits determined by the following formula: | |
173 | # VA_BITS - PAGE_SHIFT - 3 | |
174 | config ARCH_MMAP_RND_BITS_MAX | |
175 | default 19 if ARM64_VA_BITS=36 | |
176 | default 24 if ARM64_VA_BITS=39 | |
177 | default 27 if ARM64_VA_BITS=42 | |
178 | default 30 if ARM64_VA_BITS=47 | |
179 | default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES | |
180 | default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES | |
181 | default 33 if ARM64_VA_BITS=48 | |
182 | default 14 if ARM64_64K_PAGES | |
183 | default 16 if ARM64_16K_PAGES | |
184 | default 18 | |
185 | ||
186 | config ARCH_MMAP_RND_COMPAT_BITS_MIN | |
187 | default 7 if ARM64_64K_PAGES | |
188 | default 9 if ARM64_16K_PAGES | |
189 | default 11 | |
190 | ||
191 | config ARCH_MMAP_RND_COMPAT_BITS_MAX | |
192 | default 16 | |
193 | ||
ce816fa8 | 194 | config NO_IOPORT_MAP |
d1e6dc91 | 195 | def_bool y if !PCI |
8c2c3df3 CM |
196 | |
197 | config STACKTRACE_SUPPORT | |
198 | def_bool y | |
199 | ||
bf0c4e04 JVS |
200 | config ILLEGAL_POINTER_VALUE |
201 | hex | |
202 | default 0xdead000000000000 | |
203 | ||
8c2c3df3 CM |
204 | config LOCKDEP_SUPPORT |
205 | def_bool y | |
206 | ||
207 | config TRACE_IRQFLAGS_SUPPORT | |
208 | def_bool y | |
209 | ||
c209f799 | 210 | config RWSEM_XCHGADD_ALGORITHM |
8c2c3df3 CM |
211 | def_bool y |
212 | ||
9fb7410f DM |
213 | config GENERIC_BUG |
214 | def_bool y | |
215 | depends on BUG | |
216 | ||
217 | config GENERIC_BUG_RELATIVE_POINTERS | |
218 | def_bool y | |
219 | depends on GENERIC_BUG | |
220 | ||
8c2c3df3 CM |
221 | config GENERIC_HWEIGHT |
222 | def_bool y | |
223 | ||
224 | config GENERIC_CSUM | |
225 | def_bool y | |
226 | ||
227 | config GENERIC_CALIBRATE_DELAY | |
228 | def_bool y | |
229 | ||
19e7640d | 230 | config ZONE_DMA |
8c2c3df3 CM |
231 | def_bool y |
232 | ||
e585513b | 233 | config HAVE_GENERIC_GUP |
29e56940 SC |
234 | def_bool y |
235 | ||
8c2c3df3 CM |
236 | config ARCH_DMA_ADDR_T_64BIT |
237 | def_bool y | |
238 | ||
239 | config NEED_DMA_MAP_STATE | |
240 | def_bool y | |
241 | ||
242 | config NEED_SG_DMA_LENGTH | |
243 | def_bool y | |
244 | ||
4b3dc967 WD |
245 | config SMP |
246 | def_bool y | |
247 | ||
8c2c3df3 CM |
248 | config SWIOTLB |
249 | def_bool y | |
250 | ||
251 | config IOMMU_HELPER | |
252 | def_bool SWIOTLB | |
253 | ||
4cfb3613 AB |
254 | config KERNEL_MODE_NEON |
255 | def_bool y | |
256 | ||
92cc15fc RH |
257 | config FIX_EARLYCON_MEM |
258 | def_bool y | |
259 | ||
9f25e6ad KS |
260 | config PGTABLE_LEVELS |
261 | int | |
21539939 | 262 | default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36 |
9f25e6ad KS |
263 | default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42 |
264 | default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48 | |
265 | default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39 | |
44eaacf1 SP |
266 | default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47 |
267 | default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48 | |
9f25e6ad | 268 | |
9842ceae PA |
269 | config ARCH_SUPPORTS_UPROBES |
270 | def_bool y | |
271 | ||
8f360948 AB |
272 | config ARCH_PROC_KCORE_TEXT |
273 | def_bool y | |
274 | ||
8c2c3df3 CM |
275 | source "init/Kconfig" |
276 | ||
277 | source "kernel/Kconfig.freezer" | |
278 | ||
6a377491 | 279 | source "arch/arm64/Kconfig.platforms" |
8c2c3df3 CM |
280 | |
281 | menu "Bus support" | |
282 | ||
d1e6dc91 LD |
283 | config PCI |
284 | bool "PCI support" | |
285 | help | |
286 | This feature enables support for PCI bus system. If you say Y | |
287 | here, the kernel will include drivers and infrastructure code | |
288 | to support PCI bus devices. | |
289 | ||
290 | config PCI_DOMAINS | |
291 | def_bool PCI | |
292 | ||
293 | config PCI_DOMAINS_GENERIC | |
294 | def_bool PCI | |
295 | ||
296 | config PCI_SYSCALL | |
297 | def_bool PCI | |
298 | ||
299 | source "drivers/pci/Kconfig" | |
d1e6dc91 | 300 | |
8c2c3df3 CM |
301 | endmenu |
302 | ||
303 | menu "Kernel Features" | |
304 | ||
c0a01b84 AP |
305 | menu "ARM errata workarounds via the alternatives framework" |
306 | ||
307 | config ARM64_ERRATUM_826319 | |
308 | bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted" | |
309 | default y | |
310 | help | |
311 | This option adds an alternative code sequence to work around ARM | |
312 | erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or | |
313 | AXI master interface and an L2 cache. | |
314 | ||
315 | If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors | |
316 | and is unable to accept a certain write via this interface, it will | |
317 | not progress on read data presented on the read data channel and the | |
318 | system can deadlock. | |
319 | ||
320 | The workaround promotes data cache clean instructions to | |
321 | data cache clean-and-invalidate. | |
322 | Please note that this does not necessarily enable the workaround, | |
323 | as it depends on the alternative framework, which will only patch | |
324 | the kernel if an affected CPU is detected. | |
325 | ||
326 | If unsure, say Y. | |
327 | ||
328 | config ARM64_ERRATUM_827319 | |
329 | bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect" | |
330 | default y | |
331 | help | |
332 | This option adds an alternative code sequence to work around ARM | |
333 | erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI | |
334 | master interface and an L2 cache. | |
335 | ||
336 | Under certain conditions this erratum can cause a clean line eviction | |
337 | to occur at the same time as another transaction to the same address | |
338 | on the AMBA 5 CHI interface, which can cause data corruption if the | |
339 | interconnect reorders the two transactions. | |
340 | ||
341 | The workaround promotes data cache clean instructions to | |
342 | data cache clean-and-invalidate. | |
343 | Please note that this does not necessarily enable the workaround, | |
344 | as it depends on the alternative framework, which will only patch | |
345 | the kernel if an affected CPU is detected. | |
346 | ||
347 | If unsure, say Y. | |
348 | ||
349 | config ARM64_ERRATUM_824069 | |
350 | bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop" | |
351 | default y | |
352 | help | |
353 | This option adds an alternative code sequence to work around ARM | |
354 | erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected | |
355 | to a coherent interconnect. | |
356 | ||
357 | If a Cortex-A53 processor is executing a store or prefetch for | |
358 | write instruction at the same time as a processor in another | |
359 | cluster is executing a cache maintenance operation to the same | |
360 | address, then this erratum might cause a clean cache line to be | |
361 | incorrectly marked as dirty. | |
362 | ||
363 | The workaround promotes data cache clean instructions to | |
364 | data cache clean-and-invalidate. | |
365 | Please note that this option does not necessarily enable the | |
366 | workaround, as it depends on the alternative framework, which will | |
367 | only patch the kernel if an affected CPU is detected. | |
368 | ||
369 | If unsure, say Y. | |
370 | ||
371 | config ARM64_ERRATUM_819472 | |
372 | bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption" | |
373 | default y | |
374 | help | |
375 | This option adds an alternative code sequence to work around ARM | |
376 | erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache | |
377 | present when it is connected to a coherent interconnect. | |
378 | ||
379 | If the processor is executing a load and store exclusive sequence at | |
380 | the same time as a processor in another cluster is executing a cache | |
381 | maintenance operation to the same address, then this erratum might | |
382 | cause data corruption. | |
383 | ||
384 | The workaround promotes data cache clean instructions to | |
385 | data cache clean-and-invalidate. | |
386 | Please note that this does not necessarily enable the workaround, | |
387 | as it depends on the alternative framework, which will only patch | |
388 | the kernel if an affected CPU is detected. | |
389 | ||
390 | If unsure, say Y. | |
391 | ||
392 | config ARM64_ERRATUM_832075 | |
393 | bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads" | |
394 | default y | |
395 | help | |
396 | This option adds an alternative code sequence to work around ARM | |
397 | erratum 832075 on Cortex-A57 parts up to r1p2. | |
398 | ||
399 | Affected Cortex-A57 parts might deadlock when exclusive load/store | |
400 | instructions to Write-Back memory are mixed with Device loads. | |
401 | ||
402 | The workaround is to promote device loads to use Load-Acquire | |
403 | semantics. | |
404 | Please note that this does not necessarily enable the workaround, | |
498cd5c3 MZ |
405 | as it depends on the alternative framework, which will only patch |
406 | the kernel if an affected CPU is detected. | |
407 | ||
408 | If unsure, say Y. | |
409 | ||
410 | config ARM64_ERRATUM_834220 | |
411 | bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault" | |
412 | depends on KVM | |
413 | default y | |
414 | help | |
415 | This option adds an alternative code sequence to work around ARM | |
416 | erratum 834220 on Cortex-A57 parts up to r1p2. | |
417 | ||
418 | Affected Cortex-A57 parts might report a Stage 2 translation | |
419 | fault as the result of a Stage 1 fault for load crossing a | |
420 | page boundary when there is a permission or device memory | |
421 | alignment fault at Stage 1 and a translation fault at Stage 2. | |
422 | ||
423 | The workaround is to verify that the Stage 1 translation | |
424 | doesn't generate a fault before handling the Stage 2 fault. | |
425 | Please note that this does not necessarily enable the workaround, | |
c0a01b84 AP |
426 | as it depends on the alternative framework, which will only patch |
427 | the kernel if an affected CPU is detected. | |
428 | ||
429 | If unsure, say Y. | |
430 | ||
905e8c5d WD |
431 | config ARM64_ERRATUM_845719 |
432 | bool "Cortex-A53: 845719: a load might read incorrect data" | |
433 | depends on COMPAT | |
434 | default y | |
435 | help | |
436 | This option adds an alternative code sequence to work around ARM | |
437 | erratum 845719 on Cortex-A53 parts up to r0p4. | |
438 | ||
439 | When running a compat (AArch32) userspace on an affected Cortex-A53 | |
440 | part, a load at EL0 from a virtual address that matches the bottom 32 | |
441 | bits of the virtual address used by a recent load at (AArch64) EL1 | |
442 | might return incorrect data. | |
443 | ||
444 | The workaround is to write the contextidr_el1 register on exception | |
445 | return to a 32-bit task. | |
446 | Please note that this does not necessarily enable the workaround, | |
447 | as it depends on the alternative framework, which will only patch | |
448 | the kernel if an affected CPU is detected. | |
449 | ||
450 | If unsure, say Y. | |
451 | ||
df057cc7 WD |
452 | config ARM64_ERRATUM_843419 |
453 | bool "Cortex-A53: 843419: A load or store might access an incorrect address" | |
df057cc7 | 454 | default y |
6ffe9923 | 455 | select ARM64_MODULE_CMODEL_LARGE if MODULES |
df057cc7 | 456 | help |
6ffe9923 WD |
457 | This option links the kernel with '--fix-cortex-a53-843419' and |
458 | builds modules using the large memory model in order to avoid the use | |
459 | of the ADRP instruction, which can cause a subsequent memory access | |
460 | to use an incorrect address on Cortex-A53 parts up to r0p4. | |
df057cc7 WD |
461 | |
462 | If unsure, say Y. | |
463 | ||
94100970 RR |
464 | config CAVIUM_ERRATUM_22375 |
465 | bool "Cavium erratum 22375, 24313" | |
466 | default y | |
467 | help | |
468 | Enable workaround for erratum 22375, 24313. | |
469 | ||
470 | This implements two gicv3-its errata workarounds for ThunderX. Both | |
471 | with small impact affecting only ITS table allocation. | |
472 | ||
473 | erratum 22375: only alloc 8MB table size | |
474 | erratum 24313: ignore memory access type | |
475 | ||
476 | The fixes are in ITS initialization and basically ignore memory access | |
477 | type and table size provided by the TYPER and BASER registers. | |
478 | ||
479 | If unsure, say Y. | |
480 | ||
fbf8f40e GK |
481 | config CAVIUM_ERRATUM_23144 |
482 | bool "Cavium erratum 23144: ITS SYNC hang on dual socket system" | |
483 | depends on NUMA | |
484 | default y | |
485 | help | |
486 | ITS SYNC command hang for cross node io and collections/cpu mapping. | |
487 | ||
488 | If unsure, say Y. | |
489 | ||
6d4e11c5 RR |
490 | config CAVIUM_ERRATUM_23154 |
491 | bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed" | |
492 | default y | |
493 | help | |
494 | The gicv3 of ThunderX requires a modified version for | |
495 | reading the IAR status to ensure data synchronization | |
496 | (access to icc_iar1_el1 is not sync'ed before and after). | |
497 | ||
498 | If unsure, say Y. | |
499 | ||
104a0c02 AP |
500 | config CAVIUM_ERRATUM_27456 |
501 | bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption" | |
502 | default y | |
503 | help | |
504 | On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI | |
505 | instructions may cause the icache to become corrupted if it | |
506 | contains data for a non-current ASID. The fix is to | |
507 | invalidate the icache when changing the mm context. | |
508 | ||
509 | If unsure, say Y. | |
510 | ||
690a3415 DD |
511 | config CAVIUM_ERRATUM_30115 |
512 | bool "Cavium erratum 30115: Guest may disable interrupts in host" | |
513 | default y | |
514 | help | |
515 | On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through | |
516 | 1.2, and T83 Pass 1.0, KVM guest execution may disable | |
517 | interrupts in host. Trapping both GICv3 group-0 and group-1 | |
518 | accesses sidesteps the issue. | |
519 | ||
520 | If unsure, say Y. | |
521 | ||
38fd94b0 CC |
522 | config QCOM_FALKOR_ERRATUM_1003 |
523 | bool "Falkor E1003: Incorrect translation due to ASID change" | |
524 | default y | |
525 | select ARM64_PAN if ARM64_SW_TTBR0_PAN | |
526 | help | |
527 | On Falkor v1, an incorrect ASID may be cached in the TLB when ASID | |
528 | and BADDR are changed together in TTBRx_EL1. The workaround for this | |
529 | issue is to use a reserved ASID in cpu_do_switch_mm() before | |
530 | switching to the new ASID. Saying Y here selects ARM64_PAN if | |
531 | ARM64_SW_TTBR0_PAN is selected. This is done because implementing and | |
532 | maintaining the E1003 workaround in the software PAN emulation code | |
533 | would be an unnecessary complication. The affected Falkor v1 CPU | |
534 | implements ARMv8.1 hardware PAN support and using hardware PAN | |
535 | support versus software PAN emulation is mutually exclusive at | |
536 | runtime. | |
537 | ||
538 | If unsure, say Y. | |
539 | ||
d9ff80f8 CC |
540 | config QCOM_FALKOR_ERRATUM_1009 |
541 | bool "Falkor E1009: Prematurely complete a DSB after a TLBI" | |
542 | default y | |
543 | help | |
544 | On Falkor v1, the CPU may prematurely complete a DSB following a | |
545 | TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation | |
546 | one more time to fix the issue. | |
547 | ||
548 | If unsure, say Y. | |
549 | ||
90922a2d SD |
550 | config QCOM_QDF2400_ERRATUM_0065 |
551 | bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size" | |
552 | default y | |
553 | help | |
554 | On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports | |
555 | ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have | |
556 | been indicated as 16Bytes (0xf), not 8Bytes (0x7). | |
557 | ||
558 | If unsure, say Y. | |
559 | ||
558b0165 AB |
560 | config SOCIONEXT_SYNQUACER_PREITS |
561 | bool "Socionext Synquacer: Workaround for GICv3 pre-ITS" | |
562 | default y | |
563 | help | |
564 | Socionext Synquacer SoCs implement a separate h/w block to generate | |
565 | MSI doorbell writes with non-zero values for the device ID. | |
566 | ||
5c9a882e MZ |
567 | If unsure, say Y. |
568 | ||
569 | config HISILICON_ERRATUM_161600802 | |
570 | bool "Hip07 161600802: Erroneous redistributor VLPI base" | |
571 | default y | |
572 | help | |
573 | The HiSilicon Hip07 SoC usees the wrong redistributor base | |
574 | when issued ITS commands such as VMOVP and VMAPP, and requires | |
575 | a 128kB offset to be applied to the target address in this commands. | |
576 | ||
558b0165 | 577 | If unsure, say Y. |
932b50c7 SD |
578 | |
579 | config QCOM_FALKOR_ERRATUM_E1041 | |
580 | bool "Falkor E1041: Speculative instruction fetches might cause errant memory access" | |
581 | default y | |
582 | help | |
583 | Falkor CPU may speculatively fetch instructions from an improper | |
584 | memory location when MMU translation is changed from SCTLR_ELn[M]=1 | |
585 | to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem. | |
586 | ||
587 | If unsure, say Y. | |
588 | ||
c0a01b84 AP |
589 | endmenu |
590 | ||
591 | ||
e41ceed0 JL |
592 | choice |
593 | prompt "Page size" | |
594 | default ARM64_4K_PAGES | |
595 | help | |
596 | Page size (translation granule) configuration. | |
597 | ||
598 | config ARM64_4K_PAGES | |
599 | bool "4KB" | |
600 | help | |
601 | This feature enables 4KB pages support. | |
602 | ||
44eaacf1 SP |
603 | config ARM64_16K_PAGES |
604 | bool "16KB" | |
605 | help | |
606 | The system will use 16KB pages support. AArch32 emulation | |
607 | requires applications compiled with 16K (or a multiple of 16K) | |
608 | aligned segments. | |
609 | ||
8c2c3df3 | 610 | config ARM64_64K_PAGES |
e41ceed0 | 611 | bool "64KB" |
8c2c3df3 CM |
612 | help |
613 | This feature enables 64KB pages support (4KB by default) | |
614 | allowing only two levels of page tables and faster TLB | |
db488be3 SP |
615 | look-up. AArch32 emulation requires applications compiled |
616 | with 64K aligned segments. | |
8c2c3df3 | 617 | |
e41ceed0 JL |
618 | endchoice |
619 | ||
620 | choice | |
621 | prompt "Virtual address space size" | |
622 | default ARM64_VA_BITS_39 if ARM64_4K_PAGES | |
44eaacf1 | 623 | default ARM64_VA_BITS_47 if ARM64_16K_PAGES |
e41ceed0 JL |
624 | default ARM64_VA_BITS_42 if ARM64_64K_PAGES |
625 | help | |
626 | Allows choosing one of multiple possible virtual address | |
627 | space sizes. The level of translation table is determined by | |
628 | a combination of page size and virtual address space size. | |
629 | ||
21539939 | 630 | config ARM64_VA_BITS_36 |
56a3f30e | 631 | bool "36-bit" if EXPERT |
21539939 SP |
632 | depends on ARM64_16K_PAGES |
633 | ||
e41ceed0 JL |
634 | config ARM64_VA_BITS_39 |
635 | bool "39-bit" | |
636 | depends on ARM64_4K_PAGES | |
637 | ||
638 | config ARM64_VA_BITS_42 | |
639 | bool "42-bit" | |
640 | depends on ARM64_64K_PAGES | |
641 | ||
44eaacf1 SP |
642 | config ARM64_VA_BITS_47 |
643 | bool "47-bit" | |
644 | depends on ARM64_16K_PAGES | |
645 | ||
c79b954b JL |
646 | config ARM64_VA_BITS_48 |
647 | bool "48-bit" | |
c79b954b | 648 | |
e41ceed0 JL |
649 | endchoice |
650 | ||
651 | config ARM64_VA_BITS | |
652 | int | |
21539939 | 653 | default 36 if ARM64_VA_BITS_36 |
e41ceed0 JL |
654 | default 39 if ARM64_VA_BITS_39 |
655 | default 42 if ARM64_VA_BITS_42 | |
44eaacf1 | 656 | default 47 if ARM64_VA_BITS_47 |
c79b954b | 657 | default 48 if ARM64_VA_BITS_48 |
e41ceed0 | 658 | |
a872013d WD |
659 | config CPU_BIG_ENDIAN |
660 | bool "Build big-endian kernel" | |
661 | help | |
662 | Say Y if you plan on running a kernel in big-endian mode. | |
663 | ||
f6e763b9 MB |
664 | config SCHED_MC |
665 | bool "Multi-core scheduler support" | |
f6e763b9 MB |
666 | help |
667 | Multi-core scheduler support improves the CPU scheduler's decision | |
668 | making when dealing with multi-core CPU chips at a cost of slightly | |
669 | increased overhead in some places. If unsure say N here. | |
670 | ||
671 | config SCHED_SMT | |
672 | bool "SMT scheduler support" | |
f6e763b9 MB |
673 | help |
674 | Improves the CPU scheduler's decision making when dealing with | |
675 | MultiThreading at a cost of slightly increased overhead in some | |
676 | places. If unsure say N here. | |
677 | ||
8c2c3df3 | 678 | config NR_CPUS |
62aa9655 GK |
679 | int "Maximum number of CPUs (2-4096)" |
680 | range 2 4096 | |
15942853 | 681 | # These have to remain sorted largest to smallest |
e3672649 | 682 | default "64" |
8c2c3df3 | 683 | |
9327e2c6 MR |
684 | config HOTPLUG_CPU |
685 | bool "Support for hot-pluggable CPUs" | |
217d453d | 686 | select GENERIC_IRQ_MIGRATION |
9327e2c6 MR |
687 | help |
688 | Say Y here to experiment with turning CPUs off and on. CPUs | |
689 | can be controlled through /sys/devices/system/cpu. | |
690 | ||
1a2db300 GK |
691 | # Common NUMA Features |
692 | config NUMA | |
693 | bool "Numa Memory Allocation and Scheduler Support" | |
0c2a6cce KW |
694 | select ACPI_NUMA if ACPI |
695 | select OF_NUMA | |
1a2db300 GK |
696 | help |
697 | Enable NUMA (Non Uniform Memory Access) support. | |
698 | ||
699 | The kernel will try to allocate memory used by a CPU on the | |
700 | local memory of the CPU and add some more | |
701 | NUMA awareness to the kernel. | |
702 | ||
703 | config NODES_SHIFT | |
704 | int "Maximum NUMA Nodes (as a power of 2)" | |
705 | range 1 10 | |
706 | default "2" | |
707 | depends on NEED_MULTIPLE_NODES | |
708 | help | |
709 | Specify the maximum number of NUMA Nodes available on the target | |
710 | system. Increases memory reserved to accommodate various tables. | |
711 | ||
712 | config USE_PERCPU_NUMA_NODE_ID | |
713 | def_bool y | |
714 | depends on NUMA | |
715 | ||
7af3a0a9 ZL |
716 | config HAVE_SETUP_PER_CPU_AREA |
717 | def_bool y | |
718 | depends on NUMA | |
719 | ||
720 | config NEED_PER_CPU_EMBED_FIRST_CHUNK | |
721 | def_bool y | |
722 | depends on NUMA | |
723 | ||
6d526ee2 AB |
724 | config HOLES_IN_ZONE |
725 | def_bool y | |
726 | depends on NUMA | |
727 | ||
8c2c3df3 | 728 | source kernel/Kconfig.preempt |
f90df5e2 | 729 | source kernel/Kconfig.hz |
8c2c3df3 | 730 | |
83863f25 LA |
731 | config ARCH_SUPPORTS_DEBUG_PAGEALLOC |
732 | def_bool y | |
733 | ||
8c2c3df3 CM |
734 | config ARCH_HAS_HOLES_MEMORYMODEL |
735 | def_bool y if SPARSEMEM | |
736 | ||
737 | config ARCH_SPARSEMEM_ENABLE | |
738 | def_bool y | |
739 | select SPARSEMEM_VMEMMAP_ENABLE | |
740 | ||
741 | config ARCH_SPARSEMEM_DEFAULT | |
742 | def_bool ARCH_SPARSEMEM_ENABLE | |
743 | ||
744 | config ARCH_SELECT_MEMORY_MODEL | |
745 | def_bool ARCH_SPARSEMEM_ENABLE | |
746 | ||
747 | config HAVE_ARCH_PFN_VALID | |
748 | def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM | |
749 | ||
750 | config HW_PERF_EVENTS | |
6475b2d8 MR |
751 | def_bool y |
752 | depends on ARM_PMU | |
8c2c3df3 | 753 | |
084bd298 SC |
754 | config SYS_SUPPORTS_HUGETLBFS |
755 | def_bool y | |
756 | ||
084bd298 | 757 | config ARCH_WANT_HUGE_PMD_SHARE |
21539939 | 758 | def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36) |
084bd298 | 759 | |
a41dc0e8 CM |
760 | config ARCH_HAS_CACHE_LINE_SIZE |
761 | def_bool y | |
762 | ||
8c2c3df3 CM |
763 | source "mm/Kconfig" |
764 | ||
a1ae65b2 AT |
765 | config SECCOMP |
766 | bool "Enable seccomp to safely compute untrusted bytecode" | |
767 | ---help--- | |
768 | This kernel feature is useful for number crunching applications | |
769 | that may need to compute untrusted bytecode during their | |
770 | execution. By using pipes or other transports made available to | |
771 | the process as file descriptors supporting the read/write | |
772 | syscalls, it's possible to isolate those applications in | |
773 | their own address space using seccomp. Once seccomp is | |
774 | enabled via prctl(PR_SET_SECCOMP), it cannot be disabled | |
775 | and the task is only allowed to execute a few safe syscalls | |
776 | defined by each seccomp mode. | |
777 | ||
dfd57bc3 SS |
778 | config PARAVIRT |
779 | bool "Enable paravirtualization code" | |
780 | help | |
781 | This changes the kernel so it can modify itself when it is run | |
782 | under a hypervisor, potentially improving performance significantly | |
783 | over full virtualization. | |
784 | ||
785 | config PARAVIRT_TIME_ACCOUNTING | |
786 | bool "Paravirtual steal time accounting" | |
787 | select PARAVIRT | |
788 | default n | |
789 | help | |
790 | Select this option to enable fine granularity task steal time | |
791 | accounting. Time spent executing other tasks in parallel with | |
792 | the current vCPU is discounted from the vCPU power. To account for | |
793 | that, there can be a small performance impact. | |
794 | ||
795 | If in doubt, say N here. | |
796 | ||
d28f6df1 GL |
797 | config KEXEC |
798 | depends on PM_SLEEP_SMP | |
799 | select KEXEC_CORE | |
800 | bool "kexec system call" | |
801 | ---help--- | |
802 | kexec is a system call that implements the ability to shutdown your | |
803 | current kernel, and to start another kernel. It is like a reboot | |
804 | but it is independent of the system firmware. And like a reboot | |
805 | you can start any kernel with it, not just Linux. | |
806 | ||
e62aaeac AT |
807 | config CRASH_DUMP |
808 | bool "Build kdump crash kernel" | |
809 | help | |
810 | Generate crash dump after being started by kexec. This should | |
811 | be normally only set in special crash dump kernels which are | |
812 | loaded in the main kernel with kexec-tools into a specially | |
813 | reserved region and then later executed after a crash by | |
814 | kdump/kexec. | |
815 | ||
816 | For more details see Documentation/kdump/kdump.txt | |
817 | ||
aa42aa13 SS |
818 | config XEN_DOM0 |
819 | def_bool y | |
820 | depends on XEN | |
821 | ||
822 | config XEN | |
c2ba1f7d | 823 | bool "Xen guest support on ARM64" |
aa42aa13 | 824 | depends on ARM64 && OF |
83862ccf | 825 | select SWIOTLB_XEN |
dfd57bc3 | 826 | select PARAVIRT |
aa42aa13 SS |
827 | help |
828 | Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64. | |
829 | ||
d03bb145 SC |
830 | config FORCE_MAX_ZONEORDER |
831 | int | |
832 | default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE) | |
44eaacf1 | 833 | default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE) |
d03bb145 | 834 | default "11" |
44eaacf1 SP |
835 | help |
836 | The kernel memory allocator divides physically contiguous memory | |
837 | blocks into "zones", where each zone is a power of two number of | |
838 | pages. This option selects the largest power of two that the kernel | |
839 | keeps in the memory allocator. If you need to allocate very large | |
840 | blocks of physically contiguous memory, then you may need to | |
841 | increase this value. | |
842 | ||
843 | This config option is actually maximum order plus one. For example, | |
844 | a value of 11 means that the largest free memory block is 2^10 pages. | |
845 | ||
846 | We make sure that we can allocate upto a HugePage size for each configuration. | |
847 | Hence we have : | |
848 | MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2 | |
849 | ||
850 | However for 4K, we choose a higher default value, 11 as opposed to 10, giving us | |
851 | 4M allocations matching the default size used by generic code. | |
d03bb145 | 852 | |
1b907f46 WD |
853 | menuconfig ARMV8_DEPRECATED |
854 | bool "Emulate deprecated/obsolete ARMv8 instructions" | |
855 | depends on COMPAT | |
6cfa7cc4 | 856 | depends on SYSCTL |
1b907f46 WD |
857 | help |
858 | Legacy software support may require certain instructions | |
859 | that have been deprecated or obsoleted in the architecture. | |
860 | ||
861 | Enable this config to enable selective emulation of these | |
862 | features. | |
863 | ||
864 | If unsure, say Y | |
865 | ||
866 | if ARMV8_DEPRECATED | |
867 | ||
868 | config SWP_EMULATION | |
869 | bool "Emulate SWP/SWPB instructions" | |
870 | help | |
871 | ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that | |
872 | they are always undefined. Say Y here to enable software | |
873 | emulation of these instructions for userspace using LDXR/STXR. | |
874 | ||
875 | In some older versions of glibc [<=2.8] SWP is used during futex | |
876 | trylock() operations with the assumption that the code will not | |
877 | be preempted. This invalid assumption may be more likely to fail | |
878 | with SWP emulation enabled, leading to deadlock of the user | |
879 | application. | |
880 | ||
881 | NOTE: when accessing uncached shared regions, LDXR/STXR rely | |
882 | on an external transaction monitoring block called a global | |
883 | monitor to maintain update atomicity. If your system does not | |
884 | implement a global monitor, this option can cause programs that | |
885 | perform SWP operations to uncached memory to deadlock. | |
886 | ||
887 | If unsure, say Y | |
888 | ||
889 | config CP15_BARRIER_EMULATION | |
890 | bool "Emulate CP15 Barrier instructions" | |
891 | help | |
892 | The CP15 barrier instructions - CP15ISB, CP15DSB, and | |
893 | CP15DMB - are deprecated in ARMv8 (and ARMv7). It is | |
894 | strongly recommended to use the ISB, DSB, and DMB | |
895 | instructions instead. | |
896 | ||
897 | Say Y here to enable software emulation of these | |
898 | instructions for AArch32 userspace code. When this option is | |
899 | enabled, CP15 barrier usage is traced which can help | |
900 | identify software that needs updating. | |
901 | ||
902 | If unsure, say Y | |
903 | ||
2d888f48 SP |
904 | config SETEND_EMULATION |
905 | bool "Emulate SETEND instruction" | |
906 | help | |
907 | The SETEND instruction alters the data-endianness of the | |
908 | AArch32 EL0, and is deprecated in ARMv8. | |
909 | ||
910 | Say Y here to enable software emulation of the instruction | |
911 | for AArch32 userspace code. | |
912 | ||
913 | Note: All the cpus on the system must have mixed endian support at EL0 | |
914 | for this feature to be enabled. If a new CPU - which doesn't support mixed | |
915 | endian - is hotplugged in after this feature has been enabled, there could | |
916 | be unexpected results in the applications. | |
917 | ||
918 | If unsure, say Y | |
1b907f46 WD |
919 | endif |
920 | ||
ba42822a CM |
921 | config ARM64_SW_TTBR0_PAN |
922 | bool "Emulate Privileged Access Never using TTBR0_EL1 switching" | |
923 | help | |
924 | Enabling this option prevents the kernel from accessing | |
925 | user-space memory directly by pointing TTBR0_EL1 to a reserved | |
926 | zeroed area and reserved ASID. The user access routines | |
927 | restore the valid TTBR0_EL1 temporarily. | |
928 | ||
0e4a0709 WD |
929 | menu "ARMv8.1 architectural features" |
930 | ||
931 | config ARM64_HW_AFDBM | |
932 | bool "Support for hardware updates of the Access and Dirty page flags" | |
933 | default y | |
934 | help | |
935 | The ARMv8.1 architecture extensions introduce support for | |
936 | hardware updates of the access and dirty information in page | |
937 | table entries. When enabled in TCR_EL1 (HA and HD bits) on | |
938 | capable processors, accesses to pages with PTE_AF cleared will | |
939 | set this bit instead of raising an access flag fault. | |
940 | Similarly, writes to read-only pages with the DBM bit set will | |
941 | clear the read-only bit (AP[2]) instead of raising a | |
942 | permission fault. | |
943 | ||
944 | Kernels built with this configuration option enabled continue | |
945 | to work on pre-ARMv8.1 hardware and the performance impact is | |
946 | minimal. If unsure, say Y. | |
947 | ||
948 | config ARM64_PAN | |
949 | bool "Enable support for Privileged Access Never (PAN)" | |
950 | default y | |
951 | help | |
952 | Privileged Access Never (PAN; part of the ARMv8.1 Extensions) | |
953 | prevents the kernel or hypervisor from accessing user-space (EL0) | |
954 | memory directly. | |
955 | ||
956 | Choosing this option will cause any unprotected (not using | |
957 | copy_to_user et al) memory access to fail with a permission fault. | |
958 | ||
959 | The feature is detected at runtime, and will remain as a 'nop' | |
960 | instruction if the cpu does not implement the feature. | |
961 | ||
962 | config ARM64_LSE_ATOMICS | |
963 | bool "Atomic instructions" | |
964 | help | |
965 | As part of the Large System Extensions, ARMv8.1 introduces new | |
966 | atomic instructions that are designed specifically to scale in | |
967 | very large systems. | |
968 | ||
969 | Say Y here to make use of these instructions for the in-kernel | |
970 | atomic routines. This incurs a small overhead on CPUs that do | |
971 | not support these instructions and requires the kernel to be | |
972 | built with binutils >= 2.25. | |
973 | ||
1f364c8c MZ |
974 | config ARM64_VHE |
975 | bool "Enable support for Virtualization Host Extensions (VHE)" | |
976 | default y | |
977 | help | |
978 | Virtualization Host Extensions (VHE) allow the kernel to run | |
979 | directly at EL2 (instead of EL1) on processors that support | |
980 | it. This leads to better performance for KVM, as they reduce | |
981 | the cost of the world switch. | |
982 | ||
983 | Selecting this option allows the VHE feature to be detected | |
984 | at runtime, and does not affect processors that do not | |
985 | implement this feature. | |
986 | ||
0e4a0709 WD |
987 | endmenu |
988 | ||
f993318b WD |
989 | menu "ARMv8.2 architectural features" |
990 | ||
57f4959b JM |
991 | config ARM64_UAO |
992 | bool "Enable support for User Access Override (UAO)" | |
993 | default y | |
994 | help | |
995 | User Access Override (UAO; part of the ARMv8.2 Extensions) | |
996 | causes the 'unprivileged' variant of the load/store instructions to | |
83fc61a5 | 997 | be overridden to be privileged. |
57f4959b JM |
998 | |
999 | This option changes get_user() and friends to use the 'unprivileged' | |
1000 | variant of the load/store instructions. This ensures that user-space | |
1001 | really did have access to the supplied memory. When addr_limit is | |
1002 | set to kernel memory the UAO bit will be set, allowing privileged | |
1003 | access to kernel memory. | |
1004 | ||
1005 | Choosing this option will cause copy_to_user() et al to use user-space | |
1006 | memory permissions. | |
1007 | ||
1008 | The feature is detected at runtime, the kernel will use the | |
1009 | regular load/store instructions if the cpu does not implement the | |
1010 | feature. | |
1011 | ||
d50e071f RM |
1012 | config ARM64_PMEM |
1013 | bool "Enable support for persistent memory" | |
1014 | select ARCH_HAS_PMEM_API | |
5d7bdeb1 | 1015 | select ARCH_HAS_UACCESS_FLUSHCACHE |
d50e071f RM |
1016 | help |
1017 | Say Y to enable support for the persistent memory API based on the | |
1018 | ARMv8.2 DCPoP feature. | |
1019 | ||
1020 | The feature is detected at runtime, and the kernel will use DC CVAC | |
1021 | operations if DC CVAP is not supported (following the behaviour of | |
1022 | DC CVAP itself if the system does not define a point of persistence). | |
1023 | ||
f993318b WD |
1024 | endmenu |
1025 | ||
ddd25ad1 DM |
1026 | config ARM64_SVE |
1027 | bool "ARM Scalable Vector Extension support" | |
1028 | default y | |
1029 | help | |
1030 | The Scalable Vector Extension (SVE) is an extension to the AArch64 | |
1031 | execution state which complements and extends the SIMD functionality | |
1032 | of the base architecture to support much larger vectors and to enable | |
1033 | additional vectorisation opportunities. | |
1034 | ||
1035 | To enable use of this extension on CPUs that implement it, say Y. | |
1036 | ||
fd045f6c AB |
1037 | config ARM64_MODULE_CMODEL_LARGE |
1038 | bool | |
1039 | ||
1040 | config ARM64_MODULE_PLTS | |
1041 | bool | |
1042 | select ARM64_MODULE_CMODEL_LARGE | |
1043 | select HAVE_MOD_ARCH_SPECIFIC | |
1044 | ||
1e48ef7f AB |
1045 | config RELOCATABLE |
1046 | bool | |
1047 | help | |
1048 | This builds the kernel as a Position Independent Executable (PIE), | |
1049 | which retains all relocation metadata required to relocate the | |
1050 | kernel binary at runtime to a different virtual address than the | |
1051 | address it was linked at. | |
1052 | Since AArch64 uses the RELA relocation format, this requires a | |
1053 | relocation pass at runtime even if the kernel is loaded at the | |
1054 | same address it was linked at. | |
1055 | ||
f80fb3a3 AB |
1056 | config RANDOMIZE_BASE |
1057 | bool "Randomize the address of the kernel image" | |
b9c220b5 | 1058 | select ARM64_MODULE_PLTS if MODULES |
f80fb3a3 AB |
1059 | select RELOCATABLE |
1060 | help | |
1061 | Randomizes the virtual address at which the kernel image is | |
1062 | loaded, as a security feature that deters exploit attempts | |
1063 | relying on knowledge of the location of kernel internals. | |
1064 | ||
1065 | It is the bootloader's job to provide entropy, by passing a | |
1066 | random u64 value in /chosen/kaslr-seed at kernel entry. | |
1067 | ||
2b5fe07a AB |
1068 | When booting via the UEFI stub, it will invoke the firmware's |
1069 | EFI_RNG_PROTOCOL implementation (if available) to supply entropy | |
1070 | to the kernel proper. In addition, it will randomise the physical | |
1071 | location of the kernel Image as well. | |
1072 | ||
f80fb3a3 AB |
1073 | If unsure, say N. |
1074 | ||
1075 | config RANDOMIZE_MODULE_REGION_FULL | |
1076 | bool "Randomize the module region independently from the core kernel" | |
e71a4e1b | 1077 | depends on RANDOMIZE_BASE |
f80fb3a3 AB |
1078 | default y |
1079 | help | |
1080 | Randomizes the location of the module region without considering the | |
1081 | location of the core kernel. This way, it is impossible for modules | |
1082 | to leak information about the location of core kernel data structures | |
1083 | but it does imply that function calls between modules and the core | |
1084 | kernel will need to be resolved via veneers in the module PLT. | |
1085 | ||
1086 | When this option is not set, the module region will be randomized over | |
1087 | a limited range that contains the [_stext, _etext] interval of the | |
1088 | core kernel, so branch relocations are always in range. | |
1089 | ||
8c2c3df3 CM |
1090 | endmenu |
1091 | ||
1092 | menu "Boot options" | |
1093 | ||
5e89c55e LP |
1094 | config ARM64_ACPI_PARKING_PROTOCOL |
1095 | bool "Enable support for the ARM64 ACPI parking protocol" | |
1096 | depends on ACPI | |
1097 | help | |
1098 | Enable support for the ARM64 ACPI parking protocol. If disabled | |
1099 | the kernel will not allow booting through the ARM64 ACPI parking | |
1100 | protocol even if the corresponding data is present in the ACPI | |
1101 | MADT table. | |
1102 | ||
8c2c3df3 CM |
1103 | config CMDLINE |
1104 | string "Default kernel command string" | |
1105 | default "" | |
1106 | help | |
1107 | Provide a set of default command-line options at build time by | |
1108 | entering them here. As a minimum, you should specify the the | |
1109 | root device (e.g. root=/dev/nfs). | |
1110 | ||
1111 | config CMDLINE_FORCE | |
1112 | bool "Always use the default kernel command string" | |
1113 | help | |
1114 | Always use the default kernel command string, even if the boot | |
1115 | loader passes other arguments to the kernel. | |
1116 | This is useful if you cannot or don't want to change the | |
1117 | command-line options your boot loader passes to the kernel. | |
1118 | ||
f4f75ad5 AB |
1119 | config EFI_STUB |
1120 | bool | |
1121 | ||
f84d0275 MS |
1122 | config EFI |
1123 | bool "UEFI runtime support" | |
1124 | depends on OF && !CPU_BIG_ENDIAN | |
b472db6c | 1125 | depends on KERNEL_MODE_NEON |
f84d0275 MS |
1126 | select LIBFDT |
1127 | select UCS2_STRING | |
1128 | select EFI_PARAMS_FROM_FDT | |
e15dd494 | 1129 | select EFI_RUNTIME_WRAPPERS |
f4f75ad5 AB |
1130 | select EFI_STUB |
1131 | select EFI_ARMSTUB | |
f84d0275 MS |
1132 | default y |
1133 | help | |
1134 | This option provides support for runtime services provided | |
1135 | by UEFI firmware (such as non-volatile variables, realtime | |
3c7f2550 MS |
1136 | clock, and platform reset). A UEFI stub is also provided to |
1137 | allow the kernel to be booted as an EFI application. This | |
1138 | is only useful on systems that have UEFI firmware. | |
f84d0275 | 1139 | |
d1ae8c00 YL |
1140 | config DMI |
1141 | bool "Enable support for SMBIOS (DMI) tables" | |
1142 | depends on EFI | |
1143 | default y | |
1144 | help | |
1145 | This enables SMBIOS/DMI feature for systems. | |
1146 | ||
1147 | This option is only useful on systems that have UEFI firmware. | |
1148 | However, even with this option, the resultant kernel should | |
1149 | continue to boot on existing non-UEFI platforms. | |
1150 | ||
8c2c3df3 CM |
1151 | endmenu |
1152 | ||
1153 | menu "Userspace binary formats" | |
1154 | ||
1155 | source "fs/Kconfig.binfmt" | |
1156 | ||
1157 | config COMPAT | |
1158 | bool "Kernel support for 32-bit EL0" | |
755e70b7 | 1159 | depends on ARM64_4K_PAGES || EXPERT |
2e449048 | 1160 | select COMPAT_BINFMT_ELF if BINFMT_ELF |
af1839eb | 1161 | select HAVE_UID16 |
84b9e9b4 | 1162 | select OLD_SIGSUSPEND3 |
51682036 | 1163 | select COMPAT_OLD_SIGACTION |
8c2c3df3 CM |
1164 | help |
1165 | This option enables support for a 32-bit EL0 running under a 64-bit | |
1166 | kernel at EL1. AArch32-specific components such as system calls, | |
1167 | the user helper functions, VFP support and the ptrace interface are | |
1168 | handled appropriately by the kernel. | |
1169 | ||
44eaacf1 SP |
1170 | If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware |
1171 | that you will only be able to execute AArch32 binaries that were compiled | |
1172 | with page size aligned segments. | |
a8fcd8b1 | 1173 | |
8c2c3df3 CM |
1174 | If you want to execute 32-bit userspace applications, say Y. |
1175 | ||
1176 | config SYSVIPC_COMPAT | |
1177 | def_bool y | |
1178 | depends on COMPAT && SYSVIPC | |
1179 | ||
1180 | endmenu | |
1181 | ||
166936ba LP |
1182 | menu "Power management options" |
1183 | ||
1184 | source "kernel/power/Kconfig" | |
1185 | ||
82869ac5 JM |
1186 | config ARCH_HIBERNATION_POSSIBLE |
1187 | def_bool y | |
1188 | depends on CPU_PM | |
1189 | ||
1190 | config ARCH_HIBERNATION_HEADER | |
1191 | def_bool y | |
1192 | depends on HIBERNATION | |
1193 | ||
166936ba LP |
1194 | config ARCH_SUSPEND_POSSIBLE |
1195 | def_bool y | |
1196 | ||
166936ba LP |
1197 | endmenu |
1198 | ||
1307220d LP |
1199 | menu "CPU Power Management" |
1200 | ||
1201 | source "drivers/cpuidle/Kconfig" | |
1202 | ||
52e7e816 RH |
1203 | source "drivers/cpufreq/Kconfig" |
1204 | ||
1205 | endmenu | |
1206 | ||
8c2c3df3 CM |
1207 | source "net/Kconfig" |
1208 | ||
1209 | source "drivers/Kconfig" | |
1210 | ||
f84d0275 MS |
1211 | source "drivers/firmware/Kconfig" |
1212 | ||
b6a02173 GG |
1213 | source "drivers/acpi/Kconfig" |
1214 | ||
8c2c3df3 CM |
1215 | source "fs/Kconfig" |
1216 | ||
c3eb5b14 MZ |
1217 | source "arch/arm64/kvm/Kconfig" |
1218 | ||
8c2c3df3 CM |
1219 | source "arch/arm64/Kconfig.debug" |
1220 | ||
1221 | source "security/Kconfig" | |
1222 | ||
1223 | source "crypto/Kconfig" | |
2c98833a AB |
1224 | if CRYPTO |
1225 | source "arch/arm64/crypto/Kconfig" | |
1226 | endif | |
8c2c3df3 CM |
1227 | |
1228 | source "lib/Kconfig" |