]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm64/Kconfig
arm64: module: don't BUG when exceeding preallocated PLT count
[mirror_ubuntu-hirsute-kernel.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
5f1ae4eb 5 select ACPI_GTDT if ACPI
c6bb8f89 6 select ACPI_IORT if ACPI
6933de0c 7 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 8 select ACPI_MCFG if ACPI
888125a7 9 select ACPI_SPCR_TABLE if ACPI
1d8f51d4 10 select ARCH_CLOCKSOURCE_DATA
ec6d06ef 11 select ARCH_HAS_DEBUG_VIRTUAL
21266be9 12 select ARCH_HAS_DEVMEM_IS_ALLOWED
38b04a74 13 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
2b68f6ca 14 select ARCH_HAS_ELF_RANDOMIZE
6974f0c4 15 select ARCH_HAS_FORTIFY_SOURCE
957e3fac 16 select ARCH_HAS_GCOV_PROFILE_ALL
e1073d1e 17 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
5e4c7549 18 select ARCH_HAS_KCOV
f1e3a12b 19 select ARCH_HAS_MEMBARRIER_SYNC_CORE
1f85b42a 20 select ARCH_HAS_PHYS_TO_DMA
d2852a22 21 select ARCH_HAS_SET_MEMORY
308c09f1 22 select ARCH_HAS_SG_CHAIN
ad21fc4f
LA
23 select ARCH_HAS_STRICT_KERNEL_RWX
24 select ARCH_HAS_STRICT_MODULE_RWX
1f85008e 25 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
396a5d4a 26 select ARCH_HAVE_NMI_SAFE_CMPXCHG
087133ac
WD
27 select ARCH_INLINE_READ_LOCK if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
30 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
34 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
38 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
42 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
c63c8700 43 select ARCH_USE_CMPXCHG_LOCKREF
087133ac 44 select ARCH_USE_QUEUED_RWLOCKS
c484f256 45 select ARCH_SUPPORTS_MEMORY_FAILURE
4badad35 46 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 47 select ARCH_SUPPORTS_NUMA_BALANCING
6212a512 48 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 49 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 50 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 51 select ARM_AMBA
1aee5d7a 52 select ARM_ARCH_TIMER
c4188edc 53 select ARM_GIC
875cbf3e 54 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 55 select ARM_GIC_V2M if PCI
021f6537 56 select ARM_GIC_V3
3ee80364 57 select ARM_GIC_V3_ITS if PCI
bff60792 58 select ARM_PSCI_FW
adace895 59 select BUILDTIME_EXTABLE_SORT
db2789b5 60 select CLONE_BACKWARDS
7ca2ef33 61 select COMMON_CLK
166936ba 62 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 63 select DCACHE_WORD_ACCESS
0d8488ac 64 select DMA_DIRECT_OPS
ef37566c 65 select EDAC_SUPPORT
2f34f173 66 select FRAME_POINTER
d4932f9e 67 select GENERIC_ALLOCATOR
2ef7a295 68 select GENERIC_ARCH_TOPOLOGY
8c2c3df3 69 select GENERIC_CLOCKEVENTS
4b3dc967 70 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 71 select GENERIC_CPU_AUTOPROBE
bf4b558e 72 select GENERIC_EARLY_IOREMAP
2314ee4d 73 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
74 select GENERIC_IRQ_PROBE
75 select GENERIC_IRQ_SHOW
6544e67b 76 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 77 select GENERIC_PCI_IOMAP
65cd4f6c 78 select GENERIC_SCHED_CLOCK
8c2c3df3 79 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
80 select GENERIC_STRNCPY_FROM_USER
81 select GENERIC_STRNLEN_USER
8c2c3df3 82 select GENERIC_TIME_VSYSCALL
a1ddc74a 83 select HANDLE_DOMAIN_IRQ
8c2c3df3 84 select HARDIRQS_SW_RESEND
9f9a35a7 85 select HAVE_ACPI_APEI if (ACPI && EFI)
5284e1b4 86 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 87 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 88 select HAVE_ARCH_BITREVERSE
324420bf 89 select HAVE_ARCH_HUGE_VMAP
9732cafd 90 select HAVE_ARCH_JUMP_LABEL
e17d8025 91 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 92 select HAVE_ARCH_KGDB
8f0d3aa9
DC
93 select HAVE_ARCH_MMAP_RND_BITS
94 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 95 select HAVE_ARCH_SECCOMP_FILTER
9e8084d3 96 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
8c2c3df3 97 select HAVE_ARCH_TRACEHOOK
8ee70879 98 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
e3067861 99 select HAVE_ARCH_VMAP_STACK
8ee70879 100 select HAVE_ARM_SMCCC
6077776b 101 select HAVE_EBPF_JIT
af64d2aa 102 select HAVE_C_RECORDMCOUNT
c0c264ae 103 select HAVE_CC_STACKPROTECTOR
5284e1b4 104 select HAVE_CMPXCHG_DOUBLE
95eff6b2 105 select HAVE_CMPXCHG_LOCAL
8ee70879 106 select HAVE_CONTEXT_TRACKING
9b2a60c4 107 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 108 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 109 select HAVE_DMA_API_DEBUG
6ac2104d 110 select HAVE_DMA_CONTIGUOUS
bd7d38db 111 select HAVE_DYNAMIC_FTRACE
50afc33a 112 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 113 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
114 select HAVE_FUNCTION_TRACER
115 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 116 select HAVE_GCC_PLUGINS
8c2c3df3 117 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 118 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 119 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 120 select HAVE_MEMBLOCK
1a2db300 121 select HAVE_MEMBLOCK_NODE_MAP if NUMA
396a5d4a 122 select HAVE_NMI
55834a77 123 select HAVE_PATA_PLATFORM
8c2c3df3 124 select HAVE_PERF_EVENTS
2ee0d7fd
JP
125 select HAVE_PERF_REGS
126 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 127 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 128 select HAVE_RCU_TABLE_FREE
055b1212 129 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 130 select HAVE_KPROBES
cd1ee3b1 131 select HAVE_KRETPROBES
876945db 132 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 133 select IRQ_DOMAIN
e8557d1f 134 select IRQ_FORCED_THREADING
fea2acaa 135 select MODULES_USE_ELF_RELA
8c2c3df3
CM
136 select NO_BOOTMEM
137 select OF
138 select OF_EARLY_FLATTREE
9bf14b7c 139 select OF_RESERVED_MEM
0cb0786b 140 select PCI_ECAM if ACPI
aa1e8ec1
CM
141 select POWER_RESET
142 select POWER_SUPPLY
4adcec11 143 select REFCOUNT_FULL
8c2c3df3 144 select SPARSE_IRQ
7ac57a89 145 select SYSCTL_EXCEPTION_TRACE
c02433dd 146 select THREAD_INFO_IN_TASK
8c2c3df3
CM
147 help
148 ARM 64-bit (AArch64) Linux support.
149
150config 64BIT
151 def_bool y
152
153config ARCH_PHYS_ADDR_T_64BIT
154 def_bool y
155
156config MMU
157 def_bool y
158
030c4d24
MR
159config ARM64_PAGE_SHIFT
160 int
161 default 16 if ARM64_64K_PAGES
162 default 14 if ARM64_16K_PAGES
163 default 12
164
165config ARM64_CONT_SHIFT
166 int
167 default 5 if ARM64_64K_PAGES
168 default 7 if ARM64_16K_PAGES
169 default 4
170
8f0d3aa9
DC
171config ARCH_MMAP_RND_BITS_MIN
172 default 14 if ARM64_64K_PAGES
173 default 16 if ARM64_16K_PAGES
174 default 18
175
176# max bits determined by the following formula:
177# VA_BITS - PAGE_SHIFT - 3
178config ARCH_MMAP_RND_BITS_MAX
179 default 19 if ARM64_VA_BITS=36
180 default 24 if ARM64_VA_BITS=39
181 default 27 if ARM64_VA_BITS=42
182 default 30 if ARM64_VA_BITS=47
183 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
184 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
185 default 33 if ARM64_VA_BITS=48
186 default 14 if ARM64_64K_PAGES
187 default 16 if ARM64_16K_PAGES
188 default 18
189
190config ARCH_MMAP_RND_COMPAT_BITS_MIN
191 default 7 if ARM64_64K_PAGES
192 default 9 if ARM64_16K_PAGES
193 default 11
194
195config ARCH_MMAP_RND_COMPAT_BITS_MAX
196 default 16
197
ce816fa8 198config NO_IOPORT_MAP
d1e6dc91 199 def_bool y if !PCI
8c2c3df3
CM
200
201config STACKTRACE_SUPPORT
202 def_bool y
203
bf0c4e04
JVS
204config ILLEGAL_POINTER_VALUE
205 hex
206 default 0xdead000000000000
207
8c2c3df3
CM
208config LOCKDEP_SUPPORT
209 def_bool y
210
211config TRACE_IRQFLAGS_SUPPORT
212 def_bool y
213
c209f799 214config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
215 def_bool y
216
9fb7410f
DM
217config GENERIC_BUG
218 def_bool y
219 depends on BUG
220
221config GENERIC_BUG_RELATIVE_POINTERS
222 def_bool y
223 depends on GENERIC_BUG
224
8c2c3df3
CM
225config GENERIC_HWEIGHT
226 def_bool y
227
228config GENERIC_CSUM
229 def_bool y
230
231config GENERIC_CALIBRATE_DELAY
232 def_bool y
233
ad67f5a6 234config ZONE_DMA32
8c2c3df3
CM
235 def_bool y
236
e585513b 237config HAVE_GENERIC_GUP
29e56940
SC
238 def_bool y
239
8c2c3df3
CM
240config ARCH_DMA_ADDR_T_64BIT
241 def_bool y
242
243config NEED_DMA_MAP_STATE
244 def_bool y
245
246config NEED_SG_DMA_LENGTH
247 def_bool y
248
4b3dc967
WD
249config SMP
250 def_bool y
251
8c2c3df3
CM
252config SWIOTLB
253 def_bool y
254
255config IOMMU_HELPER
256 def_bool SWIOTLB
257
4cfb3613
AB
258config KERNEL_MODE_NEON
259 def_bool y
260
92cc15fc
RH
261config FIX_EARLYCON_MEM
262 def_bool y
263
9f25e6ad
KS
264config PGTABLE_LEVELS
265 int
21539939 266 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
267 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
268 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
269 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
270 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
271 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 272
9842ceae
PA
273config ARCH_SUPPORTS_UPROBES
274 def_bool y
275
8f360948
AB
276config ARCH_PROC_KCORE_TEXT
277 def_bool y
278
8c2c3df3
CM
279source "init/Kconfig"
280
281source "kernel/Kconfig.freezer"
282
6a377491 283source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
284
285menu "Bus support"
286
d1e6dc91
LD
287config PCI
288 bool "PCI support"
289 help
290 This feature enables support for PCI bus system. If you say Y
291 here, the kernel will include drivers and infrastructure code
292 to support PCI bus devices.
293
294config PCI_DOMAINS
295 def_bool PCI
296
297config PCI_DOMAINS_GENERIC
298 def_bool PCI
299
300config PCI_SYSCALL
301 def_bool PCI
302
303source "drivers/pci/Kconfig"
d1e6dc91 304
8c2c3df3
CM
305endmenu
306
307menu "Kernel Features"
308
c0a01b84
AP
309menu "ARM errata workarounds via the alternatives framework"
310
311config ARM64_ERRATUM_826319
312 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
313 default y
314 help
315 This option adds an alternative code sequence to work around ARM
316 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
317 AXI master interface and an L2 cache.
318
319 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
320 and is unable to accept a certain write via this interface, it will
321 not progress on read data presented on the read data channel and the
322 system can deadlock.
323
324 The workaround promotes data cache clean instructions to
325 data cache clean-and-invalidate.
326 Please note that this does not necessarily enable the workaround,
327 as it depends on the alternative framework, which will only patch
328 the kernel if an affected CPU is detected.
329
330 If unsure, say Y.
331
332config ARM64_ERRATUM_827319
333 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
334 default y
335 help
336 This option adds an alternative code sequence to work around ARM
337 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
338 master interface and an L2 cache.
339
340 Under certain conditions this erratum can cause a clean line eviction
341 to occur at the same time as another transaction to the same address
342 on the AMBA 5 CHI interface, which can cause data corruption if the
343 interconnect reorders the two transactions.
344
345 The workaround promotes data cache clean instructions to
346 data cache clean-and-invalidate.
347 Please note that this does not necessarily enable the workaround,
348 as it depends on the alternative framework, which will only patch
349 the kernel if an affected CPU is detected.
350
351 If unsure, say Y.
352
353config ARM64_ERRATUM_824069
354 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
355 default y
356 help
357 This option adds an alternative code sequence to work around ARM
358 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
359 to a coherent interconnect.
360
361 If a Cortex-A53 processor is executing a store or prefetch for
362 write instruction at the same time as a processor in another
363 cluster is executing a cache maintenance operation to the same
364 address, then this erratum might cause a clean cache line to be
365 incorrectly marked as dirty.
366
367 The workaround promotes data cache clean instructions to
368 data cache clean-and-invalidate.
369 Please note that this option does not necessarily enable the
370 workaround, as it depends on the alternative framework, which will
371 only patch the kernel if an affected CPU is detected.
372
373 If unsure, say Y.
374
375config ARM64_ERRATUM_819472
376 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
377 default y
378 help
379 This option adds an alternative code sequence to work around ARM
380 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
381 present when it is connected to a coherent interconnect.
382
383 If the processor is executing a load and store exclusive sequence at
384 the same time as a processor in another cluster is executing a cache
385 maintenance operation to the same address, then this erratum might
386 cause data corruption.
387
388 The workaround promotes data cache clean instructions to
389 data cache clean-and-invalidate.
390 Please note that this does not necessarily enable the workaround,
391 as it depends on the alternative framework, which will only patch
392 the kernel if an affected CPU is detected.
393
394 If unsure, say Y.
395
396config ARM64_ERRATUM_832075
397 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
398 default y
399 help
400 This option adds an alternative code sequence to work around ARM
401 erratum 832075 on Cortex-A57 parts up to r1p2.
402
403 Affected Cortex-A57 parts might deadlock when exclusive load/store
404 instructions to Write-Back memory are mixed with Device loads.
405
406 The workaround is to promote device loads to use Load-Acquire
407 semantics.
408 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
409 as it depends on the alternative framework, which will only patch
410 the kernel if an affected CPU is detected.
411
412 If unsure, say Y.
413
414config ARM64_ERRATUM_834220
415 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
416 depends on KVM
417 default y
418 help
419 This option adds an alternative code sequence to work around ARM
420 erratum 834220 on Cortex-A57 parts up to r1p2.
421
422 Affected Cortex-A57 parts might report a Stage 2 translation
423 fault as the result of a Stage 1 fault for load crossing a
424 page boundary when there is a permission or device memory
425 alignment fault at Stage 1 and a translation fault at Stage 2.
426
427 The workaround is to verify that the Stage 1 translation
428 doesn't generate a fault before handling the Stage 2 fault.
429 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
430 as it depends on the alternative framework, which will only patch
431 the kernel if an affected CPU is detected.
432
433 If unsure, say Y.
434
905e8c5d
WD
435config ARM64_ERRATUM_845719
436 bool "Cortex-A53: 845719: a load might read incorrect data"
437 depends on COMPAT
438 default y
439 help
440 This option adds an alternative code sequence to work around ARM
441 erratum 845719 on Cortex-A53 parts up to r0p4.
442
443 When running a compat (AArch32) userspace on an affected Cortex-A53
444 part, a load at EL0 from a virtual address that matches the bottom 32
445 bits of the virtual address used by a recent load at (AArch64) EL1
446 might return incorrect data.
447
448 The workaround is to write the contextidr_el1 register on exception
449 return to a 32-bit task.
450 Please note that this does not necessarily enable the workaround,
451 as it depends on the alternative framework, which will only patch
452 the kernel if an affected CPU is detected.
453
454 If unsure, say Y.
455
df057cc7
WD
456config ARM64_ERRATUM_843419
457 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 458 default y
6ffe9923 459 select ARM64_MODULE_CMODEL_LARGE if MODULES
df057cc7 460 help
6ffe9923
WD
461 This option links the kernel with '--fix-cortex-a53-843419' and
462 builds modules using the large memory model in order to avoid the use
463 of the ADRP instruction, which can cause a subsequent memory access
464 to use an incorrect address on Cortex-A53 parts up to r0p4.
df057cc7
WD
465
466 If unsure, say Y.
467
94100970
RR
468config CAVIUM_ERRATUM_22375
469 bool "Cavium erratum 22375, 24313"
470 default y
471 help
472 Enable workaround for erratum 22375, 24313.
473
474 This implements two gicv3-its errata workarounds for ThunderX. Both
475 with small impact affecting only ITS table allocation.
476
477 erratum 22375: only alloc 8MB table size
478 erratum 24313: ignore memory access type
479
480 The fixes are in ITS initialization and basically ignore memory access
481 type and table size provided by the TYPER and BASER registers.
482
483 If unsure, say Y.
484
fbf8f40e
GK
485config CAVIUM_ERRATUM_23144
486 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
487 depends on NUMA
488 default y
489 help
490 ITS SYNC command hang for cross node io and collections/cpu mapping.
491
492 If unsure, say Y.
493
6d4e11c5
RR
494config CAVIUM_ERRATUM_23154
495 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
496 default y
497 help
498 The gicv3 of ThunderX requires a modified version for
499 reading the IAR status to ensure data synchronization
500 (access to icc_iar1_el1 is not sync'ed before and after).
501
502 If unsure, say Y.
503
104a0c02
AP
504config CAVIUM_ERRATUM_27456
505 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
506 default y
507 help
508 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
509 instructions may cause the icache to become corrupted if it
510 contains data for a non-current ASID. The fix is to
511 invalidate the icache when changing the mm context.
512
513 If unsure, say Y.
514
690a3415
DD
515config CAVIUM_ERRATUM_30115
516 bool "Cavium erratum 30115: Guest may disable interrupts in host"
517 default y
518 help
519 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
520 1.2, and T83 Pass 1.0, KVM guest execution may disable
521 interrupts in host. Trapping both GICv3 group-0 and group-1
522 accesses sidesteps the issue.
523
524 If unsure, say Y.
525
38fd94b0
CC
526config QCOM_FALKOR_ERRATUM_1003
527 bool "Falkor E1003: Incorrect translation due to ASID change"
528 default y
38fd94b0
CC
529 help
530 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
d1777e68
WD
531 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
532 in TTBR1_EL1, this situation only occurs in the entry trampoline and
533 then only for entries in the walk cache, since the leaf translation
534 is unchanged. Work around the erratum by invalidating the walk cache
535 entries for the trampoline before entering the kernel proper.
38fd94b0 536
d9ff80f8
CC
537config QCOM_FALKOR_ERRATUM_1009
538 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
539 default y
540 help
541 On Falkor v1, the CPU may prematurely complete a DSB following a
542 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
543 one more time to fix the issue.
544
545 If unsure, say Y.
546
90922a2d
SD
547config QCOM_QDF2400_ERRATUM_0065
548 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
549 default y
550 help
551 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
552 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
553 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
554
555 If unsure, say Y.
556
558b0165
AB
557config SOCIONEXT_SYNQUACER_PREITS
558 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
559 default y
560 help
561 Socionext Synquacer SoCs implement a separate h/w block to generate
562 MSI doorbell writes with non-zero values for the device ID.
563
5c9a882e
MZ
564 If unsure, say Y.
565
566config HISILICON_ERRATUM_161600802
567 bool "Hip07 161600802: Erroneous redistributor VLPI base"
568 default y
569 help
570 The HiSilicon Hip07 SoC usees the wrong redistributor base
571 when issued ITS commands such as VMOVP and VMAPP, and requires
572 a 128kB offset to be applied to the target address in this commands.
573
558b0165 574 If unsure, say Y.
932b50c7
SD
575
576config QCOM_FALKOR_ERRATUM_E1041
577 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
578 default y
579 help
580 Falkor CPU may speculatively fetch instructions from an improper
581 memory location when MMU translation is changed from SCTLR_ELn[M]=1
582 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
583
584 If unsure, say Y.
585
c0a01b84
AP
586endmenu
587
588
e41ceed0
JL
589choice
590 prompt "Page size"
591 default ARM64_4K_PAGES
592 help
593 Page size (translation granule) configuration.
594
595config ARM64_4K_PAGES
596 bool "4KB"
597 help
598 This feature enables 4KB pages support.
599
44eaacf1
SP
600config ARM64_16K_PAGES
601 bool "16KB"
602 help
603 The system will use 16KB pages support. AArch32 emulation
604 requires applications compiled with 16K (or a multiple of 16K)
605 aligned segments.
606
8c2c3df3 607config ARM64_64K_PAGES
e41ceed0 608 bool "64KB"
8c2c3df3
CM
609 help
610 This feature enables 64KB pages support (4KB by default)
611 allowing only two levels of page tables and faster TLB
db488be3
SP
612 look-up. AArch32 emulation requires applications compiled
613 with 64K aligned segments.
8c2c3df3 614
e41ceed0
JL
615endchoice
616
617choice
618 prompt "Virtual address space size"
619 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 620 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
621 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
622 help
623 Allows choosing one of multiple possible virtual address
624 space sizes. The level of translation table is determined by
625 a combination of page size and virtual address space size.
626
21539939 627config ARM64_VA_BITS_36
56a3f30e 628 bool "36-bit" if EXPERT
21539939
SP
629 depends on ARM64_16K_PAGES
630
e41ceed0
JL
631config ARM64_VA_BITS_39
632 bool "39-bit"
633 depends on ARM64_4K_PAGES
634
635config ARM64_VA_BITS_42
636 bool "42-bit"
637 depends on ARM64_64K_PAGES
638
44eaacf1
SP
639config ARM64_VA_BITS_47
640 bool "47-bit"
641 depends on ARM64_16K_PAGES
642
c79b954b
JL
643config ARM64_VA_BITS_48
644 bool "48-bit"
c79b954b 645
e41ceed0
JL
646endchoice
647
648config ARM64_VA_BITS
649 int
21539939 650 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
651 default 39 if ARM64_VA_BITS_39
652 default 42 if ARM64_VA_BITS_42
44eaacf1 653 default 47 if ARM64_VA_BITS_47
c79b954b 654 default 48 if ARM64_VA_BITS_48
e41ceed0 655
982aa7c5
KM
656choice
657 prompt "Physical address space size"
658 default ARM64_PA_BITS_48
659 help
660 Choose the maximum physical address range that the kernel will
661 support.
662
663config ARM64_PA_BITS_48
664 bool "48-bit"
665
f77d2817
KM
666config ARM64_PA_BITS_52
667 bool "52-bit (ARMv8.2)"
668 depends on ARM64_64K_PAGES
669 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
670 help
671 Enable support for a 52-bit physical address space, introduced as
672 part of the ARMv8.2-LPA extension.
673
674 With this enabled, the kernel will also continue to work on CPUs that
675 do not support ARMv8.2-LPA, but with some added memory overhead (and
676 minor performance overhead).
677
982aa7c5
KM
678endchoice
679
680config ARM64_PA_BITS
681 int
682 default 48 if ARM64_PA_BITS_48
f77d2817 683 default 52 if ARM64_PA_BITS_52
982aa7c5 684
a872013d
WD
685config CPU_BIG_ENDIAN
686 bool "Build big-endian kernel"
687 help
688 Say Y if you plan on running a kernel in big-endian mode.
689
f6e763b9
MB
690config SCHED_MC
691 bool "Multi-core scheduler support"
f6e763b9
MB
692 help
693 Multi-core scheduler support improves the CPU scheduler's decision
694 making when dealing with multi-core CPU chips at a cost of slightly
695 increased overhead in some places. If unsure say N here.
696
697config SCHED_SMT
698 bool "SMT scheduler support"
f6e763b9
MB
699 help
700 Improves the CPU scheduler's decision making when dealing with
701 MultiThreading at a cost of slightly increased overhead in some
702 places. If unsure say N here.
703
8c2c3df3 704config NR_CPUS
62aa9655
GK
705 int "Maximum number of CPUs (2-4096)"
706 range 2 4096
15942853 707 # These have to remain sorted largest to smallest
e3672649 708 default "64"
8c2c3df3 709
9327e2c6
MR
710config HOTPLUG_CPU
711 bool "Support for hot-pluggable CPUs"
217d453d 712 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
713 help
714 Say Y here to experiment with turning CPUs off and on. CPUs
715 can be controlled through /sys/devices/system/cpu.
716
1a2db300
GK
717# Common NUMA Features
718config NUMA
719 bool "Numa Memory Allocation and Scheduler Support"
0c2a6cce
KW
720 select ACPI_NUMA if ACPI
721 select OF_NUMA
1a2db300
GK
722 help
723 Enable NUMA (Non Uniform Memory Access) support.
724
725 The kernel will try to allocate memory used by a CPU on the
726 local memory of the CPU and add some more
727 NUMA awareness to the kernel.
728
729config NODES_SHIFT
730 int "Maximum NUMA Nodes (as a power of 2)"
731 range 1 10
732 default "2"
733 depends on NEED_MULTIPLE_NODES
734 help
735 Specify the maximum number of NUMA Nodes available on the target
736 system. Increases memory reserved to accommodate various tables.
737
738config USE_PERCPU_NUMA_NODE_ID
739 def_bool y
740 depends on NUMA
741
7af3a0a9
ZL
742config HAVE_SETUP_PER_CPU_AREA
743 def_bool y
744 depends on NUMA
745
746config NEED_PER_CPU_EMBED_FIRST_CHUNK
747 def_bool y
748 depends on NUMA
749
6d526ee2
AB
750config HOLES_IN_ZONE
751 def_bool y
752 depends on NUMA
753
8c2c3df3 754source kernel/Kconfig.preempt
f90df5e2 755source kernel/Kconfig.hz
8c2c3df3 756
83863f25
LA
757config ARCH_SUPPORTS_DEBUG_PAGEALLOC
758 def_bool y
759
8c2c3df3
CM
760config ARCH_HAS_HOLES_MEMORYMODEL
761 def_bool y if SPARSEMEM
762
763config ARCH_SPARSEMEM_ENABLE
764 def_bool y
765 select SPARSEMEM_VMEMMAP_ENABLE
766
767config ARCH_SPARSEMEM_DEFAULT
768 def_bool ARCH_SPARSEMEM_ENABLE
769
770config ARCH_SELECT_MEMORY_MODEL
771 def_bool ARCH_SPARSEMEM_ENABLE
772
773config HAVE_ARCH_PFN_VALID
774 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
775
776config HW_PERF_EVENTS
6475b2d8
MR
777 def_bool y
778 depends on ARM_PMU
8c2c3df3 779
084bd298
SC
780config SYS_SUPPORTS_HUGETLBFS
781 def_bool y
782
084bd298 783config ARCH_WANT_HUGE_PMD_SHARE
21539939 784 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 785
a41dc0e8
CM
786config ARCH_HAS_CACHE_LINE_SIZE
787 def_bool y
788
8c2c3df3
CM
789source "mm/Kconfig"
790
a1ae65b2
AT
791config SECCOMP
792 bool "Enable seccomp to safely compute untrusted bytecode"
793 ---help---
794 This kernel feature is useful for number crunching applications
795 that may need to compute untrusted bytecode during their
796 execution. By using pipes or other transports made available to
797 the process as file descriptors supporting the read/write
798 syscalls, it's possible to isolate those applications in
799 their own address space using seccomp. Once seccomp is
800 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
801 and the task is only allowed to execute a few safe syscalls
802 defined by each seccomp mode.
803
dfd57bc3
SS
804config PARAVIRT
805 bool "Enable paravirtualization code"
806 help
807 This changes the kernel so it can modify itself when it is run
808 under a hypervisor, potentially improving performance significantly
809 over full virtualization.
810
811config PARAVIRT_TIME_ACCOUNTING
812 bool "Paravirtual steal time accounting"
813 select PARAVIRT
814 default n
815 help
816 Select this option to enable fine granularity task steal time
817 accounting. Time spent executing other tasks in parallel with
818 the current vCPU is discounted from the vCPU power. To account for
819 that, there can be a small performance impact.
820
821 If in doubt, say N here.
822
d28f6df1
GL
823config KEXEC
824 depends on PM_SLEEP_SMP
825 select KEXEC_CORE
826 bool "kexec system call"
827 ---help---
828 kexec is a system call that implements the ability to shutdown your
829 current kernel, and to start another kernel. It is like a reboot
830 but it is independent of the system firmware. And like a reboot
831 you can start any kernel with it, not just Linux.
832
e62aaeac
AT
833config CRASH_DUMP
834 bool "Build kdump crash kernel"
835 help
836 Generate crash dump after being started by kexec. This should
837 be normally only set in special crash dump kernels which are
838 loaded in the main kernel with kexec-tools into a specially
839 reserved region and then later executed after a crash by
840 kdump/kexec.
841
842 For more details see Documentation/kdump/kdump.txt
843
aa42aa13
SS
844config XEN_DOM0
845 def_bool y
846 depends on XEN
847
848config XEN
c2ba1f7d 849 bool "Xen guest support on ARM64"
aa42aa13 850 depends on ARM64 && OF
83862ccf 851 select SWIOTLB_XEN
dfd57bc3 852 select PARAVIRT
aa42aa13
SS
853 help
854 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
855
d03bb145
SC
856config FORCE_MAX_ZONEORDER
857 int
858 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 859 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 860 default "11"
44eaacf1
SP
861 help
862 The kernel memory allocator divides physically contiguous memory
863 blocks into "zones", where each zone is a power of two number of
864 pages. This option selects the largest power of two that the kernel
865 keeps in the memory allocator. If you need to allocate very large
866 blocks of physically contiguous memory, then you may need to
867 increase this value.
868
869 This config option is actually maximum order plus one. For example,
870 a value of 11 means that the largest free memory block is 2^10 pages.
871
872 We make sure that we can allocate upto a HugePage size for each configuration.
873 Hence we have :
874 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
875
876 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
877 4M allocations matching the default size used by generic code.
d03bb145 878
084eb77c 879config UNMAP_KERNEL_AT_EL0
0617052d 880 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
084eb77c
WD
881 default y
882 help
0617052d
WD
883 Speculation attacks against some high-performance processors can
884 be used to bypass MMU permission checks and leak kernel data to
885 userspace. This can be defended against by unmapping the kernel
886 when running in userspace, mapping it back in on exception entry
887 via a trampoline page in the vector table.
084eb77c
WD
888
889 If unsure, say Y.
890
0f15adbb
WD
891config HARDEN_BRANCH_PREDICTOR
892 bool "Harden the branch predictor against aliasing attacks" if EXPERT
893 default y
894 help
895 Speculation attacks against some high-performance processors rely on
896 being able to manipulate the branch predictor for a victim context by
897 executing aliasing branches in the attacker context. Such attacks
898 can be partially mitigated against by clearing internal branch
899 predictor state and limiting the prediction logic in some situations.
900
901 This config option will take CPU-specific actions to harden the
902 branch predictor against aliasing attacks and may rely on specific
903 instruction sequences or control bits being set by the system
904 firmware.
905
906 If unsure, say Y.
907
1b907f46
WD
908menuconfig ARMV8_DEPRECATED
909 bool "Emulate deprecated/obsolete ARMv8 instructions"
910 depends on COMPAT
6cfa7cc4 911 depends on SYSCTL
1b907f46
WD
912 help
913 Legacy software support may require certain instructions
914 that have been deprecated or obsoleted in the architecture.
915
916 Enable this config to enable selective emulation of these
917 features.
918
919 If unsure, say Y
920
921if ARMV8_DEPRECATED
922
923config SWP_EMULATION
924 bool "Emulate SWP/SWPB instructions"
925 help
926 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
927 they are always undefined. Say Y here to enable software
928 emulation of these instructions for userspace using LDXR/STXR.
929
930 In some older versions of glibc [<=2.8] SWP is used during futex
931 trylock() operations with the assumption that the code will not
932 be preempted. This invalid assumption may be more likely to fail
933 with SWP emulation enabled, leading to deadlock of the user
934 application.
935
936 NOTE: when accessing uncached shared regions, LDXR/STXR rely
937 on an external transaction monitoring block called a global
938 monitor to maintain update atomicity. If your system does not
939 implement a global monitor, this option can cause programs that
940 perform SWP operations to uncached memory to deadlock.
941
942 If unsure, say Y
943
944config CP15_BARRIER_EMULATION
945 bool "Emulate CP15 Barrier instructions"
946 help
947 The CP15 barrier instructions - CP15ISB, CP15DSB, and
948 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
949 strongly recommended to use the ISB, DSB, and DMB
950 instructions instead.
951
952 Say Y here to enable software emulation of these
953 instructions for AArch32 userspace code. When this option is
954 enabled, CP15 barrier usage is traced which can help
955 identify software that needs updating.
956
957 If unsure, say Y
958
2d888f48
SP
959config SETEND_EMULATION
960 bool "Emulate SETEND instruction"
961 help
962 The SETEND instruction alters the data-endianness of the
963 AArch32 EL0, and is deprecated in ARMv8.
964
965 Say Y here to enable software emulation of the instruction
966 for AArch32 userspace code.
967
968 Note: All the cpus on the system must have mixed endian support at EL0
969 for this feature to be enabled. If a new CPU - which doesn't support mixed
970 endian - is hotplugged in after this feature has been enabled, there could
971 be unexpected results in the applications.
972
973 If unsure, say Y
1b907f46
WD
974endif
975
ba42822a
CM
976config ARM64_SW_TTBR0_PAN
977 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
978 help
979 Enabling this option prevents the kernel from accessing
980 user-space memory directly by pointing TTBR0_EL1 to a reserved
981 zeroed area and reserved ASID. The user access routines
982 restore the valid TTBR0_EL1 temporarily.
983
0e4a0709
WD
984menu "ARMv8.1 architectural features"
985
986config ARM64_HW_AFDBM
987 bool "Support for hardware updates of the Access and Dirty page flags"
988 default y
989 help
990 The ARMv8.1 architecture extensions introduce support for
991 hardware updates of the access and dirty information in page
992 table entries. When enabled in TCR_EL1 (HA and HD bits) on
993 capable processors, accesses to pages with PTE_AF cleared will
994 set this bit instead of raising an access flag fault.
995 Similarly, writes to read-only pages with the DBM bit set will
996 clear the read-only bit (AP[2]) instead of raising a
997 permission fault.
998
999 Kernels built with this configuration option enabled continue
1000 to work on pre-ARMv8.1 hardware and the performance impact is
1001 minimal. If unsure, say Y.
1002
1003config ARM64_PAN
1004 bool "Enable support for Privileged Access Never (PAN)"
1005 default y
1006 help
1007 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1008 prevents the kernel or hypervisor from accessing user-space (EL0)
1009 memory directly.
1010
1011 Choosing this option will cause any unprotected (not using
1012 copy_to_user et al) memory access to fail with a permission fault.
1013
1014 The feature is detected at runtime, and will remain as a 'nop'
1015 instruction if the cpu does not implement the feature.
1016
1017config ARM64_LSE_ATOMICS
1018 bool "Atomic instructions"
1019 help
1020 As part of the Large System Extensions, ARMv8.1 introduces new
1021 atomic instructions that are designed specifically to scale in
1022 very large systems.
1023
1024 Say Y here to make use of these instructions for the in-kernel
1025 atomic routines. This incurs a small overhead on CPUs that do
1026 not support these instructions and requires the kernel to be
1027 built with binutils >= 2.25.
1028
1f364c8c
MZ
1029config ARM64_VHE
1030 bool "Enable support for Virtualization Host Extensions (VHE)"
1031 default y
1032 help
1033 Virtualization Host Extensions (VHE) allow the kernel to run
1034 directly at EL2 (instead of EL1) on processors that support
1035 it. This leads to better performance for KVM, as they reduce
1036 the cost of the world switch.
1037
1038 Selecting this option allows the VHE feature to be detected
1039 at runtime, and does not affect processors that do not
1040 implement this feature.
1041
0e4a0709
WD
1042endmenu
1043
f993318b
WD
1044menu "ARMv8.2 architectural features"
1045
57f4959b
JM
1046config ARM64_UAO
1047 bool "Enable support for User Access Override (UAO)"
1048 default y
1049 help
1050 User Access Override (UAO; part of the ARMv8.2 Extensions)
1051 causes the 'unprivileged' variant of the load/store instructions to
83fc61a5 1052 be overridden to be privileged.
57f4959b
JM
1053
1054 This option changes get_user() and friends to use the 'unprivileged'
1055 variant of the load/store instructions. This ensures that user-space
1056 really did have access to the supplied memory. When addr_limit is
1057 set to kernel memory the UAO bit will be set, allowing privileged
1058 access to kernel memory.
1059
1060 Choosing this option will cause copy_to_user() et al to use user-space
1061 memory permissions.
1062
1063 The feature is detected at runtime, the kernel will use the
1064 regular load/store instructions if the cpu does not implement the
1065 feature.
1066
d50e071f
RM
1067config ARM64_PMEM
1068 bool "Enable support for persistent memory"
1069 select ARCH_HAS_PMEM_API
5d7bdeb1 1070 select ARCH_HAS_UACCESS_FLUSHCACHE
d50e071f
RM
1071 help
1072 Say Y to enable support for the persistent memory API based on the
1073 ARMv8.2 DCPoP feature.
1074
1075 The feature is detected at runtime, and the kernel will use DC CVAC
1076 operations if DC CVAP is not supported (following the behaviour of
1077 DC CVAP itself if the system does not define a point of persistence).
1078
64c02720
XX
1079config ARM64_RAS_EXTN
1080 bool "Enable support for RAS CPU Extensions"
1081 default y
1082 help
1083 CPUs that support the Reliability, Availability and Serviceability
1084 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1085 errors, classify them and report them to software.
1086
1087 On CPUs with these extensions system software can use additional
1088 barriers to determine if faults are pending and read the
1089 classification from a new set of registers.
1090
1091 Selecting this feature will allow the kernel to use these barriers
1092 and access the new registers if the system supports the extension.
1093 Platform RAS features may additionally depend on firmware support.
1094
f993318b
WD
1095endmenu
1096
ddd25ad1
DM
1097config ARM64_SVE
1098 bool "ARM Scalable Vector Extension support"
1099 default y
1100 help
1101 The Scalable Vector Extension (SVE) is an extension to the AArch64
1102 execution state which complements and extends the SIMD functionality
1103 of the base architecture to support much larger vectors and to enable
1104 additional vectorisation opportunities.
1105
1106 To enable use of this extension on CPUs that implement it, say Y.
1107
fd045f6c
AB
1108config ARM64_MODULE_CMODEL_LARGE
1109 bool
1110
1111config ARM64_MODULE_PLTS
1112 bool
1113 select ARM64_MODULE_CMODEL_LARGE
1114 select HAVE_MOD_ARCH_SPECIFIC
1115
1e48ef7f
AB
1116config RELOCATABLE
1117 bool
1118 help
1119 This builds the kernel as a Position Independent Executable (PIE),
1120 which retains all relocation metadata required to relocate the
1121 kernel binary at runtime to a different virtual address than the
1122 address it was linked at.
1123 Since AArch64 uses the RELA relocation format, this requires a
1124 relocation pass at runtime even if the kernel is loaded at the
1125 same address it was linked at.
1126
f80fb3a3
AB
1127config RANDOMIZE_BASE
1128 bool "Randomize the address of the kernel image"
b9c220b5 1129 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
1130 select RELOCATABLE
1131 help
1132 Randomizes the virtual address at which the kernel image is
1133 loaded, as a security feature that deters exploit attempts
1134 relying on knowledge of the location of kernel internals.
1135
1136 It is the bootloader's job to provide entropy, by passing a
1137 random u64 value in /chosen/kaslr-seed at kernel entry.
1138
2b5fe07a
AB
1139 When booting via the UEFI stub, it will invoke the firmware's
1140 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1141 to the kernel proper. In addition, it will randomise the physical
1142 location of the kernel Image as well.
1143
f80fb3a3
AB
1144 If unsure, say N.
1145
1146config RANDOMIZE_MODULE_REGION_FULL
1147 bool "Randomize the module region independently from the core kernel"
e71a4e1b 1148 depends on RANDOMIZE_BASE
f80fb3a3
AB
1149 default y
1150 help
1151 Randomizes the location of the module region without considering the
1152 location of the core kernel. This way, it is impossible for modules
1153 to leak information about the location of core kernel data structures
1154 but it does imply that function calls between modules and the core
1155 kernel will need to be resolved via veneers in the module PLT.
1156
1157 When this option is not set, the module region will be randomized over
1158 a limited range that contains the [_stext, _etext] interval of the
1159 core kernel, so branch relocations are always in range.
1160
8c2c3df3
CM
1161endmenu
1162
1163menu "Boot options"
1164
5e89c55e
LP
1165config ARM64_ACPI_PARKING_PROTOCOL
1166 bool "Enable support for the ARM64 ACPI parking protocol"
1167 depends on ACPI
1168 help
1169 Enable support for the ARM64 ACPI parking protocol. If disabled
1170 the kernel will not allow booting through the ARM64 ACPI parking
1171 protocol even if the corresponding data is present in the ACPI
1172 MADT table.
1173
8c2c3df3
CM
1174config CMDLINE
1175 string "Default kernel command string"
1176 default ""
1177 help
1178 Provide a set of default command-line options at build time by
1179 entering them here. As a minimum, you should specify the the
1180 root device (e.g. root=/dev/nfs).
1181
1182config CMDLINE_FORCE
1183 bool "Always use the default kernel command string"
1184 help
1185 Always use the default kernel command string, even if the boot
1186 loader passes other arguments to the kernel.
1187 This is useful if you cannot or don't want to change the
1188 command-line options your boot loader passes to the kernel.
1189
f4f75ad5
AB
1190config EFI_STUB
1191 bool
1192
f84d0275
MS
1193config EFI
1194 bool "UEFI runtime support"
1195 depends on OF && !CPU_BIG_ENDIAN
b472db6c 1196 depends on KERNEL_MODE_NEON
f84d0275
MS
1197 select LIBFDT
1198 select UCS2_STRING
1199 select EFI_PARAMS_FROM_FDT
e15dd494 1200 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
1201 select EFI_STUB
1202 select EFI_ARMSTUB
f84d0275
MS
1203 default y
1204 help
1205 This option provides support for runtime services provided
1206 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
1207 clock, and platform reset). A UEFI stub is also provided to
1208 allow the kernel to be booted as an EFI application. This
1209 is only useful on systems that have UEFI firmware.
f84d0275 1210
d1ae8c00
YL
1211config DMI
1212 bool "Enable support for SMBIOS (DMI) tables"
1213 depends on EFI
1214 default y
1215 help
1216 This enables SMBIOS/DMI feature for systems.
1217
1218 This option is only useful on systems that have UEFI firmware.
1219 However, even with this option, the resultant kernel should
1220 continue to boot on existing non-UEFI platforms.
1221
8c2c3df3
CM
1222endmenu
1223
1224menu "Userspace binary formats"
1225
1226source "fs/Kconfig.binfmt"
1227
1228config COMPAT
1229 bool "Kernel support for 32-bit EL0"
755e70b7 1230 depends on ARM64_4K_PAGES || EXPERT
2e449048 1231 select COMPAT_BINFMT_ELF if BINFMT_ELF
af1839eb 1232 select HAVE_UID16
84b9e9b4 1233 select OLD_SIGSUSPEND3
51682036 1234 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
1235 help
1236 This option enables support for a 32-bit EL0 running under a 64-bit
1237 kernel at EL1. AArch32-specific components such as system calls,
1238 the user helper functions, VFP support and the ptrace interface are
1239 handled appropriately by the kernel.
1240
44eaacf1
SP
1241 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1242 that you will only be able to execute AArch32 binaries that were compiled
1243 with page size aligned segments.
a8fcd8b1 1244
8c2c3df3
CM
1245 If you want to execute 32-bit userspace applications, say Y.
1246
1247config SYSVIPC_COMPAT
1248 def_bool y
1249 depends on COMPAT && SYSVIPC
1250
1251endmenu
1252
166936ba
LP
1253menu "Power management options"
1254
1255source "kernel/power/Kconfig"
1256
82869ac5
JM
1257config ARCH_HIBERNATION_POSSIBLE
1258 def_bool y
1259 depends on CPU_PM
1260
1261config ARCH_HIBERNATION_HEADER
1262 def_bool y
1263 depends on HIBERNATION
1264
166936ba
LP
1265config ARCH_SUSPEND_POSSIBLE
1266 def_bool y
1267
166936ba
LP
1268endmenu
1269
1307220d
LP
1270menu "CPU Power Management"
1271
1272source "drivers/cpuidle/Kconfig"
1273
52e7e816
RH
1274source "drivers/cpufreq/Kconfig"
1275
1276endmenu
1277
8c2c3df3
CM
1278source "net/Kconfig"
1279
1280source "drivers/Kconfig"
1281
f84d0275
MS
1282source "drivers/firmware/Kconfig"
1283
b6a02173
GG
1284source "drivers/acpi/Kconfig"
1285
8c2c3df3
CM
1286source "fs/Kconfig"
1287
c3eb5b14
MZ
1288source "arch/arm64/kvm/Kconfig"
1289
8c2c3df3
CM
1290source "arch/arm64/Kconfig.debug"
1291
1292source "security/Kconfig"
1293
1294source "crypto/Kconfig"
2c98833a
AB
1295if CRYPTO
1296source "arch/arm64/crypto/Kconfig"
1297endif
8c2c3df3
CM
1298
1299source "lib/Kconfig"