]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm64/Kconfig
arm64: sysreg: Move to use definitions for all the SCTLR bits
[mirror_ubuntu-bionic-kernel.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
5f1ae4eb 5 select ACPI_GTDT if ACPI
c6bb8f89 6 select ACPI_IORT if ACPI
6933de0c 7 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
0cb0786b 8 select ACPI_MCFG if ACPI
888125a7 9 select ACPI_SPCR_TABLE if ACPI
1d8f51d4 10 select ARCH_CLOCKSOURCE_DATA
ec6d06ef 11 select ARCH_HAS_DEBUG_VIRTUAL
21266be9 12 select ARCH_HAS_DEVMEM_IS_ALLOWED
38b04a74 13 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
2b68f6ca 14 select ARCH_HAS_ELF_RANDOMIZE
6974f0c4 15 select ARCH_HAS_FORTIFY_SOURCE
957e3fac 16 select ARCH_HAS_GCOV_PROFILE_ALL
e1073d1e 17 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
5e4c7549 18 select ARCH_HAS_KCOV
d2852a22 19 select ARCH_HAS_SET_MEMORY
308c09f1 20 select ARCH_HAS_SG_CHAIN
ad21fc4f
LA
21 select ARCH_HAS_STRICT_KERNEL_RWX
22 select ARCH_HAS_STRICT_MODULE_RWX
1f85008e 23 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
396a5d4a 24 select ARCH_HAVE_NMI_SAFE_CMPXCHG
087133ac
WD
25 select ARCH_INLINE_READ_LOCK if !PREEMPT
26 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
27 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
29 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
30 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
33 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
34 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
37 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
38 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
c63c8700 41 select ARCH_USE_CMPXCHG_LOCKREF
087133ac 42 select ARCH_USE_QUEUED_RWLOCKS
c484f256 43 select ARCH_SUPPORTS_MEMORY_FAILURE
4badad35 44 select ARCH_SUPPORTS_ATOMIC_RMW
56166230 45 select ARCH_SUPPORTS_NUMA_BALANCING
6212a512 46 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 47 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 48 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 49 select ARM_AMBA
1aee5d7a 50 select ARM_ARCH_TIMER
c4188edc 51 select ARM_GIC
875cbf3e 52 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 53 select ARM_GIC_V2M if PCI
021f6537 54 select ARM_GIC_V3
3ee80364 55 select ARM_GIC_V3_ITS if PCI
bff60792 56 select ARM_PSCI_FW
adace895 57 select BUILDTIME_EXTABLE_SORT
db2789b5 58 select CLONE_BACKWARDS
7ca2ef33 59 select COMMON_CLK
166936ba 60 select CPU_PM if (SUSPEND || CPU_IDLE)
7bc13fd3 61 select DCACHE_WORD_ACCESS
ef37566c 62 select EDAC_SUPPORT
2f34f173 63 select FRAME_POINTER
d4932f9e 64 select GENERIC_ALLOCATOR
2ef7a295 65 select GENERIC_ARCH_TOPOLOGY
8c2c3df3 66 select GENERIC_CLOCKEVENTS
4b3dc967 67 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 68 select GENERIC_CPU_AUTOPROBE
bf4b558e 69 select GENERIC_EARLY_IOREMAP
2314ee4d 70 select GENERIC_IDLE_POLL_SETUP
8c2c3df3
CM
71 select GENERIC_IRQ_PROBE
72 select GENERIC_IRQ_SHOW
6544e67b 73 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 74 select GENERIC_PCI_IOMAP
65cd4f6c 75 select GENERIC_SCHED_CLOCK
8c2c3df3 76 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
77 select GENERIC_STRNCPY_FROM_USER
78 select GENERIC_STRNLEN_USER
8c2c3df3 79 select GENERIC_TIME_VSYSCALL
a1ddc74a 80 select HANDLE_DOMAIN_IRQ
8c2c3df3 81 select HARDIRQS_SW_RESEND
9f9a35a7 82 select HAVE_ACPI_APEI if (ACPI && EFI)
5284e1b4 83 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 84 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 85 select HAVE_ARCH_BITREVERSE
324420bf 86 select HAVE_ARCH_HUGE_VMAP
9732cafd 87 select HAVE_ARCH_JUMP_LABEL
e17d8025 88 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
9529247d 89 select HAVE_ARCH_KGDB
8f0d3aa9
DC
90 select HAVE_ARCH_MMAP_RND_BITS
91 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
a1ae65b2 92 select HAVE_ARCH_SECCOMP_FILTER
8c2c3df3 93 select HAVE_ARCH_TRACEHOOK
8ee70879 94 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
e3067861 95 select HAVE_ARCH_VMAP_STACK
8ee70879 96 select HAVE_ARM_SMCCC
6077776b 97 select HAVE_EBPF_JIT
af64d2aa 98 select HAVE_C_RECORDMCOUNT
c0c264ae 99 select HAVE_CC_STACKPROTECTOR
5284e1b4 100 select HAVE_CMPXCHG_DOUBLE
95eff6b2 101 select HAVE_CMPXCHG_LOCAL
8ee70879 102 select HAVE_CONTEXT_TRACKING
9b2a60c4 103 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 104 select HAVE_DEBUG_KMEMLEAK
8c2c3df3 105 select HAVE_DMA_API_DEBUG
6ac2104d 106 select HAVE_DMA_CONTIGUOUS
bd7d38db 107 select HAVE_DYNAMIC_FTRACE
50afc33a 108 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 109 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
110 select HAVE_FUNCTION_TRACER
111 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 112 select HAVE_GCC_PLUGINS
8c2c3df3 113 select HAVE_GENERIC_DMA_COHERENT
8c2c3df3 114 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 115 select HAVE_IRQ_TIME_ACCOUNTING
8c2c3df3 116 select HAVE_MEMBLOCK
1a2db300 117 select HAVE_MEMBLOCK_NODE_MAP if NUMA
396a5d4a 118 select HAVE_NMI
55834a77 119 select HAVE_PATA_PLATFORM
8c2c3df3 120 select HAVE_PERF_EVENTS
2ee0d7fd
JP
121 select HAVE_PERF_REGS
122 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 123 select HAVE_REGS_AND_STACK_ACCESS_API
5e5f6dc1 124 select HAVE_RCU_TABLE_FREE
055b1212 125 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 126 select HAVE_KPROBES
cd1ee3b1 127 select HAVE_KRETPROBES
876945db 128 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 129 select IRQ_DOMAIN
e8557d1f 130 select IRQ_FORCED_THREADING
fea2acaa 131 select MODULES_USE_ELF_RELA
8c2c3df3
CM
132 select NO_BOOTMEM
133 select OF
134 select OF_EARLY_FLATTREE
9bf14b7c 135 select OF_RESERVED_MEM
0cb0786b 136 select PCI_ECAM if ACPI
aa1e8ec1
CM
137 select POWER_RESET
138 select POWER_SUPPLY
4adcec11 139 select REFCOUNT_FULL
8c2c3df3 140 select SPARSE_IRQ
7ac57a89 141 select SYSCTL_EXCEPTION_TRACE
c02433dd 142 select THREAD_INFO_IN_TASK
8c2c3df3
CM
143 help
144 ARM 64-bit (AArch64) Linux support.
145
146config 64BIT
147 def_bool y
148
149config ARCH_PHYS_ADDR_T_64BIT
150 def_bool y
151
152config MMU
153 def_bool y
154
030c4d24
MR
155config ARM64_PAGE_SHIFT
156 int
157 default 16 if ARM64_64K_PAGES
158 default 14 if ARM64_16K_PAGES
159 default 12
160
161config ARM64_CONT_SHIFT
162 int
163 default 5 if ARM64_64K_PAGES
164 default 7 if ARM64_16K_PAGES
165 default 4
166
8f0d3aa9
DC
167config ARCH_MMAP_RND_BITS_MIN
168 default 14 if ARM64_64K_PAGES
169 default 16 if ARM64_16K_PAGES
170 default 18
171
172# max bits determined by the following formula:
173# VA_BITS - PAGE_SHIFT - 3
174config ARCH_MMAP_RND_BITS_MAX
175 default 19 if ARM64_VA_BITS=36
176 default 24 if ARM64_VA_BITS=39
177 default 27 if ARM64_VA_BITS=42
178 default 30 if ARM64_VA_BITS=47
179 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
180 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
181 default 33 if ARM64_VA_BITS=48
182 default 14 if ARM64_64K_PAGES
183 default 16 if ARM64_16K_PAGES
184 default 18
185
186config ARCH_MMAP_RND_COMPAT_BITS_MIN
187 default 7 if ARM64_64K_PAGES
188 default 9 if ARM64_16K_PAGES
189 default 11
190
191config ARCH_MMAP_RND_COMPAT_BITS_MAX
192 default 16
193
ce816fa8 194config NO_IOPORT_MAP
d1e6dc91 195 def_bool y if !PCI
8c2c3df3
CM
196
197config STACKTRACE_SUPPORT
198 def_bool y
199
bf0c4e04
JVS
200config ILLEGAL_POINTER_VALUE
201 hex
202 default 0xdead000000000000
203
8c2c3df3
CM
204config LOCKDEP_SUPPORT
205 def_bool y
206
207config TRACE_IRQFLAGS_SUPPORT
208 def_bool y
209
c209f799 210config RWSEM_XCHGADD_ALGORITHM
8c2c3df3
CM
211 def_bool y
212
9fb7410f
DM
213config GENERIC_BUG
214 def_bool y
215 depends on BUG
216
217config GENERIC_BUG_RELATIVE_POINTERS
218 def_bool y
219 depends on GENERIC_BUG
220
8c2c3df3
CM
221config GENERIC_HWEIGHT
222 def_bool y
223
224config GENERIC_CSUM
225 def_bool y
226
227config GENERIC_CALIBRATE_DELAY
228 def_bool y
229
19e7640d 230config ZONE_DMA
8c2c3df3
CM
231 def_bool y
232
e585513b 233config HAVE_GENERIC_GUP
29e56940
SC
234 def_bool y
235
8c2c3df3
CM
236config ARCH_DMA_ADDR_T_64BIT
237 def_bool y
238
239config NEED_DMA_MAP_STATE
240 def_bool y
241
242config NEED_SG_DMA_LENGTH
243 def_bool y
244
4b3dc967
WD
245config SMP
246 def_bool y
247
8c2c3df3
CM
248config SWIOTLB
249 def_bool y
250
251config IOMMU_HELPER
252 def_bool SWIOTLB
253
4cfb3613
AB
254config KERNEL_MODE_NEON
255 def_bool y
256
92cc15fc
RH
257config FIX_EARLYCON_MEM
258 def_bool y
259
9f25e6ad
KS
260config PGTABLE_LEVELS
261 int
21539939 262 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad
KS
263 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
264 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
265 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
266 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
267 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 268
9842ceae
PA
269config ARCH_SUPPORTS_UPROBES
270 def_bool y
271
8f360948
AB
272config ARCH_PROC_KCORE_TEXT
273 def_bool y
274
8c2c3df3
CM
275source "init/Kconfig"
276
277source "kernel/Kconfig.freezer"
278
6a377491 279source "arch/arm64/Kconfig.platforms"
8c2c3df3
CM
280
281menu "Bus support"
282
d1e6dc91
LD
283config PCI
284 bool "PCI support"
285 help
286 This feature enables support for PCI bus system. If you say Y
287 here, the kernel will include drivers and infrastructure code
288 to support PCI bus devices.
289
290config PCI_DOMAINS
291 def_bool PCI
292
293config PCI_DOMAINS_GENERIC
294 def_bool PCI
295
296config PCI_SYSCALL
297 def_bool PCI
298
299source "drivers/pci/Kconfig"
d1e6dc91 300
8c2c3df3
CM
301endmenu
302
303menu "Kernel Features"
304
c0a01b84
AP
305menu "ARM errata workarounds via the alternatives framework"
306
307config ARM64_ERRATUM_826319
308 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
309 default y
310 help
311 This option adds an alternative code sequence to work around ARM
312 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
313 AXI master interface and an L2 cache.
314
315 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
316 and is unable to accept a certain write via this interface, it will
317 not progress on read data presented on the read data channel and the
318 system can deadlock.
319
320 The workaround promotes data cache clean instructions to
321 data cache clean-and-invalidate.
322 Please note that this does not necessarily enable the workaround,
323 as it depends on the alternative framework, which will only patch
324 the kernel if an affected CPU is detected.
325
326 If unsure, say Y.
327
328config ARM64_ERRATUM_827319
329 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
330 default y
331 help
332 This option adds an alternative code sequence to work around ARM
333 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
334 master interface and an L2 cache.
335
336 Under certain conditions this erratum can cause a clean line eviction
337 to occur at the same time as another transaction to the same address
338 on the AMBA 5 CHI interface, which can cause data corruption if the
339 interconnect reorders the two transactions.
340
341 The workaround promotes data cache clean instructions to
342 data cache clean-and-invalidate.
343 Please note that this does not necessarily enable the workaround,
344 as it depends on the alternative framework, which will only patch
345 the kernel if an affected CPU is detected.
346
347 If unsure, say Y.
348
349config ARM64_ERRATUM_824069
350 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
351 default y
352 help
353 This option adds an alternative code sequence to work around ARM
354 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
355 to a coherent interconnect.
356
357 If a Cortex-A53 processor is executing a store or prefetch for
358 write instruction at the same time as a processor in another
359 cluster is executing a cache maintenance operation to the same
360 address, then this erratum might cause a clean cache line to be
361 incorrectly marked as dirty.
362
363 The workaround promotes data cache clean instructions to
364 data cache clean-and-invalidate.
365 Please note that this option does not necessarily enable the
366 workaround, as it depends on the alternative framework, which will
367 only patch the kernel if an affected CPU is detected.
368
369 If unsure, say Y.
370
371config ARM64_ERRATUM_819472
372 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
373 default y
374 help
375 This option adds an alternative code sequence to work around ARM
376 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
377 present when it is connected to a coherent interconnect.
378
379 If the processor is executing a load and store exclusive sequence at
380 the same time as a processor in another cluster is executing a cache
381 maintenance operation to the same address, then this erratum might
382 cause data corruption.
383
384 The workaround promotes data cache clean instructions to
385 data cache clean-and-invalidate.
386 Please note that this does not necessarily enable the workaround,
387 as it depends on the alternative framework, which will only patch
388 the kernel if an affected CPU is detected.
389
390 If unsure, say Y.
391
392config ARM64_ERRATUM_832075
393 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
394 default y
395 help
396 This option adds an alternative code sequence to work around ARM
397 erratum 832075 on Cortex-A57 parts up to r1p2.
398
399 Affected Cortex-A57 parts might deadlock when exclusive load/store
400 instructions to Write-Back memory are mixed with Device loads.
401
402 The workaround is to promote device loads to use Load-Acquire
403 semantics.
404 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
405 as it depends on the alternative framework, which will only patch
406 the kernel if an affected CPU is detected.
407
408 If unsure, say Y.
409
410config ARM64_ERRATUM_834220
411 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
412 depends on KVM
413 default y
414 help
415 This option adds an alternative code sequence to work around ARM
416 erratum 834220 on Cortex-A57 parts up to r1p2.
417
418 Affected Cortex-A57 parts might report a Stage 2 translation
419 fault as the result of a Stage 1 fault for load crossing a
420 page boundary when there is a permission or device memory
421 alignment fault at Stage 1 and a translation fault at Stage 2.
422
423 The workaround is to verify that the Stage 1 translation
424 doesn't generate a fault before handling the Stage 2 fault.
425 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
426 as it depends on the alternative framework, which will only patch
427 the kernel if an affected CPU is detected.
428
429 If unsure, say Y.
430
905e8c5d
WD
431config ARM64_ERRATUM_845719
432 bool "Cortex-A53: 845719: a load might read incorrect data"
433 depends on COMPAT
434 default y
435 help
436 This option adds an alternative code sequence to work around ARM
437 erratum 845719 on Cortex-A53 parts up to r0p4.
438
439 When running a compat (AArch32) userspace on an affected Cortex-A53
440 part, a load at EL0 from a virtual address that matches the bottom 32
441 bits of the virtual address used by a recent load at (AArch64) EL1
442 might return incorrect data.
443
444 The workaround is to write the contextidr_el1 register on exception
445 return to a 32-bit task.
446 Please note that this does not necessarily enable the workaround,
447 as it depends on the alternative framework, which will only patch
448 the kernel if an affected CPU is detected.
449
450 If unsure, say Y.
451
df057cc7
WD
452config ARM64_ERRATUM_843419
453 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 454 default y
6ffe9923 455 select ARM64_MODULE_CMODEL_LARGE if MODULES
df057cc7 456 help
6ffe9923
WD
457 This option links the kernel with '--fix-cortex-a53-843419' and
458 builds modules using the large memory model in order to avoid the use
459 of the ADRP instruction, which can cause a subsequent memory access
460 to use an incorrect address on Cortex-A53 parts up to r0p4.
df057cc7
WD
461
462 If unsure, say Y.
463
94100970
RR
464config CAVIUM_ERRATUM_22375
465 bool "Cavium erratum 22375, 24313"
466 default y
467 help
468 Enable workaround for erratum 22375, 24313.
469
470 This implements two gicv3-its errata workarounds for ThunderX. Both
471 with small impact affecting only ITS table allocation.
472
473 erratum 22375: only alloc 8MB table size
474 erratum 24313: ignore memory access type
475
476 The fixes are in ITS initialization and basically ignore memory access
477 type and table size provided by the TYPER and BASER registers.
478
479 If unsure, say Y.
480
fbf8f40e
GK
481config CAVIUM_ERRATUM_23144
482 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
483 depends on NUMA
484 default y
485 help
486 ITS SYNC command hang for cross node io and collections/cpu mapping.
487
488 If unsure, say Y.
489
6d4e11c5
RR
490config CAVIUM_ERRATUM_23154
491 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
492 default y
493 help
494 The gicv3 of ThunderX requires a modified version for
495 reading the IAR status to ensure data synchronization
496 (access to icc_iar1_el1 is not sync'ed before and after).
497
498 If unsure, say Y.
499
104a0c02
AP
500config CAVIUM_ERRATUM_27456
501 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
502 default y
503 help
504 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
505 instructions may cause the icache to become corrupted if it
506 contains data for a non-current ASID. The fix is to
507 invalidate the icache when changing the mm context.
508
509 If unsure, say Y.
510
690a3415
DD
511config CAVIUM_ERRATUM_30115
512 bool "Cavium erratum 30115: Guest may disable interrupts in host"
513 default y
514 help
515 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
516 1.2, and T83 Pass 1.0, KVM guest execution may disable
517 interrupts in host. Trapping both GICv3 group-0 and group-1
518 accesses sidesteps the issue.
519
520 If unsure, say Y.
521
38fd94b0
CC
522config QCOM_FALKOR_ERRATUM_1003
523 bool "Falkor E1003: Incorrect translation due to ASID change"
524 default y
38fd94b0
CC
525 help
526 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
715faa31
WD
527 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
528 in TTBR1_EL1, this situation only occurs in the entry trampoline and
529 then only for entries in the walk cache, since the leaf translation
530 is unchanged. Work around the erratum by invalidating the walk cache
531 entries for the trampoline before entering the kernel proper.
38fd94b0 532
d9ff80f8
CC
533config QCOM_FALKOR_ERRATUM_1009
534 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
535 default y
536 help
537 On Falkor v1, the CPU may prematurely complete a DSB following a
538 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
539 one more time to fix the issue.
540
541 If unsure, say Y.
542
90922a2d
SD
543config QCOM_QDF2400_ERRATUM_0065
544 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
545 default y
546 help
547 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
548 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
549 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
550
551 If unsure, say Y.
552
558b0165
AB
553config SOCIONEXT_SYNQUACER_PREITS
554 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
555 default y
556 help
557 Socionext Synquacer SoCs implement a separate h/w block to generate
558 MSI doorbell writes with non-zero values for the device ID.
559
5c9a882e
MZ
560 If unsure, say Y.
561
562config HISILICON_ERRATUM_161600802
563 bool "Hip07 161600802: Erroneous redistributor VLPI base"
564 default y
565 help
566 The HiSilicon Hip07 SoC usees the wrong redistributor base
567 when issued ITS commands such as VMOVP and VMAPP, and requires
568 a 128kB offset to be applied to the target address in this commands.
569
558b0165 570 If unsure, say Y.
932b50c7
SD
571
572config QCOM_FALKOR_ERRATUM_E1041
573 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
574 default y
575 help
576 Falkor CPU may speculatively fetch instructions from an improper
577 memory location when MMU translation is changed from SCTLR_ELn[M]=1
578 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
579
580 If unsure, say Y.
581
c0a01b84
AP
582endmenu
583
584
e41ceed0
JL
585choice
586 prompt "Page size"
587 default ARM64_4K_PAGES
588 help
589 Page size (translation granule) configuration.
590
591config ARM64_4K_PAGES
592 bool "4KB"
593 help
594 This feature enables 4KB pages support.
595
44eaacf1
SP
596config ARM64_16K_PAGES
597 bool "16KB"
598 help
599 The system will use 16KB pages support. AArch32 emulation
600 requires applications compiled with 16K (or a multiple of 16K)
601 aligned segments.
602
8c2c3df3 603config ARM64_64K_PAGES
e41ceed0 604 bool "64KB"
8c2c3df3
CM
605 help
606 This feature enables 64KB pages support (4KB by default)
607 allowing only two levels of page tables and faster TLB
db488be3
SP
608 look-up. AArch32 emulation requires applications compiled
609 with 64K aligned segments.
8c2c3df3 610
e41ceed0
JL
611endchoice
612
613choice
614 prompt "Virtual address space size"
615 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 616 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
617 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
618 help
619 Allows choosing one of multiple possible virtual address
620 space sizes. The level of translation table is determined by
621 a combination of page size and virtual address space size.
622
21539939 623config ARM64_VA_BITS_36
56a3f30e 624 bool "36-bit" if EXPERT
21539939
SP
625 depends on ARM64_16K_PAGES
626
e41ceed0
JL
627config ARM64_VA_BITS_39
628 bool "39-bit"
629 depends on ARM64_4K_PAGES
630
631config ARM64_VA_BITS_42
632 bool "42-bit"
633 depends on ARM64_64K_PAGES
634
44eaacf1
SP
635config ARM64_VA_BITS_47
636 bool "47-bit"
637 depends on ARM64_16K_PAGES
638
c79b954b
JL
639config ARM64_VA_BITS_48
640 bool "48-bit"
c79b954b 641
e41ceed0
JL
642endchoice
643
644config ARM64_VA_BITS
645 int
21539939 646 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
647 default 39 if ARM64_VA_BITS_39
648 default 42 if ARM64_VA_BITS_42
44eaacf1 649 default 47 if ARM64_VA_BITS_47
c79b954b 650 default 48 if ARM64_VA_BITS_48
e41ceed0 651
a872013d
WD
652config CPU_BIG_ENDIAN
653 bool "Build big-endian kernel"
654 help
655 Say Y if you plan on running a kernel in big-endian mode.
656
f6e763b9
MB
657config SCHED_MC
658 bool "Multi-core scheduler support"
f6e763b9
MB
659 help
660 Multi-core scheduler support improves the CPU scheduler's decision
661 making when dealing with multi-core CPU chips at a cost of slightly
662 increased overhead in some places. If unsure say N here.
663
664config SCHED_SMT
665 bool "SMT scheduler support"
f6e763b9
MB
666 help
667 Improves the CPU scheduler's decision making when dealing with
668 MultiThreading at a cost of slightly increased overhead in some
669 places. If unsure say N here.
670
8c2c3df3 671config NR_CPUS
62aa9655
GK
672 int "Maximum number of CPUs (2-4096)"
673 range 2 4096
15942853 674 # These have to remain sorted largest to smallest
e3672649 675 default "64"
8c2c3df3 676
9327e2c6
MR
677config HOTPLUG_CPU
678 bool "Support for hot-pluggable CPUs"
217d453d 679 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
680 help
681 Say Y here to experiment with turning CPUs off and on. CPUs
682 can be controlled through /sys/devices/system/cpu.
683
1a2db300
GK
684# Common NUMA Features
685config NUMA
686 bool "Numa Memory Allocation and Scheduler Support"
0c2a6cce
KW
687 select ACPI_NUMA if ACPI
688 select OF_NUMA
1a2db300
GK
689 help
690 Enable NUMA (Non Uniform Memory Access) support.
691
692 The kernel will try to allocate memory used by a CPU on the
693 local memory of the CPU and add some more
694 NUMA awareness to the kernel.
695
696config NODES_SHIFT
697 int "Maximum NUMA Nodes (as a power of 2)"
698 range 1 10
699 default "2"
700 depends on NEED_MULTIPLE_NODES
701 help
702 Specify the maximum number of NUMA Nodes available on the target
703 system. Increases memory reserved to accommodate various tables.
704
705config USE_PERCPU_NUMA_NODE_ID
706 def_bool y
707 depends on NUMA
708
7af3a0a9
ZL
709config HAVE_SETUP_PER_CPU_AREA
710 def_bool y
711 depends on NUMA
712
713config NEED_PER_CPU_EMBED_FIRST_CHUNK
714 def_bool y
715 depends on NUMA
716
6d526ee2
AB
717config HOLES_IN_ZONE
718 def_bool y
719 depends on NUMA
720
8c2c3df3 721source kernel/Kconfig.preempt
f90df5e2 722source kernel/Kconfig.hz
8c2c3df3 723
83863f25
LA
724config ARCH_SUPPORTS_DEBUG_PAGEALLOC
725 def_bool y
726
8c2c3df3
CM
727config ARCH_HAS_HOLES_MEMORYMODEL
728 def_bool y if SPARSEMEM
729
730config ARCH_SPARSEMEM_ENABLE
731 def_bool y
732 select SPARSEMEM_VMEMMAP_ENABLE
733
734config ARCH_SPARSEMEM_DEFAULT
735 def_bool ARCH_SPARSEMEM_ENABLE
736
737config ARCH_SELECT_MEMORY_MODEL
738 def_bool ARCH_SPARSEMEM_ENABLE
739
740config HAVE_ARCH_PFN_VALID
741 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
742
743config HW_PERF_EVENTS
6475b2d8
MR
744 def_bool y
745 depends on ARM_PMU
8c2c3df3 746
084bd298
SC
747config SYS_SUPPORTS_HUGETLBFS
748 def_bool y
749
084bd298 750config ARCH_WANT_HUGE_PMD_SHARE
21539939 751 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 752
a41dc0e8
CM
753config ARCH_HAS_CACHE_LINE_SIZE
754 def_bool y
755
8c2c3df3
CM
756source "mm/Kconfig"
757
a1ae65b2
AT
758config SECCOMP
759 bool "Enable seccomp to safely compute untrusted bytecode"
760 ---help---
761 This kernel feature is useful for number crunching applications
762 that may need to compute untrusted bytecode during their
763 execution. By using pipes or other transports made available to
764 the process as file descriptors supporting the read/write
765 syscalls, it's possible to isolate those applications in
766 their own address space using seccomp. Once seccomp is
767 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
768 and the task is only allowed to execute a few safe syscalls
769 defined by each seccomp mode.
770
dfd57bc3
SS
771config PARAVIRT
772 bool "Enable paravirtualization code"
773 help
774 This changes the kernel so it can modify itself when it is run
775 under a hypervisor, potentially improving performance significantly
776 over full virtualization.
777
778config PARAVIRT_TIME_ACCOUNTING
779 bool "Paravirtual steal time accounting"
780 select PARAVIRT
781 default n
782 help
783 Select this option to enable fine granularity task steal time
784 accounting. Time spent executing other tasks in parallel with
785 the current vCPU is discounted from the vCPU power. To account for
786 that, there can be a small performance impact.
787
788 If in doubt, say N here.
789
d28f6df1
GL
790config KEXEC
791 depends on PM_SLEEP_SMP
792 select KEXEC_CORE
793 bool "kexec system call"
794 ---help---
795 kexec is a system call that implements the ability to shutdown your
796 current kernel, and to start another kernel. It is like a reboot
797 but it is independent of the system firmware. And like a reboot
798 you can start any kernel with it, not just Linux.
799
e62aaeac
AT
800config CRASH_DUMP
801 bool "Build kdump crash kernel"
802 help
803 Generate crash dump after being started by kexec. This should
804 be normally only set in special crash dump kernels which are
805 loaded in the main kernel with kexec-tools into a specially
806 reserved region and then later executed after a crash by
807 kdump/kexec.
808
809 For more details see Documentation/kdump/kdump.txt
810
aa42aa13
SS
811config XEN_DOM0
812 def_bool y
813 depends on XEN
814
815config XEN
c2ba1f7d 816 bool "Xen guest support on ARM64"
aa42aa13 817 depends on ARM64 && OF
83862ccf 818 select SWIOTLB_XEN
dfd57bc3 819 select PARAVIRT
aa42aa13
SS
820 help
821 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
822
d03bb145
SC
823config FORCE_MAX_ZONEORDER
824 int
825 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
b09cbbb8 826 default "13" if (ARCH_THUNDER && ARM64_4K_PAGES)
44eaacf1 827 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 828 default "11"
44eaacf1
SP
829 help
830 The kernel memory allocator divides physically contiguous memory
831 blocks into "zones", where each zone is a power of two number of
832 pages. This option selects the largest power of two that the kernel
833 keeps in the memory allocator. If you need to allocate very large
834 blocks of physically contiguous memory, then you may need to
835 increase this value.
836
837 This config option is actually maximum order plus one. For example,
838 a value of 11 means that the largest free memory block is 2^10 pages.
839
840 We make sure that we can allocate upto a HugePage size for each configuration.
841 Hence we have :
842 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
843
844 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
845 4M allocations matching the default size used by generic code.
d03bb145 846
f86e734f 847config UNMAP_KERNEL_AT_EL0
4225a53b 848 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
f86e734f
WD
849 default y
850 help
4225a53b
WD
851 Speculation attacks against some high-performance processors can
852 be used to bypass MMU permission checks and leak kernel data to
853 userspace. This can be defended against by unmapping the kernel
854 when running in userspace, mapping it back in on exception entry
855 via a trampoline page in the vector table.
f86e734f
WD
856
857 If unsure, say Y.
858
9a5fa750
WD
859config HARDEN_BRANCH_PREDICTOR
860 bool "Harden the branch predictor against aliasing attacks" if EXPERT
861 default y
862 help
863 Speculation attacks against some high-performance processors rely on
864 being able to manipulate the branch predictor for a victim context by
865 executing aliasing branches in the attacker context. Such attacks
866 can be partially mitigated against by clearing internal branch
867 predictor state and limiting the prediction logic in some situations.
868
869 This config option will take CPU-specific actions to harden the
870 branch predictor against aliasing attacks and may rely on specific
871 instruction sequences or control bits being set by the system
872 firmware.
873
874 If unsure, say Y.
875
1b907f46
WD
876menuconfig ARMV8_DEPRECATED
877 bool "Emulate deprecated/obsolete ARMv8 instructions"
878 depends on COMPAT
6cfa7cc4 879 depends on SYSCTL
1b907f46
WD
880 help
881 Legacy software support may require certain instructions
882 that have been deprecated or obsoleted in the architecture.
883
884 Enable this config to enable selective emulation of these
885 features.
886
887 If unsure, say Y
888
889if ARMV8_DEPRECATED
890
891config SWP_EMULATION
892 bool "Emulate SWP/SWPB instructions"
893 help
894 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
895 they are always undefined. Say Y here to enable software
896 emulation of these instructions for userspace using LDXR/STXR.
897
898 In some older versions of glibc [<=2.8] SWP is used during futex
899 trylock() operations with the assumption that the code will not
900 be preempted. This invalid assumption may be more likely to fail
901 with SWP emulation enabled, leading to deadlock of the user
902 application.
903
904 NOTE: when accessing uncached shared regions, LDXR/STXR rely
905 on an external transaction monitoring block called a global
906 monitor to maintain update atomicity. If your system does not
907 implement a global monitor, this option can cause programs that
908 perform SWP operations to uncached memory to deadlock.
909
910 If unsure, say Y
911
912config CP15_BARRIER_EMULATION
913 bool "Emulate CP15 Barrier instructions"
914 help
915 The CP15 barrier instructions - CP15ISB, CP15DSB, and
916 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
917 strongly recommended to use the ISB, DSB, and DMB
918 instructions instead.
919
920 Say Y here to enable software emulation of these
921 instructions for AArch32 userspace code. When this option is
922 enabled, CP15 barrier usage is traced which can help
923 identify software that needs updating.
924
925 If unsure, say Y
926
2d888f48
SP
927config SETEND_EMULATION
928 bool "Emulate SETEND instruction"
929 help
930 The SETEND instruction alters the data-endianness of the
931 AArch32 EL0, and is deprecated in ARMv8.
932
933 Say Y here to enable software emulation of the instruction
934 for AArch32 userspace code.
935
936 Note: All the cpus on the system must have mixed endian support at EL0
937 for this feature to be enabled. If a new CPU - which doesn't support mixed
938 endian - is hotplugged in after this feature has been enabled, there could
939 be unexpected results in the applications.
940
941 If unsure, say Y
1b907f46
WD
942endif
943
ba42822a
CM
944config ARM64_SW_TTBR0_PAN
945 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
946 help
947 Enabling this option prevents the kernel from accessing
948 user-space memory directly by pointing TTBR0_EL1 to a reserved
949 zeroed area and reserved ASID. The user access routines
950 restore the valid TTBR0_EL1 temporarily.
951
0e4a0709
WD
952menu "ARMv8.1 architectural features"
953
954config ARM64_HW_AFDBM
955 bool "Support for hardware updates of the Access and Dirty page flags"
956 default y
957 help
958 The ARMv8.1 architecture extensions introduce support for
959 hardware updates of the access and dirty information in page
960 table entries. When enabled in TCR_EL1 (HA and HD bits) on
961 capable processors, accesses to pages with PTE_AF cleared will
962 set this bit instead of raising an access flag fault.
963 Similarly, writes to read-only pages with the DBM bit set will
964 clear the read-only bit (AP[2]) instead of raising a
965 permission fault.
966
967 Kernels built with this configuration option enabled continue
968 to work on pre-ARMv8.1 hardware and the performance impact is
969 minimal. If unsure, say Y.
970
971config ARM64_PAN
972 bool "Enable support for Privileged Access Never (PAN)"
973 default y
974 help
975 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
976 prevents the kernel or hypervisor from accessing user-space (EL0)
977 memory directly.
978
979 Choosing this option will cause any unprotected (not using
980 copy_to_user et al) memory access to fail with a permission fault.
981
982 The feature is detected at runtime, and will remain as a 'nop'
983 instruction if the cpu does not implement the feature.
984
985config ARM64_LSE_ATOMICS
986 bool "Atomic instructions"
987 help
988 As part of the Large System Extensions, ARMv8.1 introduces new
989 atomic instructions that are designed specifically to scale in
990 very large systems.
991
992 Say Y here to make use of these instructions for the in-kernel
993 atomic routines. This incurs a small overhead on CPUs that do
994 not support these instructions and requires the kernel to be
995 built with binutils >= 2.25.
996
1f364c8c
MZ
997config ARM64_VHE
998 bool "Enable support for Virtualization Host Extensions (VHE)"
999 default y
1000 help
1001 Virtualization Host Extensions (VHE) allow the kernel to run
1002 directly at EL2 (instead of EL1) on processors that support
1003 it. This leads to better performance for KVM, as they reduce
1004 the cost of the world switch.
1005
1006 Selecting this option allows the VHE feature to be detected
1007 at runtime, and does not affect processors that do not
1008 implement this feature.
1009
0e4a0709
WD
1010endmenu
1011
f993318b
WD
1012menu "ARMv8.2 architectural features"
1013
57f4959b
JM
1014config ARM64_UAO
1015 bool "Enable support for User Access Override (UAO)"
1016 default y
1017 help
1018 User Access Override (UAO; part of the ARMv8.2 Extensions)
1019 causes the 'unprivileged' variant of the load/store instructions to
83fc61a5 1020 be overridden to be privileged.
57f4959b
JM
1021
1022 This option changes get_user() and friends to use the 'unprivileged'
1023 variant of the load/store instructions. This ensures that user-space
1024 really did have access to the supplied memory. When addr_limit is
1025 set to kernel memory the UAO bit will be set, allowing privileged
1026 access to kernel memory.
1027
1028 Choosing this option will cause copy_to_user() et al to use user-space
1029 memory permissions.
1030
1031 The feature is detected at runtime, the kernel will use the
1032 regular load/store instructions if the cpu does not implement the
1033 feature.
1034
d50e071f
RM
1035config ARM64_PMEM
1036 bool "Enable support for persistent memory"
1037 select ARCH_HAS_PMEM_API
5d7bdeb1 1038 select ARCH_HAS_UACCESS_FLUSHCACHE
d50e071f
RM
1039 help
1040 Say Y to enable support for the persistent memory API based on the
1041 ARMv8.2 DCPoP feature.
1042
1043 The feature is detected at runtime, and the kernel will use DC CVAC
1044 operations if DC CVAP is not supported (following the behaviour of
1045 DC CVAP itself if the system does not define a point of persistence).
1046
f993318b
WD
1047endmenu
1048
ddd25ad1
DM
1049config ARM64_SVE
1050 bool "ARM Scalable Vector Extension support"
1051 default y
1052 help
1053 The Scalable Vector Extension (SVE) is an extension to the AArch64
1054 execution state which complements and extends the SIMD functionality
1055 of the base architecture to support much larger vectors and to enable
1056 additional vectorisation opportunities.
1057
1058 To enable use of this extension on CPUs that implement it, say Y.
1059
fd045f6c
AB
1060config ARM64_MODULE_CMODEL_LARGE
1061 bool
1062
1063config ARM64_MODULE_PLTS
1064 bool
1065 select ARM64_MODULE_CMODEL_LARGE
1066 select HAVE_MOD_ARCH_SPECIFIC
1067
1e48ef7f
AB
1068config RELOCATABLE
1069 bool
1070 help
1071 This builds the kernel as a Position Independent Executable (PIE),
1072 which retains all relocation metadata required to relocate the
1073 kernel binary at runtime to a different virtual address than the
1074 address it was linked at.
1075 Since AArch64 uses the RELA relocation format, this requires a
1076 relocation pass at runtime even if the kernel is loaded at the
1077 same address it was linked at.
1078
f80fb3a3
AB
1079config RANDOMIZE_BASE
1080 bool "Randomize the address of the kernel image"
b9c220b5 1081 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
1082 select RELOCATABLE
1083 help
1084 Randomizes the virtual address at which the kernel image is
1085 loaded, as a security feature that deters exploit attempts
1086 relying on knowledge of the location of kernel internals.
1087
1088 It is the bootloader's job to provide entropy, by passing a
1089 random u64 value in /chosen/kaslr-seed at kernel entry.
1090
2b5fe07a
AB
1091 When booting via the UEFI stub, it will invoke the firmware's
1092 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1093 to the kernel proper. In addition, it will randomise the physical
1094 location of the kernel Image as well.
1095
f80fb3a3
AB
1096 If unsure, say N.
1097
1098config RANDOMIZE_MODULE_REGION_FULL
1099 bool "Randomize the module region independently from the core kernel"
e71a4e1b 1100 depends on RANDOMIZE_BASE
f80fb3a3
AB
1101 default y
1102 help
1103 Randomizes the location of the module region without considering the
1104 location of the core kernel. This way, it is impossible for modules
1105 to leak information about the location of core kernel data structures
1106 but it does imply that function calls between modules and the core
1107 kernel will need to be resolved via veneers in the module PLT.
1108
1109 When this option is not set, the module region will be randomized over
1110 a limited range that contains the [_stext, _etext] interval of the
1111 core kernel, so branch relocations are always in range.
1112
8c2c3df3
CM
1113endmenu
1114
1115menu "Boot options"
1116
5e89c55e
LP
1117config ARM64_ACPI_PARKING_PROTOCOL
1118 bool "Enable support for the ARM64 ACPI parking protocol"
1119 depends on ACPI
1120 help
1121 Enable support for the ARM64 ACPI parking protocol. If disabled
1122 the kernel will not allow booting through the ARM64 ACPI parking
1123 protocol even if the corresponding data is present in the ACPI
1124 MADT table.
1125
8c2c3df3
CM
1126config CMDLINE
1127 string "Default kernel command string"
1128 default ""
1129 help
1130 Provide a set of default command-line options at build time by
1131 entering them here. As a minimum, you should specify the the
1132 root device (e.g. root=/dev/nfs).
1133
1134config CMDLINE_FORCE
1135 bool "Always use the default kernel command string"
1136 help
1137 Always use the default kernel command string, even if the boot
1138 loader passes other arguments to the kernel.
1139 This is useful if you cannot or don't want to change the
1140 command-line options your boot loader passes to the kernel.
1141
f4f75ad5
AB
1142config EFI_STUB
1143 bool
1144
f84d0275
MS
1145config EFI
1146 bool "UEFI runtime support"
1147 depends on OF && !CPU_BIG_ENDIAN
b472db6c 1148 depends on KERNEL_MODE_NEON
f84d0275
MS
1149 select LIBFDT
1150 select UCS2_STRING
1151 select EFI_PARAMS_FROM_FDT
e15dd494 1152 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
1153 select EFI_STUB
1154 select EFI_ARMSTUB
f84d0275
MS
1155 default y
1156 help
1157 This option provides support for runtime services provided
1158 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
1159 clock, and platform reset). A UEFI stub is also provided to
1160 allow the kernel to be booted as an EFI application. This
1161 is only useful on systems that have UEFI firmware.
f84d0275 1162
d1ae8c00
YL
1163config DMI
1164 bool "Enable support for SMBIOS (DMI) tables"
1165 depends on EFI
1166 default y
1167 help
1168 This enables SMBIOS/DMI feature for systems.
1169
1170 This option is only useful on systems that have UEFI firmware.
1171 However, even with this option, the resultant kernel should
1172 continue to boot on existing non-UEFI platforms.
1173
8c2c3df3
CM
1174endmenu
1175
1176menu "Userspace binary formats"
1177
1178source "fs/Kconfig.binfmt"
1179
1180config COMPAT
1181 bool "Kernel support for 32-bit EL0"
755e70b7 1182 depends on ARM64_4K_PAGES || EXPERT
2e449048 1183 select COMPAT_BINFMT_ELF if BINFMT_ELF
af1839eb 1184 select HAVE_UID16
84b9e9b4 1185 select OLD_SIGSUSPEND3
51682036 1186 select COMPAT_OLD_SIGACTION
8c2c3df3
CM
1187 help
1188 This option enables support for a 32-bit EL0 running under a 64-bit
1189 kernel at EL1. AArch32-specific components such as system calls,
1190 the user helper functions, VFP support and the ptrace interface are
1191 handled appropriately by the kernel.
1192
44eaacf1
SP
1193 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1194 that you will only be able to execute AArch32 binaries that were compiled
1195 with page size aligned segments.
a8fcd8b1 1196
8c2c3df3
CM
1197 If you want to execute 32-bit userspace applications, say Y.
1198
1199config SYSVIPC_COMPAT
1200 def_bool y
1201 depends on COMPAT && SYSVIPC
1202
1203endmenu
1204
166936ba
LP
1205menu "Power management options"
1206
1207source "kernel/power/Kconfig"
1208
82869ac5
JM
1209config ARCH_HIBERNATION_POSSIBLE
1210 def_bool y
1211 depends on CPU_PM
1212
1213config ARCH_HIBERNATION_HEADER
1214 def_bool y
1215 depends on HIBERNATION
1216
166936ba
LP
1217config ARCH_SUSPEND_POSSIBLE
1218 def_bool y
1219
166936ba
LP
1220endmenu
1221
1307220d
LP
1222menu "CPU Power Management"
1223
1224source "drivers/cpuidle/Kconfig"
1225
52e7e816
RH
1226source "drivers/cpufreq/Kconfig"
1227
1228endmenu
1229
8c2c3df3
CM
1230source "net/Kconfig"
1231
1232source "drivers/Kconfig"
1233
0d34a427
LO
1234source "ubuntu/Kconfig"
1235
f84d0275
MS
1236source "drivers/firmware/Kconfig"
1237
b6a02173
GG
1238source "drivers/acpi/Kconfig"
1239
8c2c3df3
CM
1240source "fs/Kconfig"
1241
c3eb5b14
MZ
1242source "arch/arm64/kvm/Kconfig"
1243
8c2c3df3
CM
1244source "arch/arm64/Kconfig.debug"
1245
1246source "security/Kconfig"
1247
1248source "crypto/Kconfig"
2c98833a
AB
1249if CRYPTO
1250source "arch/arm64/crypto/Kconfig"
1251endif
8c2c3df3
CM
1252
1253source "lib/Kconfig"