]>
Commit | Line | Data |
---|---|---|
8c2c3df3 CM |
1 | config ARM64 |
2 | def_bool y | |
b6197b93 | 3 | select ACPI_CCA_REQUIRED if ACPI |
d8f4f161 | 4 | select ACPI_GENERIC_GSI if ACPI |
6933de0c | 5 | select ACPI_REDUCED_HARDWARE_ONLY if ACPI |
0cb0786b | 6 | select ACPI_MCFG if ACPI |
888125a7 | 7 | select ACPI_SPCR_TABLE if ACPI |
1d8f51d4 | 8 | select ARCH_CLOCKSOURCE_DATA |
ec6d06ef | 9 | select ARCH_HAS_DEBUG_VIRTUAL |
21266be9 | 10 | select ARCH_HAS_DEVMEM_IS_ALLOWED |
38b04a74 | 11 | select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI |
2b68f6ca | 12 | select ARCH_HAS_ELF_RANDOMIZE |
957e3fac | 13 | select ARCH_HAS_GCOV_PROFILE_ALL |
14f09910 | 14 | select ARCH_HAS_GIGANTIC_PAGE |
5e4c7549 | 15 | select ARCH_HAS_KCOV |
d2852a22 | 16 | select ARCH_HAS_SET_MEMORY |
308c09f1 | 17 | select ARCH_HAS_SG_CHAIN |
ad21fc4f LA |
18 | select ARCH_HAS_STRICT_KERNEL_RWX |
19 | select ARCH_HAS_STRICT_MODULE_RWX | |
1f85008e | 20 | select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST |
c63c8700 | 21 | select ARCH_USE_CMPXCHG_LOCKREF |
4badad35 | 22 | select ARCH_SUPPORTS_ATOMIC_RMW |
56166230 | 23 | select ARCH_SUPPORTS_NUMA_BALANCING |
6212a512 | 24 | select ARCH_WANT_COMPAT_IPC_PARSE_VERSION |
b6f35981 | 25 | select ARCH_WANT_FRAME_POINTERS |
f0b7f8a4 | 26 | select ARCH_HAS_UBSAN_SANITIZE_ALL |
25c92a37 | 27 | select ARM_AMBA |
1aee5d7a | 28 | select ARM_ARCH_TIMER |
c4188edc | 29 | select ARM_GIC |
875cbf3e | 30 | select AUDIT_ARCH_COMPAT_GENERIC |
3ee80364 | 31 | select ARM_GIC_V2M if PCI |
021f6537 | 32 | select ARM_GIC_V3 |
3ee80364 | 33 | select ARM_GIC_V3_ITS if PCI |
bff60792 | 34 | select ARM_PSCI_FW |
adace895 | 35 | select BUILDTIME_EXTABLE_SORT |
db2789b5 | 36 | select CLONE_BACKWARDS |
7ca2ef33 | 37 | select COMMON_CLK |
166936ba | 38 | select CPU_PM if (SUSPEND || CPU_IDLE) |
7bc13fd3 | 39 | select DCACHE_WORD_ACCESS |
ef37566c | 40 | select EDAC_SUPPORT |
2f34f173 | 41 | select FRAME_POINTER |
d4932f9e | 42 | select GENERIC_ALLOCATOR |
8c2c3df3 | 43 | select GENERIC_CLOCKEVENTS |
4b3dc967 | 44 | select GENERIC_CLOCKEVENTS_BROADCAST |
3be1a5c4 | 45 | select GENERIC_CPU_AUTOPROBE |
bf4b558e | 46 | select GENERIC_EARLY_IOREMAP |
2314ee4d | 47 | select GENERIC_IDLE_POLL_SETUP |
8c2c3df3 CM |
48 | select GENERIC_IRQ_PROBE |
49 | select GENERIC_IRQ_SHOW | |
6544e67b | 50 | select GENERIC_IRQ_SHOW_LEVEL |
cb61f676 | 51 | select GENERIC_PCI_IOMAP |
65cd4f6c | 52 | select GENERIC_SCHED_CLOCK |
8c2c3df3 | 53 | select GENERIC_SMP_IDLE_THREAD |
12a0ef7b WD |
54 | select GENERIC_STRNCPY_FROM_USER |
55 | select GENERIC_STRNLEN_USER | |
8c2c3df3 | 56 | select GENERIC_TIME_VSYSCALL |
a1ddc74a | 57 | select HANDLE_DOMAIN_IRQ |
8c2c3df3 | 58 | select HARDIRQS_SW_RESEND |
9f9a35a7 | 59 | select HAVE_ACPI_APEI if (ACPI && EFI) |
5284e1b4 | 60 | select HAVE_ALIGNED_STRUCT_PAGE if SLUB |
875cbf3e | 61 | select HAVE_ARCH_AUDITSYSCALL |
8e7a4cef | 62 | select HAVE_ARCH_BITREVERSE |
faf5b63e | 63 | select HAVE_ARCH_HARDENED_USERCOPY |
324420bf | 64 | select HAVE_ARCH_HUGE_VMAP |
9732cafd | 65 | select HAVE_ARCH_JUMP_LABEL |
f1b9032f | 66 | select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48) |
9529247d | 67 | select HAVE_ARCH_KGDB |
8f0d3aa9 DC |
68 | select HAVE_ARCH_MMAP_RND_BITS |
69 | select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT | |
a1ae65b2 | 70 | select HAVE_ARCH_SECCOMP_FILTER |
8c2c3df3 | 71 | select HAVE_ARCH_TRACEHOOK |
8ee70879 YS |
72 | select HAVE_ARCH_TRANSPARENT_HUGEPAGE |
73 | select HAVE_ARM_SMCCC | |
6077776b | 74 | select HAVE_EBPF_JIT |
af64d2aa | 75 | select HAVE_C_RECORDMCOUNT |
c0c264ae | 76 | select HAVE_CC_STACKPROTECTOR |
5284e1b4 | 77 | select HAVE_CMPXCHG_DOUBLE |
95eff6b2 | 78 | select HAVE_CMPXCHG_LOCAL |
8ee70879 | 79 | select HAVE_CONTEXT_TRACKING |
9b2a60c4 | 80 | select HAVE_DEBUG_BUGVERBOSE |
b69ec42b | 81 | select HAVE_DEBUG_KMEMLEAK |
8c2c3df3 | 82 | select HAVE_DMA_API_DEBUG |
6ac2104d | 83 | select HAVE_DMA_CONTIGUOUS |
bd7d38db | 84 | select HAVE_DYNAMIC_FTRACE |
50afc33a | 85 | select HAVE_EFFICIENT_UNALIGNED_ACCESS |
af64d2aa | 86 | select HAVE_FTRACE_MCOUNT_RECORD |
819e50e2 AT |
87 | select HAVE_FUNCTION_TRACER |
88 | select HAVE_FUNCTION_GRAPH_TRACER | |
6b90bd4b | 89 | select HAVE_GCC_PLUGINS |
8c2c3df3 | 90 | select HAVE_GENERIC_DMA_COHERENT |
8c2c3df3 | 91 | select HAVE_HW_BREAKPOINT if PERF_EVENTS |
24da208d | 92 | select HAVE_IRQ_TIME_ACCOUNTING |
8c2c3df3 | 93 | select HAVE_MEMBLOCK |
1a2db300 | 94 | select HAVE_MEMBLOCK_NODE_MAP if NUMA |
55834a77 | 95 | select HAVE_PATA_PLATFORM |
8c2c3df3 | 96 | select HAVE_PERF_EVENTS |
2ee0d7fd JP |
97 | select HAVE_PERF_REGS |
98 | select HAVE_PERF_USER_STACK_DUMP | |
0a8ea52c | 99 | select HAVE_REGS_AND_STACK_ACCESS_API |
5e5f6dc1 | 100 | select HAVE_RCU_TABLE_FREE |
055b1212 | 101 | select HAVE_SYSCALL_TRACEPOINTS |
2dd0e8d2 | 102 | select HAVE_KPROBES |
cd1ee3b1 | 103 | select HAVE_KRETPROBES |
876945db | 104 | select IOMMU_DMA if IOMMU_SUPPORT |
8c2c3df3 | 105 | select IRQ_DOMAIN |
e8557d1f | 106 | select IRQ_FORCED_THREADING |
fea2acaa | 107 | select MODULES_USE_ELF_RELA |
8c2c3df3 CM |
108 | select NO_BOOTMEM |
109 | select OF | |
110 | select OF_EARLY_FLATTREE | |
9bf14b7c | 111 | select OF_RESERVED_MEM |
0cb0786b | 112 | select PCI_ECAM if ACPI |
aa1e8ec1 CM |
113 | select POWER_RESET |
114 | select POWER_SUPPLY | |
8c2c3df3 | 115 | select SPARSE_IRQ |
7ac57a89 | 116 | select SYSCTL_EXCEPTION_TRACE |
c02433dd | 117 | select THREAD_INFO_IN_TASK |
92430dab | 118 | select ARCH_HAS_RAW_COPY_USER |
8c2c3df3 CM |
119 | help |
120 | ARM 64-bit (AArch64) Linux support. | |
121 | ||
122 | config 64BIT | |
123 | def_bool y | |
124 | ||
125 | config ARCH_PHYS_ADDR_T_64BIT | |
126 | def_bool y | |
127 | ||
128 | config MMU | |
129 | def_bool y | |
130 | ||
030c4d24 MR |
131 | config ARM64_PAGE_SHIFT |
132 | int | |
133 | default 16 if ARM64_64K_PAGES | |
134 | default 14 if ARM64_16K_PAGES | |
135 | default 12 | |
136 | ||
137 | config ARM64_CONT_SHIFT | |
138 | int | |
139 | default 5 if ARM64_64K_PAGES | |
140 | default 7 if ARM64_16K_PAGES | |
141 | default 4 | |
142 | ||
8f0d3aa9 DC |
143 | config ARCH_MMAP_RND_BITS_MIN |
144 | default 14 if ARM64_64K_PAGES | |
145 | default 16 if ARM64_16K_PAGES | |
146 | default 18 | |
147 | ||
148 | # max bits determined by the following formula: | |
149 | # VA_BITS - PAGE_SHIFT - 3 | |
150 | config ARCH_MMAP_RND_BITS_MAX | |
151 | default 19 if ARM64_VA_BITS=36 | |
152 | default 24 if ARM64_VA_BITS=39 | |
153 | default 27 if ARM64_VA_BITS=42 | |
154 | default 30 if ARM64_VA_BITS=47 | |
155 | default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES | |
156 | default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES | |
157 | default 33 if ARM64_VA_BITS=48 | |
158 | default 14 if ARM64_64K_PAGES | |
159 | default 16 if ARM64_16K_PAGES | |
160 | default 18 | |
161 | ||
162 | config ARCH_MMAP_RND_COMPAT_BITS_MIN | |
163 | default 7 if ARM64_64K_PAGES | |
164 | default 9 if ARM64_16K_PAGES | |
165 | default 11 | |
166 | ||
167 | config ARCH_MMAP_RND_COMPAT_BITS_MAX | |
168 | default 16 | |
169 | ||
ce816fa8 | 170 | config NO_IOPORT_MAP |
d1e6dc91 | 171 | def_bool y if !PCI |
8c2c3df3 CM |
172 | |
173 | config STACKTRACE_SUPPORT | |
174 | def_bool y | |
175 | ||
bf0c4e04 JVS |
176 | config ILLEGAL_POINTER_VALUE |
177 | hex | |
178 | default 0xdead000000000000 | |
179 | ||
8c2c3df3 CM |
180 | config LOCKDEP_SUPPORT |
181 | def_bool y | |
182 | ||
183 | config TRACE_IRQFLAGS_SUPPORT | |
184 | def_bool y | |
185 | ||
c209f799 | 186 | config RWSEM_XCHGADD_ALGORITHM |
8c2c3df3 CM |
187 | def_bool y |
188 | ||
9fb7410f DM |
189 | config GENERIC_BUG |
190 | def_bool y | |
191 | depends on BUG | |
192 | ||
193 | config GENERIC_BUG_RELATIVE_POINTERS | |
194 | def_bool y | |
195 | depends on GENERIC_BUG | |
196 | ||
8c2c3df3 CM |
197 | config GENERIC_HWEIGHT |
198 | def_bool y | |
199 | ||
200 | config GENERIC_CSUM | |
201 | def_bool y | |
202 | ||
203 | config GENERIC_CALIBRATE_DELAY | |
204 | def_bool y | |
205 | ||
19e7640d | 206 | config ZONE_DMA |
8c2c3df3 CM |
207 | def_bool y |
208 | ||
29e56940 SC |
209 | config HAVE_GENERIC_RCU_GUP |
210 | def_bool y | |
211 | ||
8c2c3df3 CM |
212 | config ARCH_DMA_ADDR_T_64BIT |
213 | def_bool y | |
214 | ||
215 | config NEED_DMA_MAP_STATE | |
216 | def_bool y | |
217 | ||
218 | config NEED_SG_DMA_LENGTH | |
219 | def_bool y | |
220 | ||
4b3dc967 WD |
221 | config SMP |
222 | def_bool y | |
223 | ||
8c2c3df3 CM |
224 | config SWIOTLB |
225 | def_bool y | |
226 | ||
227 | config IOMMU_HELPER | |
228 | def_bool SWIOTLB | |
229 | ||
4cfb3613 AB |
230 | config KERNEL_MODE_NEON |
231 | def_bool y | |
232 | ||
92cc15fc RH |
233 | config FIX_EARLYCON_MEM |
234 | def_bool y | |
235 | ||
9f25e6ad KS |
236 | config PGTABLE_LEVELS |
237 | int | |
21539939 | 238 | default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36 |
9f25e6ad KS |
239 | default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42 |
240 | default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48 | |
241 | default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39 | |
44eaacf1 SP |
242 | default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47 |
243 | default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48 | |
9f25e6ad | 244 | |
9842ceae PA |
245 | config ARCH_SUPPORTS_UPROBES |
246 | def_bool y | |
247 | ||
8c2c3df3 CM |
248 | source "init/Kconfig" |
249 | ||
250 | source "kernel/Kconfig.freezer" | |
251 | ||
6a377491 | 252 | source "arch/arm64/Kconfig.platforms" |
8c2c3df3 CM |
253 | |
254 | menu "Bus support" | |
255 | ||
d1e6dc91 LD |
256 | config PCI |
257 | bool "PCI support" | |
258 | help | |
259 | This feature enables support for PCI bus system. If you say Y | |
260 | here, the kernel will include drivers and infrastructure code | |
261 | to support PCI bus devices. | |
262 | ||
263 | config PCI_DOMAINS | |
264 | def_bool PCI | |
265 | ||
266 | config PCI_DOMAINS_GENERIC | |
267 | def_bool PCI | |
268 | ||
269 | config PCI_SYSCALL | |
270 | def_bool PCI | |
271 | ||
272 | source "drivers/pci/Kconfig" | |
d1e6dc91 | 273 | |
8c2c3df3 CM |
274 | endmenu |
275 | ||
276 | menu "Kernel Features" | |
277 | ||
c0a01b84 AP |
278 | menu "ARM errata workarounds via the alternatives framework" |
279 | ||
280 | config ARM64_ERRATUM_826319 | |
281 | bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted" | |
282 | default y | |
283 | help | |
284 | This option adds an alternative code sequence to work around ARM | |
285 | erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or | |
286 | AXI master interface and an L2 cache. | |
287 | ||
288 | If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors | |
289 | and is unable to accept a certain write via this interface, it will | |
290 | not progress on read data presented on the read data channel and the | |
291 | system can deadlock. | |
292 | ||
293 | The workaround promotes data cache clean instructions to | |
294 | data cache clean-and-invalidate. | |
295 | Please note that this does not necessarily enable the workaround, | |
296 | as it depends on the alternative framework, which will only patch | |
297 | the kernel if an affected CPU is detected. | |
298 | ||
299 | If unsure, say Y. | |
300 | ||
301 | config ARM64_ERRATUM_827319 | |
302 | bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect" | |
303 | default y | |
304 | help | |
305 | This option adds an alternative code sequence to work around ARM | |
306 | erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI | |
307 | master interface and an L2 cache. | |
308 | ||
309 | Under certain conditions this erratum can cause a clean line eviction | |
310 | to occur at the same time as another transaction to the same address | |
311 | on the AMBA 5 CHI interface, which can cause data corruption if the | |
312 | interconnect reorders the two transactions. | |
313 | ||
314 | The workaround promotes data cache clean instructions to | |
315 | data cache clean-and-invalidate. | |
316 | Please note that this does not necessarily enable the workaround, | |
317 | as it depends on the alternative framework, which will only patch | |
318 | the kernel if an affected CPU is detected. | |
319 | ||
320 | If unsure, say Y. | |
321 | ||
322 | config ARM64_ERRATUM_824069 | |
323 | bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop" | |
324 | default y | |
325 | help | |
326 | This option adds an alternative code sequence to work around ARM | |
327 | erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected | |
328 | to a coherent interconnect. | |
329 | ||
330 | If a Cortex-A53 processor is executing a store or prefetch for | |
331 | write instruction at the same time as a processor in another | |
332 | cluster is executing a cache maintenance operation to the same | |
333 | address, then this erratum might cause a clean cache line to be | |
334 | incorrectly marked as dirty. | |
335 | ||
336 | The workaround promotes data cache clean instructions to | |
337 | data cache clean-and-invalidate. | |
338 | Please note that this option does not necessarily enable the | |
339 | workaround, as it depends on the alternative framework, which will | |
340 | only patch the kernel if an affected CPU is detected. | |
341 | ||
342 | If unsure, say Y. | |
343 | ||
344 | config ARM64_ERRATUM_819472 | |
345 | bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption" | |
346 | default y | |
347 | help | |
348 | This option adds an alternative code sequence to work around ARM | |
349 | erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache | |
350 | present when it is connected to a coherent interconnect. | |
351 | ||
352 | If the processor is executing a load and store exclusive sequence at | |
353 | the same time as a processor in another cluster is executing a cache | |
354 | maintenance operation to the same address, then this erratum might | |
355 | cause data corruption. | |
356 | ||
357 | The workaround promotes data cache clean instructions to | |
358 | data cache clean-and-invalidate. | |
359 | Please note that this does not necessarily enable the workaround, | |
360 | as it depends on the alternative framework, which will only patch | |
361 | the kernel if an affected CPU is detected. | |
362 | ||
363 | If unsure, say Y. | |
364 | ||
365 | config ARM64_ERRATUM_832075 | |
366 | bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads" | |
367 | default y | |
368 | help | |
369 | This option adds an alternative code sequence to work around ARM | |
370 | erratum 832075 on Cortex-A57 parts up to r1p2. | |
371 | ||
372 | Affected Cortex-A57 parts might deadlock when exclusive load/store | |
373 | instructions to Write-Back memory are mixed with Device loads. | |
374 | ||
375 | The workaround is to promote device loads to use Load-Acquire | |
376 | semantics. | |
377 | Please note that this does not necessarily enable the workaround, | |
498cd5c3 MZ |
378 | as it depends on the alternative framework, which will only patch |
379 | the kernel if an affected CPU is detected. | |
380 | ||
381 | If unsure, say Y. | |
382 | ||
383 | config ARM64_ERRATUM_834220 | |
384 | bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault" | |
385 | depends on KVM | |
386 | default y | |
387 | help | |
388 | This option adds an alternative code sequence to work around ARM | |
389 | erratum 834220 on Cortex-A57 parts up to r1p2. | |
390 | ||
391 | Affected Cortex-A57 parts might report a Stage 2 translation | |
392 | fault as the result of a Stage 1 fault for load crossing a | |
393 | page boundary when there is a permission or device memory | |
394 | alignment fault at Stage 1 and a translation fault at Stage 2. | |
395 | ||
396 | The workaround is to verify that the Stage 1 translation | |
397 | doesn't generate a fault before handling the Stage 2 fault. | |
398 | Please note that this does not necessarily enable the workaround, | |
c0a01b84 AP |
399 | as it depends on the alternative framework, which will only patch |
400 | the kernel if an affected CPU is detected. | |
401 | ||
402 | If unsure, say Y. | |
403 | ||
905e8c5d WD |
404 | config ARM64_ERRATUM_845719 |
405 | bool "Cortex-A53: 845719: a load might read incorrect data" | |
406 | depends on COMPAT | |
407 | default y | |
408 | help | |
409 | This option adds an alternative code sequence to work around ARM | |
410 | erratum 845719 on Cortex-A53 parts up to r0p4. | |
411 | ||
412 | When running a compat (AArch32) userspace on an affected Cortex-A53 | |
413 | part, a load at EL0 from a virtual address that matches the bottom 32 | |
414 | bits of the virtual address used by a recent load at (AArch64) EL1 | |
415 | might return incorrect data. | |
416 | ||
417 | The workaround is to write the contextidr_el1 register on exception | |
418 | return to a 32-bit task. | |
419 | Please note that this does not necessarily enable the workaround, | |
420 | as it depends on the alternative framework, which will only patch | |
421 | the kernel if an affected CPU is detected. | |
422 | ||
423 | If unsure, say Y. | |
424 | ||
df057cc7 WD |
425 | config ARM64_ERRATUM_843419 |
426 | bool "Cortex-A53: 843419: A load or store might access an incorrect address" | |
df057cc7 | 427 | default y |
6ffe9923 | 428 | select ARM64_MODULE_CMODEL_LARGE if MODULES |
df057cc7 | 429 | help |
6ffe9923 WD |
430 | This option links the kernel with '--fix-cortex-a53-843419' and |
431 | builds modules using the large memory model in order to avoid the use | |
432 | of the ADRP instruction, which can cause a subsequent memory access | |
433 | to use an incorrect address on Cortex-A53 parts up to r0p4. | |
df057cc7 WD |
434 | |
435 | If unsure, say Y. | |
436 | ||
94100970 RR |
437 | config CAVIUM_ERRATUM_22375 |
438 | bool "Cavium erratum 22375, 24313" | |
439 | default y | |
440 | help | |
441 | Enable workaround for erratum 22375, 24313. | |
442 | ||
443 | This implements two gicv3-its errata workarounds for ThunderX. Both | |
444 | with small impact affecting only ITS table allocation. | |
445 | ||
446 | erratum 22375: only alloc 8MB table size | |
447 | erratum 24313: ignore memory access type | |
448 | ||
449 | The fixes are in ITS initialization and basically ignore memory access | |
450 | type and table size provided by the TYPER and BASER registers. | |
451 | ||
452 | If unsure, say Y. | |
453 | ||
fbf8f40e GK |
454 | config CAVIUM_ERRATUM_23144 |
455 | bool "Cavium erratum 23144: ITS SYNC hang on dual socket system" | |
456 | depends on NUMA | |
457 | default y | |
458 | help | |
459 | ITS SYNC command hang for cross node io and collections/cpu mapping. | |
460 | ||
461 | If unsure, say Y. | |
462 | ||
6d4e11c5 RR |
463 | config CAVIUM_ERRATUM_23154 |
464 | bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed" | |
465 | default y | |
466 | help | |
467 | The gicv3 of ThunderX requires a modified version for | |
468 | reading the IAR status to ensure data synchronization | |
469 | (access to icc_iar1_el1 is not sync'ed before and after). | |
470 | ||
471 | If unsure, say Y. | |
472 | ||
104a0c02 AP |
473 | config CAVIUM_ERRATUM_27456 |
474 | bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption" | |
475 | default y | |
476 | help | |
477 | On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI | |
478 | instructions may cause the icache to become corrupted if it | |
479 | contains data for a non-current ASID. The fix is to | |
480 | invalidate the icache when changing the mm context. | |
481 | ||
482 | If unsure, say Y. | |
483 | ||
38fd94b0 CC |
484 | config QCOM_FALKOR_ERRATUM_1003 |
485 | bool "Falkor E1003: Incorrect translation due to ASID change" | |
486 | default y | |
487 | select ARM64_PAN if ARM64_SW_TTBR0_PAN | |
488 | help | |
489 | On Falkor v1, an incorrect ASID may be cached in the TLB when ASID | |
490 | and BADDR are changed together in TTBRx_EL1. The workaround for this | |
491 | issue is to use a reserved ASID in cpu_do_switch_mm() before | |
492 | switching to the new ASID. Saying Y here selects ARM64_PAN if | |
493 | ARM64_SW_TTBR0_PAN is selected. This is done because implementing and | |
494 | maintaining the E1003 workaround in the software PAN emulation code | |
495 | would be an unnecessary complication. The affected Falkor v1 CPU | |
496 | implements ARMv8.1 hardware PAN support and using hardware PAN | |
497 | support versus software PAN emulation is mutually exclusive at | |
498 | runtime. | |
499 | ||
500 | If unsure, say Y. | |
501 | ||
d9ff80f8 CC |
502 | config QCOM_FALKOR_ERRATUM_1009 |
503 | bool "Falkor E1009: Prematurely complete a DSB after a TLBI" | |
504 | default y | |
505 | help | |
506 | On Falkor v1, the CPU may prematurely complete a DSB following a | |
507 | TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation | |
508 | one more time to fix the issue. | |
509 | ||
510 | If unsure, say Y. | |
511 | ||
90922a2d SD |
512 | config QCOM_QDF2400_ERRATUM_0065 |
513 | bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size" | |
514 | default y | |
515 | help | |
516 | On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports | |
517 | ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have | |
518 | been indicated as 16Bytes (0xf), not 8Bytes (0x7). | |
519 | ||
520 | If unsure, say Y. | |
521 | ||
c0a01b84 AP |
522 | endmenu |
523 | ||
524 | ||
e41ceed0 JL |
525 | choice |
526 | prompt "Page size" | |
527 | default ARM64_4K_PAGES | |
528 | help | |
529 | Page size (translation granule) configuration. | |
530 | ||
531 | config ARM64_4K_PAGES | |
532 | bool "4KB" | |
533 | help | |
534 | This feature enables 4KB pages support. | |
535 | ||
44eaacf1 SP |
536 | config ARM64_16K_PAGES |
537 | bool "16KB" | |
538 | help | |
539 | The system will use 16KB pages support. AArch32 emulation | |
540 | requires applications compiled with 16K (or a multiple of 16K) | |
541 | aligned segments. | |
542 | ||
8c2c3df3 | 543 | config ARM64_64K_PAGES |
e41ceed0 | 544 | bool "64KB" |
8c2c3df3 CM |
545 | help |
546 | This feature enables 64KB pages support (4KB by default) | |
547 | allowing only two levels of page tables and faster TLB | |
db488be3 SP |
548 | look-up. AArch32 emulation requires applications compiled |
549 | with 64K aligned segments. | |
8c2c3df3 | 550 | |
e41ceed0 JL |
551 | endchoice |
552 | ||
553 | choice | |
554 | prompt "Virtual address space size" | |
555 | default ARM64_VA_BITS_39 if ARM64_4K_PAGES | |
44eaacf1 | 556 | default ARM64_VA_BITS_47 if ARM64_16K_PAGES |
e41ceed0 JL |
557 | default ARM64_VA_BITS_42 if ARM64_64K_PAGES |
558 | help | |
559 | Allows choosing one of multiple possible virtual address | |
560 | space sizes. The level of translation table is determined by | |
561 | a combination of page size and virtual address space size. | |
562 | ||
21539939 | 563 | config ARM64_VA_BITS_36 |
56a3f30e | 564 | bool "36-bit" if EXPERT |
21539939 SP |
565 | depends on ARM64_16K_PAGES |
566 | ||
e41ceed0 JL |
567 | config ARM64_VA_BITS_39 |
568 | bool "39-bit" | |
569 | depends on ARM64_4K_PAGES | |
570 | ||
571 | config ARM64_VA_BITS_42 | |
572 | bool "42-bit" | |
573 | depends on ARM64_64K_PAGES | |
574 | ||
44eaacf1 SP |
575 | config ARM64_VA_BITS_47 |
576 | bool "47-bit" | |
577 | depends on ARM64_16K_PAGES | |
578 | ||
c79b954b JL |
579 | config ARM64_VA_BITS_48 |
580 | bool "48-bit" | |
c79b954b | 581 | |
e41ceed0 JL |
582 | endchoice |
583 | ||
584 | config ARM64_VA_BITS | |
585 | int | |
21539939 | 586 | default 36 if ARM64_VA_BITS_36 |
e41ceed0 JL |
587 | default 39 if ARM64_VA_BITS_39 |
588 | default 42 if ARM64_VA_BITS_42 | |
44eaacf1 | 589 | default 47 if ARM64_VA_BITS_47 |
c79b954b | 590 | default 48 if ARM64_VA_BITS_48 |
e41ceed0 | 591 | |
a872013d WD |
592 | config CPU_BIG_ENDIAN |
593 | bool "Build big-endian kernel" | |
594 | help | |
595 | Say Y if you plan on running a kernel in big-endian mode. | |
596 | ||
f6e763b9 MB |
597 | config SCHED_MC |
598 | bool "Multi-core scheduler support" | |
f6e763b9 MB |
599 | help |
600 | Multi-core scheduler support improves the CPU scheduler's decision | |
601 | making when dealing with multi-core CPU chips at a cost of slightly | |
602 | increased overhead in some places. If unsure say N here. | |
603 | ||
604 | config SCHED_SMT | |
605 | bool "SMT scheduler support" | |
f6e763b9 MB |
606 | help |
607 | Improves the CPU scheduler's decision making when dealing with | |
608 | MultiThreading at a cost of slightly increased overhead in some | |
609 | places. If unsure say N here. | |
610 | ||
8c2c3df3 | 611 | config NR_CPUS |
62aa9655 GK |
612 | int "Maximum number of CPUs (2-4096)" |
613 | range 2 4096 | |
15942853 | 614 | # These have to remain sorted largest to smallest |
e3672649 | 615 | default "64" |
8c2c3df3 | 616 | |
9327e2c6 MR |
617 | config HOTPLUG_CPU |
618 | bool "Support for hot-pluggable CPUs" | |
217d453d | 619 | select GENERIC_IRQ_MIGRATION |
9327e2c6 MR |
620 | help |
621 | Say Y here to experiment with turning CPUs off and on. CPUs | |
622 | can be controlled through /sys/devices/system/cpu. | |
623 | ||
1a2db300 GK |
624 | # Common NUMA Features |
625 | config NUMA | |
626 | bool "Numa Memory Allocation and Scheduler Support" | |
0c2a6cce KW |
627 | select ACPI_NUMA if ACPI |
628 | select OF_NUMA | |
1a2db300 GK |
629 | help |
630 | Enable NUMA (Non Uniform Memory Access) support. | |
631 | ||
632 | The kernel will try to allocate memory used by a CPU on the | |
633 | local memory of the CPU and add some more | |
634 | NUMA awareness to the kernel. | |
635 | ||
636 | config NODES_SHIFT | |
637 | int "Maximum NUMA Nodes (as a power of 2)" | |
638 | range 1 10 | |
639 | default "2" | |
640 | depends on NEED_MULTIPLE_NODES | |
641 | help | |
642 | Specify the maximum number of NUMA Nodes available on the target | |
643 | system. Increases memory reserved to accommodate various tables. | |
644 | ||
645 | config USE_PERCPU_NUMA_NODE_ID | |
646 | def_bool y | |
647 | depends on NUMA | |
648 | ||
7af3a0a9 ZL |
649 | config HAVE_SETUP_PER_CPU_AREA |
650 | def_bool y | |
651 | depends on NUMA | |
652 | ||
653 | config NEED_PER_CPU_EMBED_FIRST_CHUNK | |
654 | def_bool y | |
655 | depends on NUMA | |
656 | ||
6d526ee2 AB |
657 | config HOLES_IN_ZONE |
658 | def_bool y | |
659 | depends on NUMA | |
660 | ||
8c2c3df3 | 661 | source kernel/Kconfig.preempt |
f90df5e2 | 662 | source kernel/Kconfig.hz |
8c2c3df3 | 663 | |
83863f25 LA |
664 | config ARCH_SUPPORTS_DEBUG_PAGEALLOC |
665 | def_bool y | |
666 | ||
8c2c3df3 CM |
667 | config ARCH_HAS_HOLES_MEMORYMODEL |
668 | def_bool y if SPARSEMEM | |
669 | ||
670 | config ARCH_SPARSEMEM_ENABLE | |
671 | def_bool y | |
672 | select SPARSEMEM_VMEMMAP_ENABLE | |
673 | ||
674 | config ARCH_SPARSEMEM_DEFAULT | |
675 | def_bool ARCH_SPARSEMEM_ENABLE | |
676 | ||
677 | config ARCH_SELECT_MEMORY_MODEL | |
678 | def_bool ARCH_SPARSEMEM_ENABLE | |
679 | ||
680 | config HAVE_ARCH_PFN_VALID | |
681 | def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM | |
682 | ||
683 | config HW_PERF_EVENTS | |
6475b2d8 MR |
684 | def_bool y |
685 | depends on ARM_PMU | |
8c2c3df3 | 686 | |
084bd298 SC |
687 | config SYS_SUPPORTS_HUGETLBFS |
688 | def_bool y | |
689 | ||
084bd298 | 690 | config ARCH_WANT_HUGE_PMD_SHARE |
21539939 | 691 | def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36) |
084bd298 | 692 | |
a41dc0e8 CM |
693 | config ARCH_HAS_CACHE_LINE_SIZE |
694 | def_bool y | |
695 | ||
8c2c3df3 CM |
696 | source "mm/Kconfig" |
697 | ||
a1ae65b2 AT |
698 | config SECCOMP |
699 | bool "Enable seccomp to safely compute untrusted bytecode" | |
700 | ---help--- | |
701 | This kernel feature is useful for number crunching applications | |
702 | that may need to compute untrusted bytecode during their | |
703 | execution. By using pipes or other transports made available to | |
704 | the process as file descriptors supporting the read/write | |
705 | syscalls, it's possible to isolate those applications in | |
706 | their own address space using seccomp. Once seccomp is | |
707 | enabled via prctl(PR_SET_SECCOMP), it cannot be disabled | |
708 | and the task is only allowed to execute a few safe syscalls | |
709 | defined by each seccomp mode. | |
710 | ||
dfd57bc3 SS |
711 | config PARAVIRT |
712 | bool "Enable paravirtualization code" | |
713 | help | |
714 | This changes the kernel so it can modify itself when it is run | |
715 | under a hypervisor, potentially improving performance significantly | |
716 | over full virtualization. | |
717 | ||
718 | config PARAVIRT_TIME_ACCOUNTING | |
719 | bool "Paravirtual steal time accounting" | |
720 | select PARAVIRT | |
721 | default n | |
722 | help | |
723 | Select this option to enable fine granularity task steal time | |
724 | accounting. Time spent executing other tasks in parallel with | |
725 | the current vCPU is discounted from the vCPU power. To account for | |
726 | that, there can be a small performance impact. | |
727 | ||
728 | If in doubt, say N here. | |
729 | ||
d28f6df1 GL |
730 | config KEXEC |
731 | depends on PM_SLEEP_SMP | |
732 | select KEXEC_CORE | |
733 | bool "kexec system call" | |
734 | ---help--- | |
735 | kexec is a system call that implements the ability to shutdown your | |
736 | current kernel, and to start another kernel. It is like a reboot | |
737 | but it is independent of the system firmware. And like a reboot | |
738 | you can start any kernel with it, not just Linux. | |
739 | ||
aa42aa13 SS |
740 | config XEN_DOM0 |
741 | def_bool y | |
742 | depends on XEN | |
743 | ||
744 | config XEN | |
c2ba1f7d | 745 | bool "Xen guest support on ARM64" |
aa42aa13 | 746 | depends on ARM64 && OF |
83862ccf | 747 | select SWIOTLB_XEN |
dfd57bc3 | 748 | select PARAVIRT |
aa42aa13 SS |
749 | help |
750 | Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64. | |
751 | ||
d03bb145 SC |
752 | config FORCE_MAX_ZONEORDER |
753 | int | |
754 | default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE) | |
44eaacf1 | 755 | default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE) |
d03bb145 | 756 | default "11" |
44eaacf1 SP |
757 | help |
758 | The kernel memory allocator divides physically contiguous memory | |
759 | blocks into "zones", where each zone is a power of two number of | |
760 | pages. This option selects the largest power of two that the kernel | |
761 | keeps in the memory allocator. If you need to allocate very large | |
762 | blocks of physically contiguous memory, then you may need to | |
763 | increase this value. | |
764 | ||
765 | This config option is actually maximum order plus one. For example, | |
766 | a value of 11 means that the largest free memory block is 2^10 pages. | |
767 | ||
768 | We make sure that we can allocate upto a HugePage size for each configuration. | |
769 | Hence we have : | |
770 | MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2 | |
771 | ||
772 | However for 4K, we choose a higher default value, 11 as opposed to 10, giving us | |
773 | 4M allocations matching the default size used by generic code. | |
d03bb145 | 774 | |
1b907f46 WD |
775 | menuconfig ARMV8_DEPRECATED |
776 | bool "Emulate deprecated/obsolete ARMv8 instructions" | |
777 | depends on COMPAT | |
778 | help | |
779 | Legacy software support may require certain instructions | |
780 | that have been deprecated or obsoleted in the architecture. | |
781 | ||
782 | Enable this config to enable selective emulation of these | |
783 | features. | |
784 | ||
785 | If unsure, say Y | |
786 | ||
787 | if ARMV8_DEPRECATED | |
788 | ||
789 | config SWP_EMULATION | |
790 | bool "Emulate SWP/SWPB instructions" | |
791 | help | |
792 | ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that | |
793 | they are always undefined. Say Y here to enable software | |
794 | emulation of these instructions for userspace using LDXR/STXR. | |
795 | ||
796 | In some older versions of glibc [<=2.8] SWP is used during futex | |
797 | trylock() operations with the assumption that the code will not | |
798 | be preempted. This invalid assumption may be more likely to fail | |
799 | with SWP emulation enabled, leading to deadlock of the user | |
800 | application. | |
801 | ||
802 | NOTE: when accessing uncached shared regions, LDXR/STXR rely | |
803 | on an external transaction monitoring block called a global | |
804 | monitor to maintain update atomicity. If your system does not | |
805 | implement a global monitor, this option can cause programs that | |
806 | perform SWP operations to uncached memory to deadlock. | |
807 | ||
808 | If unsure, say Y | |
809 | ||
810 | config CP15_BARRIER_EMULATION | |
811 | bool "Emulate CP15 Barrier instructions" | |
812 | help | |
813 | The CP15 barrier instructions - CP15ISB, CP15DSB, and | |
814 | CP15DMB - are deprecated in ARMv8 (and ARMv7). It is | |
815 | strongly recommended to use the ISB, DSB, and DMB | |
816 | instructions instead. | |
817 | ||
818 | Say Y here to enable software emulation of these | |
819 | instructions for AArch32 userspace code. When this option is | |
820 | enabled, CP15 barrier usage is traced which can help | |
821 | identify software that needs updating. | |
822 | ||
823 | If unsure, say Y | |
824 | ||
2d888f48 SP |
825 | config SETEND_EMULATION |
826 | bool "Emulate SETEND instruction" | |
827 | help | |
828 | The SETEND instruction alters the data-endianness of the | |
829 | AArch32 EL0, and is deprecated in ARMv8. | |
830 | ||
831 | Say Y here to enable software emulation of the instruction | |
832 | for AArch32 userspace code. | |
833 | ||
834 | Note: All the cpus on the system must have mixed endian support at EL0 | |
835 | for this feature to be enabled. If a new CPU - which doesn't support mixed | |
836 | endian - is hotplugged in after this feature has been enabled, there could | |
837 | be unexpected results in the applications. | |
838 | ||
839 | If unsure, say Y | |
1b907f46 WD |
840 | endif |
841 | ||
ba42822a CM |
842 | config ARM64_SW_TTBR0_PAN |
843 | bool "Emulate Privileged Access Never using TTBR0_EL1 switching" | |
844 | help | |
845 | Enabling this option prevents the kernel from accessing | |
846 | user-space memory directly by pointing TTBR0_EL1 to a reserved | |
847 | zeroed area and reserved ASID. The user access routines | |
848 | restore the valid TTBR0_EL1 temporarily. | |
849 | ||
0e4a0709 WD |
850 | menu "ARMv8.1 architectural features" |
851 | ||
852 | config ARM64_HW_AFDBM | |
853 | bool "Support for hardware updates of the Access and Dirty page flags" | |
854 | default y | |
855 | help | |
856 | The ARMv8.1 architecture extensions introduce support for | |
857 | hardware updates of the access and dirty information in page | |
858 | table entries. When enabled in TCR_EL1 (HA and HD bits) on | |
859 | capable processors, accesses to pages with PTE_AF cleared will | |
860 | set this bit instead of raising an access flag fault. | |
861 | Similarly, writes to read-only pages with the DBM bit set will | |
862 | clear the read-only bit (AP[2]) instead of raising a | |
863 | permission fault. | |
864 | ||
865 | Kernels built with this configuration option enabled continue | |
866 | to work on pre-ARMv8.1 hardware and the performance impact is | |
867 | minimal. If unsure, say Y. | |
868 | ||
869 | config ARM64_PAN | |
870 | bool "Enable support for Privileged Access Never (PAN)" | |
871 | default y | |
872 | help | |
873 | Privileged Access Never (PAN; part of the ARMv8.1 Extensions) | |
874 | prevents the kernel or hypervisor from accessing user-space (EL0) | |
875 | memory directly. | |
876 | ||
877 | Choosing this option will cause any unprotected (not using | |
878 | copy_to_user et al) memory access to fail with a permission fault. | |
879 | ||
880 | The feature is detected at runtime, and will remain as a 'nop' | |
881 | instruction if the cpu does not implement the feature. | |
882 | ||
883 | config ARM64_LSE_ATOMICS | |
884 | bool "Atomic instructions" | |
885 | help | |
886 | As part of the Large System Extensions, ARMv8.1 introduces new | |
887 | atomic instructions that are designed specifically to scale in | |
888 | very large systems. | |
889 | ||
890 | Say Y here to make use of these instructions for the in-kernel | |
891 | atomic routines. This incurs a small overhead on CPUs that do | |
892 | not support these instructions and requires the kernel to be | |
893 | built with binutils >= 2.25. | |
894 | ||
1f364c8c MZ |
895 | config ARM64_VHE |
896 | bool "Enable support for Virtualization Host Extensions (VHE)" | |
897 | default y | |
898 | help | |
899 | Virtualization Host Extensions (VHE) allow the kernel to run | |
900 | directly at EL2 (instead of EL1) on processors that support | |
901 | it. This leads to better performance for KVM, as they reduce | |
902 | the cost of the world switch. | |
903 | ||
904 | Selecting this option allows the VHE feature to be detected | |
905 | at runtime, and does not affect processors that do not | |
906 | implement this feature. | |
907 | ||
0e4a0709 WD |
908 | endmenu |
909 | ||
f993318b WD |
910 | menu "ARMv8.2 architectural features" |
911 | ||
57f4959b JM |
912 | config ARM64_UAO |
913 | bool "Enable support for User Access Override (UAO)" | |
914 | default y | |
915 | help | |
916 | User Access Override (UAO; part of the ARMv8.2 Extensions) | |
917 | causes the 'unprivileged' variant of the load/store instructions to | |
918 | be overriden to be privileged. | |
919 | ||
920 | This option changes get_user() and friends to use the 'unprivileged' | |
921 | variant of the load/store instructions. This ensures that user-space | |
922 | really did have access to the supplied memory. When addr_limit is | |
923 | set to kernel memory the UAO bit will be set, allowing privileged | |
924 | access to kernel memory. | |
925 | ||
926 | Choosing this option will cause copy_to_user() et al to use user-space | |
927 | memory permissions. | |
928 | ||
929 | The feature is detected at runtime, the kernel will use the | |
930 | regular load/store instructions if the cpu does not implement the | |
931 | feature. | |
932 | ||
f993318b WD |
933 | endmenu |
934 | ||
fd045f6c AB |
935 | config ARM64_MODULE_CMODEL_LARGE |
936 | bool | |
937 | ||
938 | config ARM64_MODULE_PLTS | |
939 | bool | |
940 | select ARM64_MODULE_CMODEL_LARGE | |
941 | select HAVE_MOD_ARCH_SPECIFIC | |
942 | ||
1e48ef7f AB |
943 | config RELOCATABLE |
944 | bool | |
945 | help | |
946 | This builds the kernel as a Position Independent Executable (PIE), | |
947 | which retains all relocation metadata required to relocate the | |
948 | kernel binary at runtime to a different virtual address than the | |
949 | address it was linked at. | |
950 | Since AArch64 uses the RELA relocation format, this requires a | |
951 | relocation pass at runtime even if the kernel is loaded at the | |
952 | same address it was linked at. | |
953 | ||
f80fb3a3 AB |
954 | config RANDOMIZE_BASE |
955 | bool "Randomize the address of the kernel image" | |
b9c220b5 | 956 | select ARM64_MODULE_PLTS if MODULES |
f80fb3a3 AB |
957 | select RELOCATABLE |
958 | help | |
959 | Randomizes the virtual address at which the kernel image is | |
960 | loaded, as a security feature that deters exploit attempts | |
961 | relying on knowledge of the location of kernel internals. | |
962 | ||
963 | It is the bootloader's job to provide entropy, by passing a | |
964 | random u64 value in /chosen/kaslr-seed at kernel entry. | |
965 | ||
2b5fe07a AB |
966 | When booting via the UEFI stub, it will invoke the firmware's |
967 | EFI_RNG_PROTOCOL implementation (if available) to supply entropy | |
968 | to the kernel proper. In addition, it will randomise the physical | |
969 | location of the kernel Image as well. | |
970 | ||
f80fb3a3 AB |
971 | If unsure, say N. |
972 | ||
973 | config RANDOMIZE_MODULE_REGION_FULL | |
974 | bool "Randomize the module region independently from the core kernel" | |
8fe88a41 | 975 | depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE |
f80fb3a3 AB |
976 | default y |
977 | help | |
978 | Randomizes the location of the module region without considering the | |
979 | location of the core kernel. This way, it is impossible for modules | |
980 | to leak information about the location of core kernel data structures | |
981 | but it does imply that function calls between modules and the core | |
982 | kernel will need to be resolved via veneers in the module PLT. | |
983 | ||
984 | When this option is not set, the module region will be randomized over | |
985 | a limited range that contains the [_stext, _etext] interval of the | |
986 | core kernel, so branch relocations are always in range. | |
987 | ||
8c2c3df3 CM |
988 | endmenu |
989 | ||
990 | menu "Boot options" | |
991 | ||
5e89c55e LP |
992 | config ARM64_ACPI_PARKING_PROTOCOL |
993 | bool "Enable support for the ARM64 ACPI parking protocol" | |
994 | depends on ACPI | |
995 | help | |
996 | Enable support for the ARM64 ACPI parking protocol. If disabled | |
997 | the kernel will not allow booting through the ARM64 ACPI parking | |
998 | protocol even if the corresponding data is present in the ACPI | |
999 | MADT table. | |
1000 | ||
8c2c3df3 CM |
1001 | config CMDLINE |
1002 | string "Default kernel command string" | |
1003 | default "" | |
1004 | help | |
1005 | Provide a set of default command-line options at build time by | |
1006 | entering them here. As a minimum, you should specify the the | |
1007 | root device (e.g. root=/dev/nfs). | |
1008 | ||
1009 | config CMDLINE_FORCE | |
1010 | bool "Always use the default kernel command string" | |
1011 | help | |
1012 | Always use the default kernel command string, even if the boot | |
1013 | loader passes other arguments to the kernel. | |
1014 | This is useful if you cannot or don't want to change the | |
1015 | command-line options your boot loader passes to the kernel. | |
1016 | ||
f4f75ad5 AB |
1017 | config EFI_STUB |
1018 | bool | |
1019 | ||
f84d0275 MS |
1020 | config EFI |
1021 | bool "UEFI runtime support" | |
1022 | depends on OF && !CPU_BIG_ENDIAN | |
1023 | select LIBFDT | |
1024 | select UCS2_STRING | |
1025 | select EFI_PARAMS_FROM_FDT | |
e15dd494 | 1026 | select EFI_RUNTIME_WRAPPERS |
f4f75ad5 AB |
1027 | select EFI_STUB |
1028 | select EFI_ARMSTUB | |
f84d0275 MS |
1029 | default y |
1030 | help | |
1031 | This option provides support for runtime services provided | |
1032 | by UEFI firmware (such as non-volatile variables, realtime | |
3c7f2550 MS |
1033 | clock, and platform reset). A UEFI stub is also provided to |
1034 | allow the kernel to be booted as an EFI application. This | |
1035 | is only useful on systems that have UEFI firmware. | |
f84d0275 | 1036 | |
d1ae8c00 YL |
1037 | config DMI |
1038 | bool "Enable support for SMBIOS (DMI) tables" | |
1039 | depends on EFI | |
1040 | default y | |
1041 | help | |
1042 | This enables SMBIOS/DMI feature for systems. | |
1043 | ||
1044 | This option is only useful on systems that have UEFI firmware. | |
1045 | However, even with this option, the resultant kernel should | |
1046 | continue to boot on existing non-UEFI platforms. | |
1047 | ||
8c2c3df3 CM |
1048 | endmenu |
1049 | ||
1050 | menu "Userspace binary formats" | |
1051 | ||
1052 | source "fs/Kconfig.binfmt" | |
1053 | ||
1054 | config COMPAT | |
1055 | bool "Kernel support for 32-bit EL0" | |
755e70b7 | 1056 | depends on ARM64_4K_PAGES || EXPERT |
2e449048 | 1057 | select COMPAT_BINFMT_ELF if BINFMT_ELF |
af1839eb | 1058 | select HAVE_UID16 |
84b9e9b4 | 1059 | select OLD_SIGSUSPEND3 |
51682036 | 1060 | select COMPAT_OLD_SIGACTION |
8c2c3df3 CM |
1061 | help |
1062 | This option enables support for a 32-bit EL0 running under a 64-bit | |
1063 | kernel at EL1. AArch32-specific components such as system calls, | |
1064 | the user helper functions, VFP support and the ptrace interface are | |
1065 | handled appropriately by the kernel. | |
1066 | ||
44eaacf1 SP |
1067 | If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware |
1068 | that you will only be able to execute AArch32 binaries that were compiled | |
1069 | with page size aligned segments. | |
a8fcd8b1 | 1070 | |
8c2c3df3 CM |
1071 | If you want to execute 32-bit userspace applications, say Y. |
1072 | ||
1073 | config SYSVIPC_COMPAT | |
1074 | def_bool y | |
1075 | depends on COMPAT && SYSVIPC | |
1076 | ||
5c2a6259 EB |
1077 | config KEYS_COMPAT |
1078 | def_bool y | |
1079 | depends on COMPAT && KEYS | |
1080 | ||
8c2c3df3 CM |
1081 | endmenu |
1082 | ||
166936ba LP |
1083 | menu "Power management options" |
1084 | ||
1085 | source "kernel/power/Kconfig" | |
1086 | ||
82869ac5 JM |
1087 | config ARCH_HIBERNATION_POSSIBLE |
1088 | def_bool y | |
1089 | depends on CPU_PM | |
1090 | ||
1091 | config ARCH_HIBERNATION_HEADER | |
1092 | def_bool y | |
1093 | depends on HIBERNATION | |
1094 | ||
166936ba LP |
1095 | config ARCH_SUSPEND_POSSIBLE |
1096 | def_bool y | |
1097 | ||
166936ba LP |
1098 | endmenu |
1099 | ||
1307220d LP |
1100 | menu "CPU Power Management" |
1101 | ||
1102 | source "drivers/cpuidle/Kconfig" | |
1103 | ||
52e7e816 RH |
1104 | source "drivers/cpufreq/Kconfig" |
1105 | ||
1106 | endmenu | |
1107 | ||
8c2c3df3 CM |
1108 | source "net/Kconfig" |
1109 | ||
1110 | source "drivers/Kconfig" | |
1111 | ||
f84d0275 MS |
1112 | source "drivers/firmware/Kconfig" |
1113 | ||
b6a02173 GG |
1114 | source "drivers/acpi/Kconfig" |
1115 | ||
8c2c3df3 CM |
1116 | source "fs/Kconfig" |
1117 | ||
c3eb5b14 MZ |
1118 | source "arch/arm64/kvm/Kconfig" |
1119 | ||
8c2c3df3 CM |
1120 | source "arch/arm64/Kconfig.debug" |
1121 | ||
1122 | source "security/Kconfig" | |
1123 | ||
1124 | source "crypto/Kconfig" | |
2c98833a AB |
1125 | if CRYPTO |
1126 | source "arch/arm64/crypto/Kconfig" | |
1127 | endif | |
8c2c3df3 CM |
1128 | |
1129 | source "lib/Kconfig" |