]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - arch/arm64/boot/dts/broadcom/ns2.dtsi
Linux 4.9-rc1
[mirror_ubuntu-eoan-kernel.git] / arch / arm64 / boot / dts / broadcom / ns2.dtsi
CommitLineData
6aad8bf9
RJ
1/*
2 * BSD LICENSE
3 *
59a5bede 4 * Copyright (c) 2015 Broadcom. All rights reserved.
6aad8bf9
RJ
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in
14 * the documentation and/or other materials provided with the
15 * distribution.
16 * * Neither the name of Broadcom Corporation nor the names of its
17 * contributors may be used to endorse or promote products derived
18 * from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 */
32
33#include <dt-bindings/interrupt-controller/arm-gic.h>
d8bd64c1 34#include <dt-bindings/clock/bcm-ns2.h>
6aad8bf9 35
6aad8bf9
RJ
36/ {
37 compatible = "brcm,ns2";
38 interrupt-parent = <&gic>;
39 #address-cells = <2>;
40 #size-cells = <2>;
41
42 cpus {
43 #address-cells = <2>;
44 #size-cells = <0>;
45
5b31d875 46 A57_0: cpu@0 {
6aad8bf9
RJ
47 device_type = "cpu";
48 compatible = "arm,cortex-a57", "arm,armv8";
49 reg = <0 0>;
a9abb475 50 enable-method = "psci";
33a93aa4 51 next-level-cache = <&CLUSTER0_L2>;
6aad8bf9
RJ
52 };
53
5b31d875 54 A57_1: cpu@1 {
6aad8bf9
RJ
55 device_type = "cpu";
56 compatible = "arm,cortex-a57", "arm,armv8";
57 reg = <0 1>;
a9abb475 58 enable-method = "psci";
33a93aa4 59 next-level-cache = <&CLUSTER0_L2>;
6aad8bf9
RJ
60 };
61
5b31d875 62 A57_2: cpu@2 {
6aad8bf9
RJ
63 device_type = "cpu";
64 compatible = "arm,cortex-a57", "arm,armv8";
65 reg = <0 2>;
a9abb475 66 enable-method = "psci";
33a93aa4 67 next-level-cache = <&CLUSTER0_L2>;
6aad8bf9
RJ
68 };
69
5b31d875 70 A57_3: cpu@3 {
6aad8bf9
RJ
71 device_type = "cpu";
72 compatible = "arm,cortex-a57", "arm,armv8";
73 reg = <0 3>;
a9abb475 74 enable-method = "psci";
33a93aa4
AP
75 next-level-cache = <&CLUSTER0_L2>;
76 };
77
78 CLUSTER0_L2: l2-cache@000 {
79 compatible = "cache";
6aad8bf9
RJ
80 };
81 };
82
a9abb475
LS
83 psci {
84 compatible = "arm,psci-1.0";
85 method = "smc";
86 };
87
6aad8bf9
RJ
88 timer {
89 compatible = "arm,armv8-timer";
90 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0xff) |
f2a89d3b 91 IRQ_TYPE_LEVEL_LOW)>,
6aad8bf9 92 <GIC_PPI 14 (GIC_CPU_MASK_RAW(0xff) |
f2a89d3b 93 IRQ_TYPE_LEVEL_LOW)>,
6aad8bf9 94 <GIC_PPI 11 (GIC_CPU_MASK_RAW(0xff) |
f2a89d3b 95 IRQ_TYPE_LEVEL_LOW)>,
6aad8bf9 96 <GIC_PPI 10 (GIC_CPU_MASK_RAW(0xff) |
f2a89d3b 97 IRQ_TYPE_LEVEL_LOW)>;
6aad8bf9
RJ
98 };
99
5b31d875
AP
100 pmu {
101 compatible = "arm,armv8-pmuv3";
102 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
103 <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
104 <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
105 <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
106 interrupt-affinity = <&A57_0>,
107 <&A57_1>,
108 <&A57_2>,
109 <&A57_3>;
110 };
111
fd5e5dd5
RJ
112 pcie0: pcie@20020000 {
113 compatible = "brcm,iproc-pcie";
114 reg = <0 0x20020000 0 0x1000>;
115
116 #interrupt-cells = <1>;
117 interrupt-map-mask = <0 0 0 0>;
118 interrupt-map = <0 0 0 0 &gic GIC_SPI 281 IRQ_TYPE_NONE>;
119
120 linux,pci-domain = <0>;
121
122 bus-range = <0x00 0xff>;
123
124 #address-cells = <3>;
125 #size-cells = <2>;
126 device_type = "pci";
127 ranges = <0x83000000 0 0x00000000 0 0x00000000 0 0x20000000>;
128
129 brcm,pcie-ob;
130 brcm,pcie-ob-oarr-size;
131 brcm,pcie-ob-axi-offset = <0x00000000>;
132 brcm,pcie-ob-window-size = <256>;
133
134 status = "disabled";
135
136 msi-parent = <&msi0>;
137 msi0: msi@20020000 {
138 compatible = "brcm,iproc-msi";
139 msi-controller;
140 interrupt-parent = <&gic>;
141 interrupts = <GIC_SPI 277 IRQ_TYPE_NONE>,
142 <GIC_SPI 278 IRQ_TYPE_NONE>,
143 <GIC_SPI 279 IRQ_TYPE_NONE>,
144 <GIC_SPI 280 IRQ_TYPE_NONE>;
145 brcm,num-eq-region = <1>;
146 brcm,num-msi-msg-region = <1>;
147 };
148 };
149
150 pcie4: pcie@50020000 {
151 compatible = "brcm,iproc-pcie";
152 reg = <0 0x50020000 0 0x1000>;
153
154 #interrupt-cells = <1>;
155 interrupt-map-mask = <0 0 0 0>;
156 interrupt-map = <0 0 0 0 &gic GIC_SPI 305 IRQ_TYPE_NONE>;
157
158 linux,pci-domain = <4>;
159
160 bus-range = <0x00 0xff>;
161
162 #address-cells = <3>;
163 #size-cells = <2>;
164 device_type = "pci";
165 ranges = <0x83000000 0 0x00000000 0 0x30000000 0 0x20000000>;
166
167 brcm,pcie-ob;
168 brcm,pcie-ob-oarr-size;
169 brcm,pcie-ob-axi-offset = <0x30000000>;
170 brcm,pcie-ob-window-size = <256>;
171
172 status = "disabled";
173
174 msi-parent = <&msi4>;
175 msi4: msi@50020000 {
176 compatible = "brcm,iproc-msi";
177 msi-controller;
178 interrupt-parent = <&gic>;
179 interrupts = <GIC_SPI 301 IRQ_TYPE_NONE>,
180 <GIC_SPI 302 IRQ_TYPE_NONE>,
181 <GIC_SPI 303 IRQ_TYPE_NONE>,
182 <GIC_SPI 304 IRQ_TYPE_NONE>;
183 };
184 };
185
6aad8bf9
RJ
186 soc: soc {
187 compatible = "simple-bus";
188 #address-cells = <1>;
189 #size-cells = <1>;
190 ranges = <0 0 0 0xffffffff>;
191
59a5bede
AP
192 #include "ns2-clock.dtsi"
193
538fb37c
AP
194 dma0: dma@61360000 {
195 compatible = "arm,pl330", "arm,primecell";
196 reg = <0x61360000 0x1000>;
197 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
198 <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
199 <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
200 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
201 <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
202 <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
203 <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
204 <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
205 <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>;
206 #dma-cells = <1>;
207 #dma-channels = <8>;
208 #dma-requests = <32>;
209 clocks = <&iprocslow>;
210 clock-names = "apb_pclk";
211 };
212
6ec5f3c5
AP
213 smmu: mmu@64000000 {
214 compatible = "arm,mmu-500";
215 reg = <0x64000000 0x40000>;
216 #global-interrupts = <2>;
217 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
218 <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
219 <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
220 <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
221 <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>,
222 <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>,
223 <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>,
224 <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>,
225 <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>,
226 <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
227 <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>,
228 <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
229 <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>,
230 <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
231 <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>,
232 <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
233 <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
234 <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
235 <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
236 <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
237 <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
238 <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
239 <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
240 <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
241 <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
242 <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
243 <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
244 <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
245 <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
246 <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
247 <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
248 <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
249 <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
250 <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
251 mmu-masters;
252 };
253
97b1504a
YRDR
254 pinctrl: pinctrl@6501d130 {
255 compatible = "brcm,ns2-pinmux";
256 reg = <0x6501d130 0x08>,
257 <0x660a0028 0x04>,
258 <0x660009b0 0x40>;
259 };
260
5f2fb241
YRDR
261 gpio_aon: gpio@65024800 {
262 compatible = "brcm,iproc-gpio";
263 reg = <0x65024800 0x50>,
264 <0x65024008 0x18>;
265 ngpios = <6>;
266 #gpio-cells = <2>;
267 gpio-controller;
268 };
269
6aad8bf9
RJ
270 gic: interrupt-controller@65210000 {
271 compatible = "arm,gic-400";
272 #interrupt-cells = <3>;
273 interrupt-controller;
274 reg = <0x65210000 0x1000>,
275 <0x65220000 0x1000>,
276 <0x65240000 0x2000>,
277 <0x65260000 0x1000>;
b2f9cd48
AP
278 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) |
279 IRQ_TYPE_LEVEL_HIGH)>;
6aad8bf9
RJ
280 };
281
5dcc9c76
JM
282 cci@65590000 {
283 compatible = "arm,cci-400";
284 #address-cells = <1>;
285 #size-cells = <1>;
286 reg = <0x65590000 0x1000>;
287 ranges = <0 0x65590000 0x10000>;
288
289 pmu@9000 {
290 compatible = "arm,cci-400-pmu,r1",
291 "arm,cci-400-pmu";
292 reg = <0x9000 0x4000>;
293 interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
294 <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
295 <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
296 <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
297 <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
298 <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>;
299 };
300 };
301
5072ed1f
YRDR
302 pwm: pwm@66010000 {
303 compatible = "brcm,iproc-pwm";
304 reg = <0x66010000 0x28>;
305 clocks = <&osc>;
306 #pwm-cells = <3>;
307 status = "disabled";
308 };
309
5f1a067b
PK
310 mdio_mux_iproc: mdio-mux@6602023c {
311 compatible = "brcm,mdio-mux-iproc";
312 reg = <0x6602023c 0x14>;
313 #address-cells = <1>;
314 #size-cells = <0>;
315
316 mdio@0 {
317 reg = <0x0>;
318 #address-cells = <1>;
319 #size-cells = <0>;
320
321 pci_phy0: pci-phy@0 {
322 compatible = "brcm,ns2-pcie-phy";
323 reg = <0x0>;
324 #phy-cells = <0>;
325 status = "disabled";
326 };
327 };
328
329 mdio@7 {
330 reg = <0x7>;
331 #address-cells = <1>;
332 #size-cells = <0>;
333
334 pci_phy1: pci-phy@0 {
335 compatible = "brcm,ns2-pcie-phy";
336 reg = <0x0>;
337 #phy-cells = <0>;
338 status = "disabled";
339 };
340 };
341
342 mdio@10 {
343 reg = <0x10>;
344 #address-cells = <1>;
345 #size-cells = <0>;
346 };
347 };
348
e99df8fd
AP
349 timer0: timer@66030000 {
350 compatible = "arm,sp804", "arm,primecell";
351 reg = <0x66030000 0x1000>;
352 interrupts = <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>;
353 clocks = <&iprocslow>,
354 <&iprocslow>,
355 <&iprocslow>;
356 clock-names = "timer1", "timer2", "apb_pclk";
357 };
358
359 timer1: timer@66040000 {
360 compatible = "arm,sp804", "arm,primecell";
361 reg = <0x66040000 0x1000>;
362 interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
363 clocks = <&iprocslow>,
364 <&iprocslow>,
365 <&iprocslow>;
366 clock-names = "timer1", "timer2", "apb_pclk";
367 };
368
369 timer2: timer@66050000 {
370 compatible = "arm,sp804", "arm,primecell";
371 reg = <0x66050000 0x1000>;
372 interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>;
373 clocks = <&iprocslow>,
374 <&iprocslow>,
375 <&iprocslow>;
376 clock-names = "timer1", "timer2", "apb_pclk";
377 };
378
379 timer3: timer@66060000 {
380 compatible = "arm,sp804", "arm,primecell";
381 reg = <0x66060000 0x1000>;
382 interrupts = <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>;
383 clocks = <&iprocslow>,
384 <&iprocslow>,
385 <&iprocslow>;
386 clock-names = "timer1", "timer2", "apb_pclk";
387 };
388
7ac674e8
RJ
389 i2c0: i2c@66080000 {
390 compatible = "brcm,iproc-i2c";
391 reg = <0x66080000 0x100>;
392 #address-cells = <1>;
393 #size-cells = <0>;
394 interrupts = <GIC_SPI 394 IRQ_TYPE_NONE>;
395 clock-frequency = <100000>;
396 status = "disabled";
397 };
398
6e79e7cf
AP
399 wdt0: watchdog@66090000 {
400 compatible = "arm,sp805", "arm,primecell";
401 reg = <0x66090000 0x1000>;
402 interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>;
403 clocks = <&iprocslow>, <&iprocslow>;
404 clock-names = "wdogclk", "apb_pclk";
405 };
406
5f2fb241
YRDR
407 gpio_g: gpio@660a0000 {
408 compatible = "brcm,iproc-gpio";
409 reg = <0x660a0000 0x50>;
410 ngpios = <32>;
411 #gpio-cells = <2>;
412 gpio-controller;
413 interrupt-controller;
414 interrupts = <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>;
415 };
416
7ac674e8
RJ
417 i2c1: i2c@660b0000 {
418 compatible = "brcm,iproc-i2c";
419 reg = <0x660b0000 0x100>;
420 #address-cells = <1>;
421 #size-cells = <0>;
422 interrupts = <GIC_SPI 395 IRQ_TYPE_NONE>;
423 clock-frequency = <100000>;
424 status = "disabled";
425 };
426
1e0fdee8
JM
427 uart0: serial@66100000 {
428 compatible = "snps,dw-apb-uart";
429 reg = <0x66100000 0x100>;
430 interrupts = <GIC_SPI 390 IRQ_TYPE_LEVEL_HIGH>;
431 clocks = <&iprocslow>;
432 reg-shift = <2>;
433 reg-io-width = <4>;
434 status = "disabled";
435 };
436
437 uart1: serial@66110000 {
438 compatible = "snps,dw-apb-uart";
439 reg = <0x66110000 0x100>;
440 interrupts = <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH>;
441 clocks = <&iprocslow>;
442 reg-shift = <2>;
443 reg-io-width = <4>;
444 status = "disabled";
445 };
446
447 uart2: serial@66120000 {
448 compatible = "snps,dw-apb-uart";
449 reg = <0x66120000 0x100>;
450 interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH>;
451 clocks = <&iprocslow>;
452 reg-shift = <2>;
453 reg-io-width = <4>;
454 status = "disabled";
455 };
456
6aad8bf9
RJ
457 uart3: serial@66130000 {
458 compatible = "snps,dw-apb-uart";
459 reg = <0x66130000 0x100>;
460 interrupts = <GIC_SPI 393 IRQ_TYPE_LEVEL_HIGH>;
461 reg-shift = <2>;
462 reg-io-width = <4>;
d8bd64c1 463 clocks = <&osc>;
6aad8bf9
RJ
464 status = "disabled";
465 };
e8a6e265 466
d69dbd9f
AP
467 ssp0: ssp@66180000 {
468 compatible = "arm,pl022", "arm,primecell";
469 reg = <0x66180000 0x1000>;
470 interrupts = <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
471 clocks = <&iprocslow>, <&iprocslow>;
472 clock-names = "spiclk", "apb_pclk";
473 #address-cells = <1>;
474 #size-cells = <0>;
475 status = "disabled";
476 };
477
478 ssp1: ssp@66190000 {
479 compatible = "arm,pl022", "arm,primecell";
480 reg = <0x66190000 0x1000>;
481 interrupts = <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
482 clocks = <&iprocslow>, <&iprocslow>;
483 clock-names = "spiclk", "apb_pclk";
484 #address-cells = <1>;
485 #size-cells = <0>;
486 status = "disabled";
487 };
488
e8a6e265
AP
489 hwrng: hwrng@66220000 {
490 compatible = "brcm,iproc-rng200";
491 reg = <0x66220000 0x28>;
492 };
c6fe9a2e 493
ac9aae00
AP
494 sata_phy: sata_phy@663f0100 {
495 compatible = "brcm,iproc-ns2-sata-phy";
496 reg = <0x663f0100 0x1f00>,
497 <0x663f004c 0x10>;
498 reg-names = "phy", "phy-ctrl";
499 #address-cells = <1>;
500 #size-cells = <0>;
501
502 sata_phy0: sata-phy@0 {
503 reg = <0>;
504 #phy-cells = <0>;
505 status = "disabled";
506 };
507
508 sata_phy1: sata-phy@1 {
509 reg = <1>;
510 #phy-cells = <0>;
511 status = "disabled";
512 };
513 };
514
515 sata: ahci@663f2000 {
516 compatible = "brcm,iproc-ahci", "generic-ahci";
517 reg = <0x663f2000 0x1000>;
518 reg-names = "ahci";
519 interrupts = <GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH>;
520 #address-cells = <1>;
521 #size-cells = <0>;
522 status = "disabled";
523
524 sata0: sata-port@0 {
525 reg = <0>;
526 phys = <&sata_phy0>;
527 phy-names = "sata-phy";
528 };
529
530 sata1: sata-port@1 {
531 reg = <1>;
532 phys = <&sata_phy1>;
533 phy-names = "sata-phy";
534 };
535 };
536
efc87767
AP
537 sdio0: sdhci@66420000 {
538 compatible = "brcm,sdhci-iproc-cygnus";
539 reg = <0x66420000 0x100>;
540 interrupts = <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>;
541 bus-width = <8>;
542 clocks = <&genpll_sw BCM_NS2_GENPLL_SW_SDIO_CLK>;
543 status = "disabled";
544 };
545
546 sdio1: sdhci@66430000 {
547 compatible = "brcm,sdhci-iproc-cygnus";
548 reg = <0x66430000 0x100>;
549 interrupts = <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>;
550 bus-width = <8>;
551 clocks = <&genpll_sw BCM_NS2_GENPLL_SW_SDIO_CLK>;
552 status = "disabled";
553 };
554
c6fe9a2e
AP
555 nand: nand@66460000 {
556 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1";
557 reg = <0x66460000 0x600>,
558 <0x67015408 0x600>,
559 <0x66460f00 0x20>;
560 reg-names = "nand", "iproc-idm", "iproc-ext";
561 interrupts = <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>;
562
563 #address-cells = <1>;
564 #size-cells = <0>;
565
566 brcm,nand-has-wp;
567 };
6aad8bf9
RJ
568 };
569};