]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/arm64/include/asm/pgtable.h
arm64: add sentinel to kpti_safe_list
[mirror_ubuntu-jammy-kernel.git] / arch / arm64 / include / asm / pgtable.h
CommitLineData
4f04d8f0
CM
1/*
2 * Copyright (C) 2012 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_PGTABLE_H
17#define __ASM_PGTABLE_H
18
2f4b829c 19#include <asm/bug.h>
4f04d8f0
CM
20#include <asm/proc-fns.h>
21
22#include <asm/memory.h>
23#include <asm/pgtable-hwdef.h>
3eca86e7 24#include <asm/pgtable-prot.h>
4f04d8f0
CM
25
26/*
3e1907d5 27 * VMALLOC range.
08375198 28 *
f9040773 29 * VMALLOC_START: beginning of the kernel vmalloc space
3e1907d5
AB
30 * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space
31 * and fixed mappings
4f04d8f0 32 */
f9040773 33#define VMALLOC_START (MODULES_END)
08375198 34#define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
4f04d8f0 35
3bab79ed 36#define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
4f04d8f0 37
d016bf7e 38#define FIRST_USER_ADDRESS 0UL
4f04d8f0
CM
39
40#ifndef __ASSEMBLY__
2f4b829c 41
3bbf7157 42#include <asm/cmpxchg.h>
961faac1 43#include <asm/fixmap.h>
2f4b829c 44#include <linux/mmdebug.h>
86c9e812
WD
45#include <linux/mm_types.h>
46#include <linux/sched.h>
2f4b829c 47
4f04d8f0
CM
48extern void __pte_error(const char *file, int line, unsigned long val);
49extern void __pmd_error(const char *file, int line, unsigned long val);
c79b954b 50extern void __pud_error(const char *file, int line, unsigned long val);
4f04d8f0
CM
51extern void __pgd_error(const char *file, int line, unsigned long val);
52
4f04d8f0
CM
53/*
54 * ZERO_PAGE is a global shared page that is always zero: used
55 * for zero-mapped memory areas etc..
56 */
5227cfa7 57extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
2077be67 58#define ZERO_PAGE(vaddr) phys_to_page(__pa_symbol(empty_zero_page))
4f04d8f0 59
7078db46
CM
60#define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
61
75387b92
KM
62/*
63 * Macros to convert between a physical address and its placement in a
64 * page table entry, taking care of 52-bit addresses.
65 */
66#ifdef CONFIG_ARM64_PA_BITS_52
67#define __pte_to_phys(pte) \
68 ((pte_val(pte) & PTE_ADDR_LOW) | ((pte_val(pte) & PTE_ADDR_HIGH) << 36))
69#define __phys_to_pte_val(phys) (((phys) | ((phys) >> 36)) & PTE_ADDR_MASK)
70#else
71#define __pte_to_phys(pte) (pte_val(pte) & PTE_ADDR_MASK)
72#define __phys_to_pte_val(phys) (phys)
73#endif
4f04d8f0 74
75387b92
KM
75#define pte_pfn(pte) (__pte_to_phys(pte) >> PAGE_SHIFT)
76#define pfn_pte(pfn,prot) \
77 __pte(__phys_to_pte_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
4f04d8f0
CM
78
79#define pte_none(pte) (!pte_val(pte))
80#define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
81#define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
7078db46 82
4f04d8f0
CM
83/*
84 * The following only work if pte_present(). Undefined behaviour otherwise.
85 */
84fe6826 86#define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
84fe6826
SC
87#define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
88#define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
89#define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
ec663d96 90#define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN))
93ef666a 91#define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
4f04d8f0 92
d27cfa1f
AB
93#define pte_cont_addr_end(addr, end) \
94({ unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK; \
95 (__boundary - 1 < (end) - 1) ? __boundary : (end); \
96})
97
98#define pmd_cont_addr_end(addr, end) \
99({ unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK; \
100 (__boundary - 1 < (end) - 1) ? __boundary : (end); \
101})
102
b847415c 103#define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
2f4b829c
CM
104#define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
105#define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
106
766ffb69 107#define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
ec663d96
CM
108/*
109 * Execute-only user mappings do not have the PTE_USER bit set. All valid
110 * kernel mappings have the PTE_UXN bit set.
111 */
112#define pte_valid_not_user(pte) \
113 ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN))
76c714be
WD
114#define pte_valid_young(pte) \
115 ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
6218f96c
CM
116#define pte_valid_user(pte) \
117 ((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER))
76c714be
WD
118
119/*
120 * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
121 * so that we don't erroneously return false for pages that have been
122 * remapped as PROT_NONE but are yet to be flushed from the TLB.
123 */
124#define pte_accessible(mm, pte) \
125 (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
4f04d8f0 126
6218f96c
CM
127/*
128 * p??_access_permitted() is true for valid user mappings (subject to the
129 * write permission check) other than user execute-only which do not have the
130 * PTE_USER bit set. PROT_NONE mappings do not have the PTE_VALID bit set.
131 */
132#define pte_access_permitted(pte, write) \
133 (pte_valid_user(pte) && (!(write) || pte_write(pte)))
134#define pmd_access_permitted(pmd, write) \
135 (pte_access_permitted(pmd_pte(pmd), (write)))
136#define pud_access_permitted(pud, write) \
137 (pte_access_permitted(pud_pte(pud), (write)))
138
b6d4f280 139static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
44b6dfc5 140{
b6d4f280 141 pte_val(pte) &= ~pgprot_val(prot);
44b6dfc5
SC
142 return pte;
143}
144
b6d4f280 145static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
44b6dfc5 146{
b6d4f280 147 pte_val(pte) |= pgprot_val(prot);
44b6dfc5
SC
148 return pte;
149}
150
b6d4f280
LA
151static inline pte_t pte_wrprotect(pte_t pte)
152{
73e86cb0
CM
153 pte = clear_pte_bit(pte, __pgprot(PTE_WRITE));
154 pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
155 return pte;
b6d4f280
LA
156}
157
158static inline pte_t pte_mkwrite(pte_t pte)
159{
73e86cb0
CM
160 pte = set_pte_bit(pte, __pgprot(PTE_WRITE));
161 pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
162 return pte;
b6d4f280
LA
163}
164
44b6dfc5
SC
165static inline pte_t pte_mkclean(pte_t pte)
166{
8781bcbc
SC
167 pte = clear_pte_bit(pte, __pgprot(PTE_DIRTY));
168 pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
169
170 return pte;
44b6dfc5
SC
171}
172
173static inline pte_t pte_mkdirty(pte_t pte)
174{
8781bcbc
SC
175 pte = set_pte_bit(pte, __pgprot(PTE_DIRTY));
176
177 if (pte_write(pte))
178 pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
179
180 return pte;
44b6dfc5
SC
181}
182
183static inline pte_t pte_mkold(pte_t pte)
184{
b6d4f280 185 return clear_pte_bit(pte, __pgprot(PTE_AF));
44b6dfc5
SC
186}
187
188static inline pte_t pte_mkyoung(pte_t pte)
189{
b6d4f280 190 return set_pte_bit(pte, __pgprot(PTE_AF));
44b6dfc5
SC
191}
192
193static inline pte_t pte_mkspecial(pte_t pte)
194{
b6d4f280 195 return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
44b6dfc5 196}
4f04d8f0 197
93ef666a
JL
198static inline pte_t pte_mkcont(pte_t pte)
199{
66b3923a
DW
200 pte = set_pte_bit(pte, __pgprot(PTE_CONT));
201 return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
93ef666a
JL
202}
203
204static inline pte_t pte_mknoncont(pte_t pte)
205{
206 return clear_pte_bit(pte, __pgprot(PTE_CONT));
207}
208
5ebe3a44
JM
209static inline pte_t pte_mkpresent(pte_t pte)
210{
211 return set_pte_bit(pte, __pgprot(PTE_VALID));
212}
213
66b3923a
DW
214static inline pmd_t pmd_mkcont(pmd_t pmd)
215{
216 return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
217}
218
4f04d8f0
CM
219static inline void set_pte(pte_t *ptep, pte_t pte)
220{
20a004e7 221 WRITE_ONCE(*ptep, pte);
7f0b1bf0
CM
222
223 /*
224 * Only if the new pte is valid and kernel, otherwise TLB maintenance
225 * or update_mmu_cache() have the necessary barriers.
226 */
ec663d96 227 if (pte_valid_not_user(pte)) {
7f0b1bf0
CM
228 dsb(ishst);
229 isb();
230 }
4f04d8f0
CM
231}
232
233extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
234
2f4b829c
CM
235/*
236 * PTE bits configuration in the presence of hardware Dirty Bit Management
237 * (PTE_WRITE == PTE_DBM):
238 *
239 * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
240 * 0 0 | 1 0 0
241 * 0 1 | 1 1 0
242 * 1 0 | 1 0 1
243 * 1 1 | 0 1 x
244 *
245 * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
246 * the page fault mechanism. Checking the dirty status of a pte becomes:
247 *
b847415c 248 * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
2f4b829c 249 */
4f04d8f0
CM
250static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
251 pte_t *ptep, pte_t pte)
252{
20a004e7
WD
253 pte_t old_pte;
254
73e86cb0
CM
255 if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte))
256 __sync_icache_dcache(pte, addr);
02522463 257
2f4b829c
CM
258 /*
259 * If the existing pte is valid, check for potential race with
260 * hardware updates of the pte (ptep_set_access_flags safely changes
261 * valid ptes without going through an invalid entry).
262 */
20a004e7
WD
263 old_pte = READ_ONCE(*ptep);
264 if (IS_ENABLED(CONFIG_DEBUG_VM) && pte_valid(old_pte) && pte_valid(pte) &&
86c9e812 265 (mm == current->active_mm || atomic_read(&mm->mm_users) > 1)) {
82d34008
CM
266 VM_WARN_ONCE(!pte_young(pte),
267 "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
20a004e7
WD
268 __func__, pte_val(old_pte), pte_val(pte));
269 VM_WARN_ONCE(pte_write(old_pte) && !pte_dirty(pte),
82d34008 270 "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
20a004e7 271 __func__, pte_val(old_pte), pte_val(pte));
2f4b829c
CM
272 }
273
4f04d8f0
CM
274 set_pte(ptep, pte);
275}
276
747a70e6
SC
277#define __HAVE_ARCH_PTE_SAME
278static inline int pte_same(pte_t pte_a, pte_t pte_b)
279{
280 pteval_t lhs, rhs;
281
282 lhs = pte_val(pte_a);
283 rhs = pte_val(pte_b);
284
285 if (pte_present(pte_a))
286 lhs &= ~PTE_RDONLY;
287
288 if (pte_present(pte_b))
289 rhs &= ~PTE_RDONLY;
290
291 return (lhs == rhs);
292}
293
4f04d8f0
CM
294/*
295 * Huge pte definitions.
296 */
084bd298
SC
297#define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
298#define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
299
300/*
301 * Hugetlb definitions.
302 */
66b3923a 303#define HUGE_MAX_HSTATE 4
084bd298
SC
304#define HPAGE_SHIFT PMD_SHIFT
305#define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
306#define HPAGE_MASK (~(HPAGE_SIZE - 1))
307#define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
4f04d8f0 308
4f04d8f0
CM
309#define __HAVE_ARCH_PTE_SPECIAL
310
75387b92
KM
311static inline pte_t pgd_pte(pgd_t pgd)
312{
313 return __pte(pgd_val(pgd));
314}
315
29e56940
SC
316static inline pte_t pud_pte(pud_t pud)
317{
318 return __pte(pud_val(pud));
319}
320
321static inline pmd_t pud_pmd(pud_t pud)
322{
323 return __pmd(pud_val(pud));
324}
325
9c7e535f
SC
326static inline pte_t pmd_pte(pmd_t pmd)
327{
328 return __pte(pmd_val(pmd));
329}
af074848 330
9c7e535f
SC
331static inline pmd_t pte_pmd(pte_t pte)
332{
333 return __pmd(pte_val(pte));
334}
af074848 335
8ce837ce
AB
336static inline pgprot_t mk_sect_prot(pgprot_t prot)
337{
338 return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
339}
340
56166230
GK
341#ifdef CONFIG_NUMA_BALANCING
342/*
343 * See the comment in include/asm-generic/pgtable.h
344 */
345static inline int pte_protnone(pte_t pte)
346{
347 return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
348}
349
350static inline int pmd_protnone(pmd_t pmd)
351{
352 return pte_protnone(pmd_pte(pmd));
353}
354#endif
355
af074848
SC
356/*
357 * THP definitions.
358 */
af074848
SC
359
360#ifdef CONFIG_TRANSPARENT_HUGEPAGE
361#define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
29e56940 362#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
af074848 363
5bb1cc0f 364#define pmd_present(pmd) pte_present(pmd_pte(pmd))
c164e038 365#define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
9c7e535f
SC
366#define pmd_young(pmd) pte_young(pmd_pte(pmd))
367#define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
9c7e535f
SC
368#define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
369#define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
ab4db1f2 370#define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
9c7e535f
SC
371#define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
372#define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
5bb1cc0f 373#define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
af074848 374
0dbd3b18
SP
375#define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd))
376
9c7e535f 377#define pmd_write(pmd) pte_write(pmd_pte(pmd))
af074848
SC
378
379#define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
380
75387b92
KM
381#define __pmd_to_phys(pmd) __pte_to_phys(pmd_pte(pmd))
382#define __phys_to_pmd_val(phys) __phys_to_pte_val(phys)
383#define pmd_pfn(pmd) ((__pmd_to_phys(pmd) & PMD_MASK) >> PAGE_SHIFT)
384#define pfn_pmd(pfn,prot) __pmd(__phys_to_pmd_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
af074848
SC
385#define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
386
29e56940 387#define pud_write(pud) pte_write(pud_pte(pud))
75387b92
KM
388
389#define __pud_to_phys(pud) __pte_to_phys(pud_pte(pud))
390#define __phys_to_pud_val(phys) __phys_to_pte_val(phys)
391#define pud_pfn(pud) ((__pud_to_phys(pud) & PUD_MASK) >> PAGE_SHIFT)
392#define pfn_pud(pfn,prot) __pud(__phys_to_pud_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
af074848 393
ceb21835 394#define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
af074848 395
75387b92
KM
396#define __pgd_to_phys(pgd) __pte_to_phys(pgd_pte(pgd))
397#define __phys_to_pgd_val(phys) __phys_to_pte_val(phys)
398
a501e324
CM
399#define __pgprot_modify(prot,mask,bits) \
400 __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
401
4f04d8f0
CM
402/*
403 * Mark the prot value as uncacheable and unbufferable.
404 */
405#define pgprot_noncached(prot) \
de2db743 406 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
4f04d8f0 407#define pgprot_writecombine(prot) \
de2db743 408 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
d1e6dc91
LD
409#define pgprot_device(prot) \
410 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
4f04d8f0
CM
411#define __HAVE_PHYS_MEM_ACCESS_PROT
412struct file;
413extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
414 unsigned long size, pgprot_t vma_prot);
415
416#define pmd_none(pmd) (!pmd_val(pmd))
4f04d8f0 417
ab4db1f2 418#define pmd_bad(pmd) (!(pmd_val(pmd) & PMD_TABLE_BIT))
4f04d8f0 419
36311607
MZ
420#define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
421 PMD_TYPE_TABLE)
422#define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
423 PMD_TYPE_SECT)
424
cac4b8cd 425#if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
206a2a73 426#define pud_sect(pud) (0)
523d6e9f 427#define pud_table(pud) (1)
206a2a73
SC
428#else
429#define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
430 PUD_TYPE_SECT)
523d6e9f 431#define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
432 PUD_TYPE_TABLE)
206a2a73 433#endif
36311607 434
4f04d8f0
CM
435static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
436{
20a004e7 437 WRITE_ONCE(*pmdp, pmd);
98f7685e 438 dsb(ishst);
7f0b1bf0 439 isb();
4f04d8f0
CM
440}
441
442static inline void pmd_clear(pmd_t *pmdp)
443{
444 set_pmd(pmdp, __pmd(0));
445}
446
dca56dca 447static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
4f04d8f0 448{
75387b92 449 return __pmd_to_phys(pmd);
4f04d8f0
CM
450}
451
053520f7
MR
452/* Find an entry in the third-level page table. */
453#define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
454
f069faba 455#define pte_offset_phys(dir,addr) (pmd_page_paddr(READ_ONCE(*(dir))) + pte_index(addr) * sizeof(pte_t))
dca56dca 456#define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
053520f7
MR
457
458#define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
459#define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
460#define pte_unmap(pte) do { } while (0)
461#define pte_unmap_nested(pte) do { } while (0)
462
961faac1
MR
463#define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
464#define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
465#define pte_clear_fixmap() clear_fixmap(FIX_PTE)
466
75387b92 467#define pmd_page(pmd) pfn_to_page(__phys_to_pfn(__pmd_to_phys(pmd)))
4f04d8f0 468
6533945a
AB
469/* use ONLY for statically allocated translation tables */
470#define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
471
4f04d8f0
CM
472/*
473 * Conversion functions: convert a page and protection to a page entry,
474 * and a page entry and page directory to the page they refer to.
475 */
476#define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
477
9f25e6ad 478#if CONFIG_PGTABLE_LEVELS > 2
4f04d8f0 479
7078db46
CM
480#define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
481
4f04d8f0 482#define pud_none(pud) (!pud_val(pud))
ab4db1f2 483#define pud_bad(pud) (!(pud_val(pud) & PUD_TABLE_BIT))
f02ab08a 484#define pud_present(pud) pte_present(pud_pte(pud))
4f04d8f0
CM
485
486static inline void set_pud(pud_t *pudp, pud_t pud)
487{
20a004e7 488 WRITE_ONCE(*pudp, pud);
98f7685e 489 dsb(ishst);
7f0b1bf0 490 isb();
4f04d8f0
CM
491}
492
493static inline void pud_clear(pud_t *pudp)
494{
495 set_pud(pudp, __pud(0));
496}
497
dca56dca 498static inline phys_addr_t pud_page_paddr(pud_t pud)
4f04d8f0 499{
75387b92 500 return __pud_to_phys(pud);
4f04d8f0
CM
501}
502
7078db46
CM
503/* Find an entry in the second-level page table. */
504#define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
505
20a004e7 506#define pmd_offset_phys(dir, addr) (pud_page_paddr(READ_ONCE(*(dir))) + pmd_index(addr) * sizeof(pmd_t))
dca56dca 507#define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
7078db46 508
961faac1
MR
509#define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
510#define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
511#define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
7078db46 512
75387b92 513#define pud_page(pud) pfn_to_page(__phys_to_pfn(__pud_to_phys(pud)))
29e56940 514
6533945a
AB
515/* use ONLY for statically allocated translation tables */
516#define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
517
dca56dca
MR
518#else
519
520#define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
521
961faac1
MR
522/* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
523#define pmd_set_fixmap(addr) NULL
524#define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
525#define pmd_clear_fixmap()
526
6533945a
AB
527#define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
528
9f25e6ad 529#endif /* CONFIG_PGTABLE_LEVELS > 2 */
4f04d8f0 530
9f25e6ad 531#if CONFIG_PGTABLE_LEVELS > 3
c79b954b 532
7078db46
CM
533#define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
534
c79b954b
JL
535#define pgd_none(pgd) (!pgd_val(pgd))
536#define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
537#define pgd_present(pgd) (pgd_val(pgd))
538
539static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
540{
20a004e7 541 WRITE_ONCE(*pgdp, pgd);
c79b954b
JL
542 dsb(ishst);
543}
544
545static inline void pgd_clear(pgd_t *pgdp)
546{
547 set_pgd(pgdp, __pgd(0));
548}
549
dca56dca 550static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
c79b954b 551{
75387b92 552 return __pgd_to_phys(pgd);
c79b954b
JL
553}
554
7078db46
CM
555/* Find an entry in the frst-level page table. */
556#define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
557
20a004e7 558#define pud_offset_phys(dir, addr) (pgd_page_paddr(READ_ONCE(*(dir))) + pud_index(addr) * sizeof(pud_t))
dca56dca 559#define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
7078db46 560
961faac1
MR
561#define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
562#define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
563#define pud_clear_fixmap() clear_fixmap(FIX_PUD)
7078db46 564
75387b92 565#define pgd_page(pgd) pfn_to_page(__phys_to_pfn(__pgd_to_phys(pgd)))
5d96e0cb 566
6533945a
AB
567/* use ONLY for statically allocated translation tables */
568#define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
569
dca56dca
MR
570#else
571
572#define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
573
961faac1
MR
574/* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
575#define pud_set_fixmap(addr) NULL
576#define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
577#define pud_clear_fixmap()
578
6533945a
AB
579#define pud_offset_kimg(dir,addr) ((pud_t *)dir)
580
9f25e6ad 581#endif /* CONFIG_PGTABLE_LEVELS > 3 */
c79b954b 582
7078db46
CM
583#define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
584
4f04d8f0
CM
585/* to find an entry in a page-table-directory */
586#define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
587
dca56dca
MR
588#define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
589
590#define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
4f04d8f0
CM
591
592/* to find an entry in a kernel page-table-directory */
593#define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
594
961faac1
MR
595#define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
596#define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
597
4f04d8f0
CM
598static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
599{
a6fadf7e 600 const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
1a541b4e 601 PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
2f4b829c
CM
602 /* preserve the hardware dirty information */
603 if (pte_hw_dirty(pte))
62d96c71 604 pte = pte_mkdirty(pte);
4f04d8f0
CM
605 pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
606 return pte;
607}
608
9c7e535f
SC
609static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
610{
611 return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
612}
613
66dbd6e6
CM
614#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
615extern int ptep_set_access_flags(struct vm_area_struct *vma,
616 unsigned long address, pte_t *ptep,
617 pte_t entry, int dirty);
618
282aa705
CM
619#ifdef CONFIG_TRANSPARENT_HUGEPAGE
620#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
621static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
622 unsigned long address, pmd_t *pmdp,
623 pmd_t entry, int dirty)
624{
625 return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
626}
627#endif
628
2f4b829c
CM
629/*
630 * Atomic pte/pmd modifications.
631 */
632#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
06485053 633static inline int __ptep_test_and_clear_young(pte_t *ptep)
2f4b829c 634{
3bbf7157 635 pte_t old_pte, pte;
2f4b829c 636
3bbf7157
CM
637 pte = READ_ONCE(*ptep);
638 do {
639 old_pte = pte;
640 pte = pte_mkold(pte);
641 pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
642 pte_val(old_pte), pte_val(pte));
643 } while (pte_val(pte) != pte_val(old_pte));
2f4b829c 644
3bbf7157 645 return pte_young(pte);
2f4b829c
CM
646}
647
06485053
CM
648static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
649 unsigned long address,
650 pte_t *ptep)
651{
652 return __ptep_test_and_clear_young(ptep);
653}
654
2f4b829c
CM
655#ifdef CONFIG_TRANSPARENT_HUGEPAGE
656#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
657static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
658 unsigned long address,
659 pmd_t *pmdp)
660{
661 return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
662}
663#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
664
665#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
666static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
667 unsigned long address, pte_t *ptep)
668{
3bbf7157 669 return __pte(xchg_relaxed(&pte_val(*ptep), 0));
2f4b829c
CM
670}
671
672#ifdef CONFIG_TRANSPARENT_HUGEPAGE
911f56ee
CM
673#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
674static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
675 unsigned long address, pmd_t *pmdp)
2f4b829c
CM
676{
677 return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
678}
679#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
680
681/*
8781bcbc
SC
682 * ptep_set_wrprotect - mark read-only while trasferring potential hardware
683 * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
2f4b829c
CM
684 */
685#define __HAVE_ARCH_PTEP_SET_WRPROTECT
686static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
687{
3bbf7157
CM
688 pte_t old_pte, pte;
689
690 pte = READ_ONCE(*ptep);
691 do {
692 old_pte = pte;
8781bcbc
SC
693 /*
694 * If hardware-dirty (PTE_WRITE/DBM bit set and PTE_RDONLY
695 * clear), set the PTE_DIRTY bit.
696 */
697 if (pte_hw_dirty(pte))
698 pte = pte_mkdirty(pte);
3bbf7157
CM
699 pte = pte_wrprotect(pte);
700 pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
701 pte_val(old_pte), pte_val(pte));
702 } while (pte_val(pte) != pte_val(old_pte));
2f4b829c
CM
703}
704
705#ifdef CONFIG_TRANSPARENT_HUGEPAGE
706#define __HAVE_ARCH_PMDP_SET_WRPROTECT
707static inline void pmdp_set_wrprotect(struct mm_struct *mm,
708 unsigned long address, pmd_t *pmdp)
709{
710 ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
711}
1d78a62c
CM
712
713#define pmdp_establish pmdp_establish
714static inline pmd_t pmdp_establish(struct vm_area_struct *vma,
715 unsigned long address, pmd_t *pmdp, pmd_t pmd)
716{
717 return __pmd(xchg_relaxed(&pmd_val(*pmdp), pmd_val(pmd)));
718}
2f4b829c 719#endif
2f4b829c 720
4f04d8f0 721extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
0370b31e 722extern pgd_t swapper_pg_end[];
4f04d8f0 723extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
51a0048b 724extern pgd_t tramp_pg_dir[PTRS_PER_PGD];
4f04d8f0 725
4f04d8f0
CM
726/*
727 * Encode and decode a swap entry:
3676f9ef 728 * bits 0-1: present (must be zero)
9b3e661e
KS
729 * bits 2-7: swap type
730 * bits 8-57: swap offset
fdc69e7d 731 * bit 58: PTE_PROT_NONE (must be zero)
4f04d8f0 732 */
9b3e661e 733#define __SWP_TYPE_SHIFT 2
4f04d8f0 734#define __SWP_TYPE_BITS 6
9b3e661e 735#define __SWP_OFFSET_BITS 50
4f04d8f0
CM
736#define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
737#define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
3676f9ef 738#define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
4f04d8f0
CM
739
740#define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
3676f9ef 741#define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
4f04d8f0
CM
742#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
743
744#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
745#define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
746
747/*
748 * Ensure that there are not more swap files than can be encoded in the kernel
aad9061b 749 * PTEs.
4f04d8f0
CM
750 */
751#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
752
4f04d8f0
CM
753extern int kern_addr_valid(unsigned long addr);
754
755#include <asm-generic/pgtable.h>
756
39b5be9b
WD
757void pgd_cache_init(void);
758#define pgtable_cache_init pgd_cache_init
4f04d8f0 759
cba3574f
WD
760/*
761 * On AArch64, the cache coherency is handled via the set_pte_at() function.
762 */
763static inline void update_mmu_cache(struct vm_area_struct *vma,
764 unsigned long addr, pte_t *ptep)
765{
766 /*
120798d2
WD
767 * We don't do anything here, so there's a very small chance of
768 * us retaking a user fault which we just fixed up. The alternative
769 * is doing a dsb(ishst), but that penalises the fastpath.
cba3574f 770 */
cba3574f
WD
771}
772
773#define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
774
7db743c6
CM
775#define kc_vaddr_to_offset(v) ((v) & ~VA_START)
776#define kc_offset_to_vaddr(o) ((o) | VA_START)
777
529c4b05
KM
778#ifdef CONFIG_ARM64_PA_BITS_52
779#define phys_to_ttbr(addr) (((addr) | ((addr) >> 46)) & TTBR_BADDR_MASK_52)
780#else
781#define phys_to_ttbr(addr) (addr)
782#endif
783
4f04d8f0
CM
784#endif /* !__ASSEMBLY__ */
785
786#endif /* __ASM_PGTABLE_H */