]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm64/include/asm/processor.h
arm64: move TASK_* definitions to <asm/processor.h>
[mirror_ubuntu-artful-kernel.git] / arch / arm64 / include / asm / processor.h
CommitLineData
9cce7a43
CM
1/*
2 * Based on arch/arm/include/asm/processor.h
3 *
4 * Copyright (C) 1995-1999 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_PROCESSOR_H
20#define __ASM_PROCESSOR_H
21
9694c889
YN
22#define TASK_SIZE_64 (UL(1) << VA_BITS)
23
24#ifndef __ASSEMBLY__
25
9cce7a43
CM
26/*
27 * Default implementation of macro that returns current
28 * instruction pointer ("program counter").
29 */
30#define current_text_addr() ({ __label__ _l; _l: &&_l;})
31
32#ifdef __KERNEL__
33
34#include <linux/string.h>
35
cd5e10bd 36#include <asm/alternative.h>
9cce7a43
CM
37#include <asm/fpsimd.h>
38#include <asm/hw_breakpoint.h>
afb83cc3 39#include <asm/lse.h>
2ec4560b 40#include <asm/pgtable-hwdef.h>
9cce7a43
CM
41#include <asm/ptrace.h>
42#include <asm/types.h>
43
9694c889
YN
44/*
45 * TASK_SIZE - the maximum size of a user space task.
46 * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area.
47 */
48#ifdef CONFIG_COMPAT
49#define TASK_SIZE_32 UL(0x100000000)
50#define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
51 TASK_SIZE_32 : TASK_SIZE_64)
52#define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
53 TASK_SIZE_32 : TASK_SIZE_64)
54#else
55#define TASK_SIZE TASK_SIZE_64
56#endif /* CONFIG_COMPAT */
57
58#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 4))
59
9cce7a43
CM
60#define STACK_TOP_MAX TASK_SIZE_64
61#ifdef CONFIG_COMPAT
62#define AARCH32_VECTORS_BASE 0xffff0000
63#define STACK_TOP (test_thread_flag(TIF_32BIT) ? \
64 AARCH32_VECTORS_BASE : STACK_TOP_MAX)
65#else
66#define STACK_TOP STACK_TOP_MAX
67#endif /* CONFIG_COMPAT */
f483a853 68
a1e50a82
CM
69extern phys_addr_t arm64_dma_phys_limit;
70#define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1)
9cce7a43
CM
71
72struct debug_info {
fda89d9e 73#ifdef CONFIG_HAVE_HW_BREAKPOINT
9cce7a43
CM
74 /* Have we suspended stepping by a debugger? */
75 int suspended_step;
76 /* Allow breakpoints and watchpoints to be disabled for this thread. */
77 int bps_disabled;
78 int wps_disabled;
79 /* Hardware breakpoints pinned to this task. */
80 struct perf_event *hbp_break[ARM_MAX_BRP];
81 struct perf_event *hbp_watch[ARM_MAX_WRP];
fda89d9e 82#endif
9cce7a43
CM
83};
84
85struct cpu_context {
86 unsigned long x19;
87 unsigned long x20;
88 unsigned long x21;
89 unsigned long x22;
90 unsigned long x23;
91 unsigned long x24;
92 unsigned long x25;
93 unsigned long x26;
94 unsigned long x27;
95 unsigned long x28;
96 unsigned long fp;
97 unsigned long sp;
98 unsigned long pc;
99};
100
101struct thread_struct {
102 struct cpu_context cpu_context; /* cpu context */
d00a3810
WD
103 unsigned long tp_value; /* TLS register */
104#ifdef CONFIG_COMPAT
105 unsigned long tp2_value;
106#endif
9cce7a43
CM
107 struct fpsimd_state fpsimd_state;
108 unsigned long fault_address; /* fault info */
9141300a 109 unsigned long fault_code; /* ESR_EL1 value */
9cce7a43
CM
110 struct debug_info debug; /* debugging */
111};
112
d00a3810
WD
113#ifdef CONFIG_COMPAT
114#define task_user_tls(t) \
115({ \
116 unsigned long *__tls; \
117 if (is_compat_thread(task_thread_info(t))) \
118 __tls = &(t)->thread.tp2_value; \
119 else \
120 __tls = &(t)->thread.tp_value; \
121 __tls; \
122 })
123#else
124#define task_user_tls(t) (&(t)->thread.tp_value)
125#endif
126
936eb65c
DM
127/* Sync TPIDR_EL0 back to thread_struct for current */
128void tls_preserve_current_state(void);
129
9cce7a43
CM
130#define INIT_THREAD { }
131
132static inline void start_thread_common(struct pt_regs *regs, unsigned long pc)
133{
134 memset(regs, 0, sizeof(*regs));
a01a0518 135 regs->syscallno = ~0;
9cce7a43
CM
136 regs->pc = pc;
137}
138
139static inline void start_thread(struct pt_regs *regs, unsigned long pc,
140 unsigned long sp)
141{
9cce7a43
CM
142 start_thread_common(regs, pc);
143 regs->pstate = PSR_MODE_EL0t;
144 regs->sp = sp;
9cce7a43
CM
145}
146
147#ifdef CONFIG_COMPAT
148static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc,
149 unsigned long sp)
150{
9cce7a43
CM
151 start_thread_common(regs, pc);
152 regs->pstate = COMPAT_PSR_MODE_USR;
153 if (pc & 1)
154 regs->pstate |= COMPAT_PSR_T_BIT;
a795a38e
WD
155
156#ifdef __AARCH64EB__
157 regs->pstate |= COMPAT_PSR_E_BIT;
158#endif
159
9cce7a43 160 regs->compat_sp = sp;
9cce7a43
CM
161}
162#endif
163
164/* Forward declaration, a strange C thing */
165struct task_struct;
166
167/* Free all resources held by a thread. */
168extern void release_thread(struct task_struct *);
169
9cce7a43
CM
170unsigned long get_wchan(struct task_struct *p);
171
1baa82f4
PC
172static inline void cpu_relax(void)
173{
174 asm volatile("yield" ::: "memory");
175}
176
9cce7a43
CM
177/* Thread switching */
178extern struct task_struct *cpu_switch_to(struct task_struct *prev,
179 struct task_struct *next);
180
9cce7a43 181#define task_pt_regs(p) \
38710367 182 ((struct pt_regs *)(THREAD_SIZE + task_stack_page(p)) - 1)
9cce7a43 183
ebe6152e 184#define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc)
3168a743 185#define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk))
9cce7a43
CM
186
187/*
188 * Prefetching support
189 */
190#define ARCH_HAS_PREFETCH
191static inline void prefetch(const void *ptr)
192{
193 asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr));
194}
195
196#define ARCH_HAS_PREFETCHW
197static inline void prefetchw(const void *ptr)
198{
199 asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr));
200}
201
202#define ARCH_HAS_SPINLOCK_PREFETCH
cd5e10bd 203static inline void spin_lock_prefetch(const void *ptr)
9cce7a43 204{
cd5e10bd
WD
205 asm volatile(ARM64_LSE_ATOMIC_INSN(
206 "prfm pstl1strm, %a0",
207 "nop") : : "p" (ptr));
9cce7a43
CM
208}
209
210#define HAVE_ARCH_PICK_MMAP_LAYOUT
211
212#endif
213
2a6dcb2b 214int cpu_enable_pan(void *__unused);
2a6dcb2b 215int cpu_enable_cache_maint_trap(void *__unused);
338d4f49 216
9694c889 217#endif /* __ASSEMBLY__ */
9cce7a43 218#endif /* __ASM_PROCESSOR_H */