]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm64/kernel/entry.S
arm64: syscallno is secretly an int, make it official
[mirror_ubuntu-artful-kernel.git] / arch / arm64 / kernel / entry.S
CommitLineData
60ffc30d
CM
1/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23
8d883b23 24#include <asm/alternative.h>
60ffc30d
CM
25#include <asm/assembler.h>
26#include <asm/asm-offsets.h>
905e8c5d 27#include <asm/cpufeature.h>
60ffc30d 28#include <asm/errno.h>
5c1ce6f7 29#include <asm/esr.h>
8e23dacd 30#include <asm/irq.h>
e19a6ee2 31#include <asm/memory.h>
39bc88e5 32#include <asm/ptrace.h>
60ffc30d 33#include <asm/thread_info.h>
b4b8664d 34#include <asm/asm-uaccess.h>
60ffc30d
CM
35#include <asm/unistd.h>
36
6c81fe79
LB
37/*
38 * Context tracking subsystem. Used to instrument transitions
39 * between user and kernel mode.
40 */
41 .macro ct_user_exit, syscall = 0
42#ifdef CONFIG_CONTEXT_TRACKING
43 bl context_tracking_user_exit
44 .if \syscall == 1
45 /*
46 * Save/restore needed during syscalls. Restore syscall arguments from
47 * the values already saved on stack during kernel_entry.
48 */
49 ldp x0, x1, [sp]
50 ldp x2, x3, [sp, #S_X2]
51 ldp x4, x5, [sp, #S_X4]
52 ldp x6, x7, [sp, #S_X6]
53 .endif
54#endif
55 .endm
56
57 .macro ct_user_enter
58#ifdef CONFIG_CONTEXT_TRACKING
59 bl context_tracking_user_enter
60#endif
61 .endm
62
60ffc30d
CM
63/*
64 * Bad Abort numbers
65 *-----------------
66 */
67#define BAD_SYNC 0
68#define BAD_IRQ 1
69#define BAD_FIQ 2
70#define BAD_ERROR 3
71
4dc2adb4
MR
72 .macro kernel_ventry label
73 .align 7
63648dd2 74 sub sp, sp, #S_FRAME_SIZE
901212c5
MR
75#ifdef CONFIG_VMAP_STACK
76 /*
77 * Test whether the SP has overflowed, without corrupting a GPR.
78 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
79 */
80 add sp, sp, x0 // sp' = sp + x0
81 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
82 tbnz x0, #THREAD_SHIFT, 0f
83 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
84 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
85 b \label
86
870:
88 /*
89 * Either we've just detected an overflow, or we've taken an exception
90 * while on the overflow stack. Either way, we won't return to
91 * userspace, and can clobber EL0 registers to free up GPRs.
92 */
93
94 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
95 msr tpidr_el0, x0
96
97 /* Recover the original x0 value and stash it in tpidrro_el0 */
98 sub x0, sp, x0
99 msr tpidrro_el0, x0
100
101 /* Switch to the overflow stack */
102 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
103
104 /*
105 * Check whether we were already on the overflow stack. This may happen
106 * after panic() re-enables interrupts.
107 */
108 mrs x0, tpidr_el0 // sp of interrupted context
109 sub x0, sp, x0 // delta with top of overflow stack
110 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
111 b.ne __bad_stack // no? -> bad stack pointer
112
113 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
114 sub sp, sp, x0
115 mrs x0, tpidrro_el0
116#endif
4dc2adb4
MR
117 b \label
118 .endm
119
120 .macro kernel_entry, el, regsize = 64
60ffc30d
CM
121 .if \regsize == 32
122 mov w0, w0 // zero upper 32 bits of x0
123 .endif
63648dd2
WD
124 stp x0, x1, [sp, #16 * 0]
125 stp x2, x3, [sp, #16 * 1]
126 stp x4, x5, [sp, #16 * 2]
127 stp x6, x7, [sp, #16 * 3]
128 stp x8, x9, [sp, #16 * 4]
129 stp x10, x11, [sp, #16 * 5]
130 stp x12, x13, [sp, #16 * 6]
131 stp x14, x15, [sp, #16 * 7]
132 stp x16, x17, [sp, #16 * 8]
133 stp x18, x19, [sp, #16 * 9]
134 stp x20, x21, [sp, #16 * 10]
135 stp x22, x23, [sp, #16 * 11]
136 stp x24, x25, [sp, #16 * 12]
137 stp x26, x27, [sp, #16 * 13]
138 stp x28, x29, [sp, #16 * 14]
139
60ffc30d
CM
140 .if \el == 0
141 mrs x21, sp_el0
c02433dd
MR
142 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
143 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
2a283070 144 disable_step_tsk x19, x20 // exceptions when scheduling.
49003a8d
JM
145
146 mov x29, xzr // fp pointed to user-space
60ffc30d
CM
147 .else
148 add x21, sp, #S_FRAME_SIZE
e19a6ee2
JM
149 get_thread_info tsk
150 /* Save the task's original addr_limit and set USER_DS (TASK_SIZE_64) */
c02433dd 151 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
e19a6ee2
JM
152 str x20, [sp, #S_ORIG_ADDR_LIMIT]
153 mov x20, #TASK_SIZE_64
c02433dd 154 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
563cada0 155 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
e19a6ee2 156 .endif /* \el == 0 */
60ffc30d
CM
157 mrs x22, elr_el1
158 mrs x23, spsr_el1
159 stp lr, x21, [sp, #S_LR]
39bc88e5 160
c40c40d2
AB
161 /*
162 * In order to be able to dump the contents of struct pt_regs at the
163 * time the exception was taken (in case we attempt to walk the call
164 * stack later), chain it together with the stack frames.
165 */
166 .if \el == 0
167 stp xzr, xzr, [sp, #S_STACKFRAME]
168 .else
169 stp x29, x22, [sp, #S_STACKFRAME]
170 .endif
171 add x29, sp, #S_STACKFRAME
172
39bc88e5
CM
173#ifdef CONFIG_ARM64_SW_TTBR0_PAN
174 /*
175 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
176 * EL0, there is no need to check the state of TTBR0_EL1 since
177 * accesses are always enabled.
178 * Note that the meaning of this bit differs from the ARMv8.1 PAN
179 * feature as all TTBR0_EL1 accesses are disabled, not just those to
180 * user mappings.
181 */
182alternative_if ARM64_HAS_PAN
183 b 1f // skip TTBR0 PAN
184alternative_else_nop_endif
185
186 .if \el != 0
187 mrs x21, ttbr0_el1
188 tst x21, #0xffff << 48 // Check for the reserved ASID
189 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
190 b.eq 1f // TTBR0 access already disabled
191 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
192 .endif
193
194 __uaccess_ttbr0_disable x21
1951:
196#endif
197
60ffc30d
CM
198 stp x22, x23, [sp, #S_PC]
199
200 /*
201 * Set syscallno to -1 by default (overridden later if real syscall).
202 */
203 .if \el == 0
758b01e9
DM
204 mvn w21, wzr
205 str w21, [sp, #S_SYSCALLNO]
60ffc30d
CM
206 .endif
207
6cdf9c7c
JL
208 /*
209 * Set sp_el0 to current thread_info.
210 */
211 .if \el == 0
212 msr sp_el0, tsk
213 .endif
214
60ffc30d
CM
215 /*
216 * Registers that may be useful after this macro is invoked:
217 *
218 * x21 - aborted SP
219 * x22 - aborted PC
220 * x23 - aborted PSTATE
221 */
222 .endm
223
412fcb6c 224 .macro kernel_exit, el
e19a6ee2
JM
225 .if \el != 0
226 /* Restore the task's original addr_limit. */
227 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
c02433dd 228 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
e19a6ee2
JM
229
230 /* No need to restore UAO, it will be restored from SPSR_EL1 */
231 .endif
232
60ffc30d
CM
233 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
234 .if \el == 0
6c81fe79 235 ct_user_enter
39bc88e5
CM
236 .endif
237
238#ifdef CONFIG_ARM64_SW_TTBR0_PAN
239 /*
240 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
241 * PAN bit checking.
242 */
243alternative_if ARM64_HAS_PAN
244 b 2f // skip TTBR0 PAN
245alternative_else_nop_endif
246
247 .if \el != 0
248 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
249 .endif
250
251 __uaccess_ttbr0_enable x0
252
253 .if \el == 0
254 /*
255 * Enable errata workarounds only if returning to user. The only
256 * workaround currently required for TTBR0_EL1 changes are for the
257 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
258 * corruption).
259 */
260 post_ttbr0_update_workaround
261 .endif
2621:
263 .if \el != 0
264 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
265 .endif
2662:
267#endif
268
269 .if \el == 0
60ffc30d 270 ldr x23, [sp, #S_SP] // load return stack pointer
63648dd2 271 msr sp_el0, x23
905e8c5d 272#ifdef CONFIG_ARM64_ERRATUM_845719
6ba3b554 273alternative_if ARM64_WORKAROUND_845719
e28cabf1
DT
274 tbz x22, #4, 1f
275#ifdef CONFIG_PID_IN_CONTEXTIDR
276 mrs x29, contextidr_el1
277 msr contextidr_el1, x29
905e8c5d 278#else
e28cabf1 279 msr contextidr_el1, xzr
905e8c5d 280#endif
e28cabf1 2811:
6ba3b554 282alternative_else_nop_endif
905e8c5d 283#endif
60ffc30d 284 .endif
39bc88e5 285
63648dd2
WD
286 msr elr_el1, x21 // set up the return data
287 msr spsr_el1, x22
63648dd2 288 ldp x0, x1, [sp, #16 * 0]
63648dd2
WD
289 ldp x2, x3, [sp, #16 * 1]
290 ldp x4, x5, [sp, #16 * 2]
291 ldp x6, x7, [sp, #16 * 3]
292 ldp x8, x9, [sp, #16 * 4]
293 ldp x10, x11, [sp, #16 * 5]
294 ldp x12, x13, [sp, #16 * 6]
295 ldp x14, x15, [sp, #16 * 7]
296 ldp x16, x17, [sp, #16 * 8]
297 ldp x18, x19, [sp, #16 * 9]
298 ldp x20, x21, [sp, #16 * 10]
299 ldp x22, x23, [sp, #16 * 11]
300 ldp x24, x25, [sp, #16 * 12]
301 ldp x26, x27, [sp, #16 * 13]
302 ldp x28, x29, [sp, #16 * 14]
303 ldr lr, [sp, #S_LR]
304 add sp, sp, #S_FRAME_SIZE // restore sp
60ffc30d
CM
305 eret // return to kernel
306 .endm
307
971c67ce 308 .macro irq_stack_entry
8e23dacd
JM
309 mov x19, sp // preserve the original sp
310
8e23dacd 311 /*
c02433dd
MR
312 * Compare sp with the base of the task stack.
313 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
314 * and should switch to the irq stack.
8e23dacd 315 */
c02433dd
MR
316 ldr x25, [tsk, TSK_STACK]
317 eor x25, x25, x19
318 and x25, x25, #~(THREAD_SIZE - 1)
319 cbnz x25, 9998f
8e23dacd 320
6259fda9 321 ldr_this_cpu x25, irq_stack_ptr, x26
79dbf828 322 mov x26, #IRQ_STACK_SIZE
8e23dacd 323 add x26, x25, x26
d224a69e
JM
324
325 /* switch to the irq stack */
8e23dacd 326 mov sp, x26
8e23dacd
JM
3279998:
328 .endm
329
330 /*
331 * x19 should be preserved between irq_stack_entry and
332 * irq_stack_exit.
333 */
334 .macro irq_stack_exit
335 mov sp, x19
336 .endm
337
60ffc30d
CM
338/*
339 * These are the registers used in the syscall handler, and allow us to
340 * have in theory up to 7 arguments to a function - x0 to x6.
341 *
342 * x7 is reserved for the system call number in 32-bit mode.
343 */
758b01e9
DM
344wsc_nr .req w25 // number of system calls
345wscno .req w26 // syscall number
346xscno .req x26 // syscall number (zero-extended)
60ffc30d
CM
347stbl .req x27 // syscall table pointer
348tsk .req x28 // current thread_info
349
350/*
351 * Interrupt handling.
352 */
353 .macro irq_handler
8e23dacd 354 ldr_l x1, handle_arch_irq
60ffc30d 355 mov x0, sp
971c67ce 356 irq_stack_entry
60ffc30d 357 blr x1
8e23dacd 358 irq_stack_exit
60ffc30d
CM
359 .endm
360
361 .text
362
363/*
364 * Exception vectors.
365 */
888b3c87 366 .pushsection ".entry.text", "ax"
60ffc30d
CM
367
368 .align 11
369ENTRY(vectors)
4dc2adb4
MR
370 kernel_ventry el1_sync_invalid // Synchronous EL1t
371 kernel_ventry el1_irq_invalid // IRQ EL1t
372 kernel_ventry el1_fiq_invalid // FIQ EL1t
373 kernel_ventry el1_error_invalid // Error EL1t
60ffc30d 374
4dc2adb4
MR
375 kernel_ventry el1_sync // Synchronous EL1h
376 kernel_ventry el1_irq // IRQ EL1h
377 kernel_ventry el1_fiq_invalid // FIQ EL1h
378 kernel_ventry el1_error_invalid // Error EL1h
60ffc30d 379
4dc2adb4
MR
380 kernel_ventry el0_sync // Synchronous 64-bit EL0
381 kernel_ventry el0_irq // IRQ 64-bit EL0
382 kernel_ventry el0_fiq_invalid // FIQ 64-bit EL0
383 kernel_ventry el0_error_invalid // Error 64-bit EL0
60ffc30d
CM
384
385#ifdef CONFIG_COMPAT
4dc2adb4
MR
386 kernel_ventry el0_sync_compat // Synchronous 32-bit EL0
387 kernel_ventry el0_irq_compat // IRQ 32-bit EL0
388 kernel_ventry el0_fiq_invalid_compat // FIQ 32-bit EL0
389 kernel_ventry el0_error_invalid_compat // Error 32-bit EL0
60ffc30d 390#else
4dc2adb4
MR
391 kernel_ventry el0_sync_invalid // Synchronous 32-bit EL0
392 kernel_ventry el0_irq_invalid // IRQ 32-bit EL0
393 kernel_ventry el0_fiq_invalid // FIQ 32-bit EL0
394 kernel_ventry el0_error_invalid // Error 32-bit EL0
60ffc30d
CM
395#endif
396END(vectors)
397
901212c5
MR
398#ifdef CONFIG_VMAP_STACK
399 /*
400 * We detected an overflow in kernel_ventry, which switched to the
401 * overflow stack. Stash the exception regs, and head to our overflow
402 * handler.
403 */
404__bad_stack:
405 /* Restore the original x0 value */
406 mrs x0, tpidrro_el0
407
408 /*
409 * Store the original GPRs to the new stack. The orginal SP (minus
410 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
411 */
412 sub sp, sp, #S_FRAME_SIZE
413 kernel_entry 1
414 mrs x0, tpidr_el0
415 add x0, x0, #S_FRAME_SIZE
416 str x0, [sp, #S_SP]
417
418 /* Stash the regs for handle_bad_stack */
419 mov x0, sp
420
421 /* Time to die */
422 bl handle_bad_stack
423 ASM_BUG()
424#endif /* CONFIG_VMAP_STACK */
425
60ffc30d
CM
426/*
427 * Invalid mode handlers
428 */
429 .macro inv_entry, el, reason, regsize = 64
b660950c 430 kernel_entry \el, \regsize
60ffc30d
CM
431 mov x0, sp
432 mov x1, #\reason
433 mrs x2, esr_el1
ca6f9e17
MR
434 bl bad_mode
435 ASM_BUG()
60ffc30d
CM
436 .endm
437
438el0_sync_invalid:
439 inv_entry 0, BAD_SYNC
440ENDPROC(el0_sync_invalid)
441
442el0_irq_invalid:
443 inv_entry 0, BAD_IRQ
444ENDPROC(el0_irq_invalid)
445
446el0_fiq_invalid:
447 inv_entry 0, BAD_FIQ
448ENDPROC(el0_fiq_invalid)
449
450el0_error_invalid:
451 inv_entry 0, BAD_ERROR
452ENDPROC(el0_error_invalid)
453
454#ifdef CONFIG_COMPAT
455el0_fiq_invalid_compat:
456 inv_entry 0, BAD_FIQ, 32
457ENDPROC(el0_fiq_invalid_compat)
458
459el0_error_invalid_compat:
460 inv_entry 0, BAD_ERROR, 32
461ENDPROC(el0_error_invalid_compat)
462#endif
463
464el1_sync_invalid:
465 inv_entry 1, BAD_SYNC
466ENDPROC(el1_sync_invalid)
467
468el1_irq_invalid:
469 inv_entry 1, BAD_IRQ
470ENDPROC(el1_irq_invalid)
471
472el1_fiq_invalid:
473 inv_entry 1, BAD_FIQ
474ENDPROC(el1_fiq_invalid)
475
476el1_error_invalid:
477 inv_entry 1, BAD_ERROR
478ENDPROC(el1_error_invalid)
479
480/*
481 * EL1 mode handlers.
482 */
483 .align 6
484el1_sync:
485 kernel_entry 1
486 mrs x1, esr_el1 // read the syndrome register
aed40e01
MR
487 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
488 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
60ffc30d 489 b.eq el1_da
9adeb8e7
LA
490 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
491 b.eq el1_ia
aed40e01 492 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
60ffc30d 493 b.eq el1_undef
aed40e01 494 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
60ffc30d 495 b.eq el1_sp_pc
aed40e01 496 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
60ffc30d 497 b.eq el1_sp_pc
aed40e01 498 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
60ffc30d 499 b.eq el1_undef
aed40e01 500 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
60ffc30d
CM
501 b.ge el1_dbg
502 b el1_inv
9adeb8e7
LA
503
504el1_ia:
505 /*
506 * Fall through to the Data abort case
507 */
60ffc30d
CM
508el1_da:
509 /*
510 * Data abort handling
511 */
276e9327 512 mrs x3, far_el1
2a283070 513 enable_dbg
60ffc30d
CM
514 // re-enable interrupts if they were enabled in the aborted context
515 tbnz x23, #7, 1f // PSR_I_BIT
516 enable_irq
5171:
276e9327 518 clear_address_tag x0, x3
60ffc30d
CM
519 mov x2, sp // struct pt_regs
520 bl do_mem_abort
521
522 // disable interrupts before pulling preserved data off the stack
523 disable_irq
524 kernel_exit 1
525el1_sp_pc:
526 /*
527 * Stack or PC alignment exception handling
528 */
529 mrs x0, far_el1
2a283070 530 enable_dbg
60ffc30d 531 mov x2, sp
ca6f9e17
MR
532 bl do_sp_pc_abort
533 ASM_BUG()
60ffc30d
CM
534el1_undef:
535 /*
536 * Undefined instruction
537 */
2a283070 538 enable_dbg
60ffc30d 539 mov x0, sp
ca6f9e17
MR
540 bl do_undefinstr
541 ASM_BUG()
60ffc30d
CM
542el1_dbg:
543 /*
544 * Debug exception handling
545 */
aed40e01 546 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
ee6214ce 547 cinc x24, x24, eq // set bit '0'
60ffc30d
CM
548 tbz x24, #0, el1_inv // EL1 only
549 mrs x0, far_el1
550 mov x2, sp // struct pt_regs
551 bl do_debug_exception
60ffc30d
CM
552 kernel_exit 1
553el1_inv:
554 // TODO: add support for undefined instructions in kernel mode
2a283070 555 enable_dbg
60ffc30d 556 mov x0, sp
1b42804d 557 mov x2, x1
60ffc30d 558 mov x1, #BAD_SYNC
ca6f9e17
MR
559 bl bad_mode
560 ASM_BUG()
60ffc30d
CM
561ENDPROC(el1_sync)
562
563 .align 6
564el1_irq:
565 kernel_entry 1
2a283070 566 enable_dbg
60ffc30d
CM
567#ifdef CONFIG_TRACE_IRQFLAGS
568 bl trace_hardirqs_off
569#endif
64681787 570
60ffc30d 571 irq_handler
64681787 572
60ffc30d 573#ifdef CONFIG_PREEMPT
c02433dd 574 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
717321fc 575 cbnz w24, 1f // preempt count != 0
c02433dd 576 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
60ffc30d
CM
577 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
578 bl el1_preempt
5791:
580#endif
581#ifdef CONFIG_TRACE_IRQFLAGS
582 bl trace_hardirqs_on
583#endif
584 kernel_exit 1
585ENDPROC(el1_irq)
586
587#ifdef CONFIG_PREEMPT
588el1_preempt:
589 mov x24, lr
2a283070 5901: bl preempt_schedule_irq // irq en/disable is done inside
c02433dd 591 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
60ffc30d
CM
592 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
593 ret x24
594#endif
595
596/*
597 * EL0 mode handlers.
598 */
599 .align 6
600el0_sync:
601 kernel_entry 0
602 mrs x25, esr_el1 // read the syndrome register
aed40e01
MR
603 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
604 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
60ffc30d 605 b.eq el0_svc
aed40e01 606 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
60ffc30d 607 b.eq el0_da
aed40e01 608 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
60ffc30d 609 b.eq el0_ia
aed40e01 610 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
60ffc30d 611 b.eq el0_fpsimd_acc
aed40e01 612 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
60ffc30d 613 b.eq el0_fpsimd_exc
aed40e01 614 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
7dd01aef 615 b.eq el0_sys
aed40e01 616 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
60ffc30d 617 b.eq el0_sp_pc
aed40e01 618 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
60ffc30d 619 b.eq el0_sp_pc
aed40e01 620 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
60ffc30d 621 b.eq el0_undef
aed40e01 622 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
60ffc30d
CM
623 b.ge el0_dbg
624 b el0_inv
625
626#ifdef CONFIG_COMPAT
627 .align 6
628el0_sync_compat:
629 kernel_entry 0, 32
630 mrs x25, esr_el1 // read the syndrome register
aed40e01
MR
631 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
632 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
60ffc30d 633 b.eq el0_svc_compat
aed40e01 634 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
60ffc30d 635 b.eq el0_da
aed40e01 636 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
60ffc30d 637 b.eq el0_ia
aed40e01 638 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
60ffc30d 639 b.eq el0_fpsimd_acc
aed40e01 640 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
60ffc30d 641 b.eq el0_fpsimd_exc
77f3228f
MS
642 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
643 b.eq el0_sp_pc
aed40e01 644 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
60ffc30d 645 b.eq el0_undef
aed40e01 646 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
381cc2b9 647 b.eq el0_undef
aed40e01 648 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
381cc2b9 649 b.eq el0_undef
aed40e01 650 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
381cc2b9 651 b.eq el0_undef
aed40e01 652 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
381cc2b9 653 b.eq el0_undef
aed40e01 654 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
381cc2b9 655 b.eq el0_undef
aed40e01 656 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
60ffc30d
CM
657 b.ge el0_dbg
658 b el0_inv
659el0_svc_compat:
660 /*
661 * AArch32 syscall handling
662 */
0156411b 663 adrp stbl, compat_sys_call_table // load compat syscall table pointer
758b01e9
DM
664 mov wscno, w7 // syscall number in w7 (r7)
665 mov wsc_nr, #__NR_compat_syscalls
60ffc30d
CM
666 b el0_svc_naked
667
668 .align 6
669el0_irq_compat:
670 kernel_entry 0, 32
671 b el0_irq_naked
672#endif
673
674el0_da:
675 /*
676 * Data abort handling
677 */
6ab6463a 678 mrs x26, far_el1
60ffc30d 679 // enable interrupts before calling the main handler
2a283070 680 enable_dbg_and_irq
6c81fe79 681 ct_user_exit
276e9327 682 clear_address_tag x0, x26
60ffc30d
CM
683 mov x1, x25
684 mov x2, sp
d54e81f9
WD
685 bl do_mem_abort
686 b ret_to_user
60ffc30d
CM
687el0_ia:
688 /*
689 * Instruction abort handling
690 */
6ab6463a 691 mrs x26, far_el1
60ffc30d 692 // enable interrupts before calling the main handler
2a283070 693 enable_dbg_and_irq
6c81fe79 694 ct_user_exit
6ab6463a 695 mov x0, x26
541ec870 696 mov x1, x25
60ffc30d 697 mov x2, sp
d54e81f9
WD
698 bl do_mem_abort
699 b ret_to_user
60ffc30d
CM
700el0_fpsimd_acc:
701 /*
702 * Floating Point or Advanced SIMD access
703 */
2a283070 704 enable_dbg
6c81fe79 705 ct_user_exit
60ffc30d
CM
706 mov x0, x25
707 mov x1, sp
d54e81f9
WD
708 bl do_fpsimd_acc
709 b ret_to_user
60ffc30d
CM
710el0_fpsimd_exc:
711 /*
712 * Floating Point or Advanced SIMD exception
713 */
2a283070 714 enable_dbg
6c81fe79 715 ct_user_exit
60ffc30d
CM
716 mov x0, x25
717 mov x1, sp
d54e81f9
WD
718 bl do_fpsimd_exc
719 b ret_to_user
60ffc30d
CM
720el0_sp_pc:
721 /*
722 * Stack or PC alignment exception handling
723 */
6ab6463a 724 mrs x26, far_el1
60ffc30d 725 // enable interrupts before calling the main handler
2a283070 726 enable_dbg_and_irq
46b0567c 727 ct_user_exit
6ab6463a 728 mov x0, x26
60ffc30d
CM
729 mov x1, x25
730 mov x2, sp
d54e81f9
WD
731 bl do_sp_pc_abort
732 b ret_to_user
60ffc30d
CM
733el0_undef:
734 /*
735 * Undefined instruction
736 */
2600e130 737 // enable interrupts before calling the main handler
2a283070 738 enable_dbg_and_irq
6c81fe79 739 ct_user_exit
2a283070 740 mov x0, sp
d54e81f9
WD
741 bl do_undefinstr
742 b ret_to_user
7dd01aef
AP
743el0_sys:
744 /*
745 * System instructions, for trapped cache maintenance instructions
746 */
747 enable_dbg_and_irq
748 ct_user_exit
749 mov x0, x25
750 mov x1, sp
751 bl do_sysinstr
752 b ret_to_user
60ffc30d
CM
753el0_dbg:
754 /*
755 * Debug exception handling
756 */
757 tbnz x24, #0, el0_inv // EL0 only
758 mrs x0, far_el1
60ffc30d
CM
759 mov x1, x25
760 mov x2, sp
2a283070
WD
761 bl do_debug_exception
762 enable_dbg
6c81fe79 763 ct_user_exit
2a283070 764 b ret_to_user
60ffc30d 765el0_inv:
2a283070 766 enable_dbg
6c81fe79 767 ct_user_exit
60ffc30d
CM
768 mov x0, sp
769 mov x1, #BAD_SYNC
1b42804d 770 mov x2, x25
7d9e8f71 771 bl bad_el0_sync
d54e81f9 772 b ret_to_user
60ffc30d
CM
773ENDPROC(el0_sync)
774
775 .align 6
776el0_irq:
777 kernel_entry 0
778el0_irq_naked:
60ffc30d
CM
779 enable_dbg
780#ifdef CONFIG_TRACE_IRQFLAGS
781 bl trace_hardirqs_off
782#endif
64681787 783
6c81fe79 784 ct_user_exit
60ffc30d 785 irq_handler
64681787 786
60ffc30d
CM
787#ifdef CONFIG_TRACE_IRQFLAGS
788 bl trace_hardirqs_on
789#endif
790 b ret_to_user
791ENDPROC(el0_irq)
792
60ffc30d
CM
793/*
794 * This is the fast syscall return path. We do as little as possible here,
795 * and this includes saving x0 back into the kernel stack.
796 */
797ret_fast_syscall:
798 disable_irq // disable interrupts
412fcb6c 799 str x0, [sp, #S_X0] // returned x0
c02433dd 800 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
04d7e098
JS
801 and x2, x1, #_TIF_SYSCALL_WORK
802 cbnz x2, ret_fast_syscall_trace
60ffc30d 803 and x2, x1, #_TIF_WORK_MASK
412fcb6c 804 cbnz x2, work_pending
2a283070 805 enable_step_tsk x1, x2
412fcb6c 806 kernel_exit 0
04d7e098
JS
807ret_fast_syscall_trace:
808 enable_irq // enable interrupts
412fcb6c 809 b __sys_trace_return_skipped // we already saved x0
60ffc30d
CM
810
811/*
812 * Ok, we need to do extra processing, enter the slow path.
813 */
60ffc30d 814work_pending:
60ffc30d 815 mov x0, sp // 'regs'
60ffc30d 816 bl do_notify_resume
db3899a6 817#ifdef CONFIG_TRACE_IRQFLAGS
421dd6fa 818 bl trace_hardirqs_on // enabled while in userspace
db3899a6 819#endif
c02433dd 820 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
421dd6fa 821 b finish_ret_to_user
60ffc30d
CM
822/*
823 * "slow" syscall return path.
824 */
59dc67b0 825ret_to_user:
60ffc30d 826 disable_irq // disable interrupts
c02433dd 827 ldr x1, [tsk, #TSK_TI_FLAGS]
60ffc30d
CM
828 and x2, x1, #_TIF_WORK_MASK
829 cbnz x2, work_pending
421dd6fa 830finish_ret_to_user:
2a283070 831 enable_step_tsk x1, x2
412fcb6c 832 kernel_exit 0
60ffc30d
CM
833ENDPROC(ret_to_user)
834
60ffc30d
CM
835/*
836 * SVC handler.
837 */
838 .align 6
839el0_svc:
840 adrp stbl, sys_call_table // load syscall table pointer
758b01e9
DM
841 mov wscno, w8 // syscall number in w8
842 mov wsc_nr, #__NR_syscalls
60ffc30d 843el0_svc_naked: // compat entry point
758b01e9 844 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
2a283070 845 enable_dbg_and_irq
6c81fe79 846 ct_user_exit 1
60ffc30d 847
c02433dd 848 ldr x16, [tsk, #TSK_TI_FLAGS] // check for syscall hooks
449f81a4
AT
849 tst x16, #_TIF_SYSCALL_WORK
850 b.ne __sys_trace
758b01e9 851 cmp wscno, wsc_nr // check upper syscall limit
60ffc30d 852 b.hs ni_sys
758b01e9 853 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
d54e81f9
WD
854 blr x16 // call sys_* routine
855 b ret_fast_syscall
60ffc30d
CM
856ni_sys:
857 mov x0, sp
d54e81f9
WD
858 bl do_ni_syscall
859 b ret_fast_syscall
60ffc30d
CM
860ENDPROC(el0_svc)
861
862 /*
863 * This is the really slow path. We're going to be doing context
864 * switches, and waiting for our parent to respond.
865 */
866__sys_trace:
758b01e9 867 cmp wscno, #-1 // user-issued syscall(-1)?
1014c81d 868 b.ne 1f
758b01e9 869 mov x0, #-ENOSYS // set default errno if so
1014c81d
AT
870 str x0, [sp, #S_X0]
8711: mov x0, sp
3157858f 872 bl syscall_trace_enter
1014c81d
AT
873 cmp w0, #-1 // skip the syscall?
874 b.eq __sys_trace_return_skipped
758b01e9 875 mov wscno, w0 // syscall number (possibly new)
60ffc30d 876 mov x1, sp // pointer to regs
758b01e9 877 cmp wscno, wsc_nr // check upper syscall limit
d54e81f9 878 b.hs __ni_sys_trace
60ffc30d
CM
879 ldp x0, x1, [sp] // restore the syscall args
880 ldp x2, x3, [sp, #S_X2]
881 ldp x4, x5, [sp, #S_X4]
882 ldp x6, x7, [sp, #S_X6]
758b01e9 883 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
d54e81f9 884 blr x16 // call sys_* routine
60ffc30d
CM
885
886__sys_trace_return:
1014c81d
AT
887 str x0, [sp, #S_X0] // save returned x0
888__sys_trace_return_skipped:
3157858f
AT
889 mov x0, sp
890 bl syscall_trace_exit
60ffc30d
CM
891 b ret_to_user
892
d54e81f9
WD
893__ni_sys_trace:
894 mov x0, sp
895 bl do_ni_syscall
896 b __sys_trace_return
897
888b3c87
PA
898 .popsection // .entry.text
899
60ffc30d
CM
900/*
901 * Special system call wrappers.
902 */
60ffc30d
CM
903ENTRY(sys_rt_sigreturn_wrapper)
904 mov x0, sp
905 b sys_rt_sigreturn
906ENDPROC(sys_rt_sigreturn_wrapper)
4f7a82d7
MR
907
908/*
909 * Register switch for AArch64. The callee-saved registers need to be saved
910 * and restored. On entry:
911 * x0 = previous task_struct (must be preserved across the switch)
912 * x1 = next task_struct
913 * Previous and next are guaranteed not to be the same.
914 *
915 */
916ENTRY(cpu_switch_to)
917 mov x10, #THREAD_CPU_CONTEXT
918 add x8, x0, x10
919 mov x9, sp
920 stp x19, x20, [x8], #16 // store callee-saved registers
921 stp x21, x22, [x8], #16
922 stp x23, x24, [x8], #16
923 stp x25, x26, [x8], #16
924 stp x27, x28, [x8], #16
925 stp x29, x9, [x8], #16
926 str lr, [x8]
927 add x8, x1, x10
928 ldp x19, x20, [x8], #16 // restore callee-saved registers
929 ldp x21, x22, [x8], #16
930 ldp x23, x24, [x8], #16
931 ldp x25, x26, [x8], #16
932 ldp x27, x28, [x8], #16
933 ldp x29, x9, [x8], #16
934 ldr lr, [x8]
935 mov sp, x9
936 msr sp_el0, x1
937 ret
938ENDPROC(cpu_switch_to)
939NOKPROBE(cpu_switch_to)
940
941/*
942 * This is how we return from a fork.
943 */
944ENTRY(ret_from_fork)
945 bl schedule_tail
946 cbz x19, 1f // not a kernel thread
947 mov x0, x20
948 blr x19
9491: get_thread_info tsk
950 b ret_to_user
951ENDPROC(ret_from_fork)
952NOKPROBE(ret_from_fork)