]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/arm64/kernel/entry.S
arm64: Use pointer masking to limit uaccess speculation
[mirror_ubuntu-bionic-kernel.git] / arch / arm64 / kernel / entry.S
CommitLineData
60ffc30d
CM
1/*
2 * Low-level exception handling code
3 *
4 * Copyright (C) 2012 ARM Ltd.
5 * Authors: Catalin Marinas <catalin.marinas@arm.com>
6 * Will Deacon <will.deacon@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23
8d883b23 24#include <asm/alternative.h>
60ffc30d
CM
25#include <asm/assembler.h>
26#include <asm/asm-offsets.h>
905e8c5d 27#include <asm/cpufeature.h>
60ffc30d 28#include <asm/errno.h>
5c1ce6f7 29#include <asm/esr.h>
8e23dacd 30#include <asm/irq.h>
d57a98a9
WD
31#include <asm/memory.h>
32#include <asm/mmu.h>
eef94a3d 33#include <asm/processor.h>
39bc88e5 34#include <asm/ptrace.h>
60ffc30d 35#include <asm/thread_info.h>
b4b8664d 36#include <asm/asm-uaccess.h>
60ffc30d
CM
37#include <asm/unistd.h>
38
6c81fe79
LB
39/*
40 * Context tracking subsystem. Used to instrument transitions
41 * between user and kernel mode.
42 */
43 .macro ct_user_exit, syscall = 0
44#ifdef CONFIG_CONTEXT_TRACKING
45 bl context_tracking_user_exit
46 .if \syscall == 1
47 /*
48 * Save/restore needed during syscalls. Restore syscall arguments from
49 * the values already saved on stack during kernel_entry.
50 */
51 ldp x0, x1, [sp]
52 ldp x2, x3, [sp, #S_X2]
53 ldp x4, x5, [sp, #S_X4]
54 ldp x6, x7, [sp, #S_X6]
55 .endif
56#endif
57 .endm
58
59 .macro ct_user_enter
60#ifdef CONFIG_CONTEXT_TRACKING
61 bl context_tracking_user_enter
62#endif
63 .endm
64
60ffc30d
CM
65/*
66 * Bad Abort numbers
67 *-----------------
68 */
69#define BAD_SYNC 0
70#define BAD_IRQ 1
71#define BAD_FIQ 2
72#define BAD_ERROR 3
73
ca58e0a9 74 .macro kernel_ventry, el, label, regsize = 64
b11e5759 75 .align 7
8448fb20 76#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
9db1dc71 77alternative_if ARM64_UNMAP_KERNEL_AT_EL0
8448fb20
WD
78 .if \el == 0
79 .if \regsize == 64
80 mrs x30, tpidrro_el0
81 msr tpidrro_el0, xzr
82 .else
83 mov x30, xzr
84 .endif
85 .endif
9db1dc71 86alternative_else_nop_endif
8448fb20
WD
87#endif
88
63648dd2 89 sub sp, sp, #S_FRAME_SIZE
872d8327
MR
90#ifdef CONFIG_VMAP_STACK
91 /*
92 * Test whether the SP has overflowed, without corrupting a GPR.
93 * Task and IRQ stacks are aligned to (1 << THREAD_SHIFT).
94 */
95 add sp, sp, x0 // sp' = sp + x0
96 sub x0, sp, x0 // x0' = sp' - x0 = (sp + x0) - x0 = sp
97 tbnz x0, #THREAD_SHIFT, 0f
98 sub x0, sp, x0 // x0'' = sp' - x0' = (sp + x0) - sp = x0
99 sub sp, sp, x0 // sp'' = sp' - x0 = (sp + x0) - x0 = sp
ca58e0a9 100 b el\()\el\()_\label
872d8327
MR
101
1020:
103 /*
104 * Either we've just detected an overflow, or we've taken an exception
105 * while on the overflow stack. Either way, we won't return to
106 * userspace, and can clobber EL0 registers to free up GPRs.
107 */
108
109 /* Stash the original SP (minus S_FRAME_SIZE) in tpidr_el0. */
110 msr tpidr_el0, x0
111
112 /* Recover the original x0 value and stash it in tpidrro_el0 */
113 sub x0, sp, x0
114 msr tpidrro_el0, x0
115
116 /* Switch to the overflow stack */
117 adr_this_cpu sp, overflow_stack + OVERFLOW_STACK_SIZE, x0
118
119 /*
120 * Check whether we were already on the overflow stack. This may happen
121 * after panic() re-enables interrupts.
122 */
123 mrs x0, tpidr_el0 // sp of interrupted context
124 sub x0, sp, x0 // delta with top of overflow stack
125 tst x0, #~(OVERFLOW_STACK_SIZE - 1) // within range?
126 b.ne __bad_stack // no? -> bad stack pointer
127
128 /* We were already on the overflow stack. Restore sp/x0 and carry on. */
129 sub sp, sp, x0
130 mrs x0, tpidrro_el0
131#endif
ca58e0a9 132 b el\()\el\()_\label
b11e5759
MR
133 .endm
134
8448fb20
WD
135 .macro tramp_alias, dst, sym
136 mov_q \dst, TRAMP_VALIAS
137 add \dst, \dst, #(\sym - .entry.tramp.text)
138 .endm
139
b11e5759 140 .macro kernel_entry, el, regsize = 64
60ffc30d
CM
141 .if \regsize == 32
142 mov w0, w0 // zero upper 32 bits of x0
143 .endif
63648dd2
WD
144 stp x0, x1, [sp, #16 * 0]
145 stp x2, x3, [sp, #16 * 1]
146 stp x4, x5, [sp, #16 * 2]
147 stp x6, x7, [sp, #16 * 3]
148 stp x8, x9, [sp, #16 * 4]
149 stp x10, x11, [sp, #16 * 5]
150 stp x12, x13, [sp, #16 * 6]
151 stp x14, x15, [sp, #16 * 7]
152 stp x16, x17, [sp, #16 * 8]
153 stp x18, x19, [sp, #16 * 9]
154 stp x20, x21, [sp, #16 * 10]
155 stp x22, x23, [sp, #16 * 11]
156 stp x24, x25, [sp, #16 * 12]
157 stp x26, x27, [sp, #16 * 13]
158 stp x28, x29, [sp, #16 * 14]
159
60ffc30d
CM
160 .if \el == 0
161 mrs x21, sp_el0
c02433dd
MR
162 ldr_this_cpu tsk, __entry_task, x20 // Ensure MDSCR_EL1.SS is clear,
163 ldr x19, [tsk, #TSK_TI_FLAGS] // since we can unmask debug
2a283070 164 disable_step_tsk x19, x20 // exceptions when scheduling.
49003a8d
JM
165
166 mov x29, xzr // fp pointed to user-space
60ffc30d
CM
167 .else
168 add x21, sp, #S_FRAME_SIZE
e19a6ee2 169 get_thread_info tsk
43ab11c8 170 /* Save the task's original addr_limit and set USER_DS */
c02433dd 171 ldr x20, [tsk, #TSK_TI_ADDR_LIMIT]
e19a6ee2 172 str x20, [sp, #S_ORIG_ADDR_LIMIT]
43ab11c8 173 mov x20, #USER_DS
c02433dd 174 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
563cada0 175 /* No need to reset PSTATE.UAO, hardware's already set it to 0 for us */
e19a6ee2 176 .endif /* \el == 0 */
60ffc30d
CM
177 mrs x22, elr_el1
178 mrs x23, spsr_el1
179 stp lr, x21, [sp, #S_LR]
39bc88e5 180
73267498
AB
181 /*
182 * In order to be able to dump the contents of struct pt_regs at the
183 * time the exception was taken (in case we attempt to walk the call
184 * stack later), chain it together with the stack frames.
185 */
186 .if \el == 0
187 stp xzr, xzr, [sp, #S_STACKFRAME]
188 .else
189 stp x29, x22, [sp, #S_STACKFRAME]
190 .endif
191 add x29, sp, #S_STACKFRAME
192
39bc88e5
CM
193#ifdef CONFIG_ARM64_SW_TTBR0_PAN
194 /*
195 * Set the TTBR0 PAN bit in SPSR. When the exception is taken from
196 * EL0, there is no need to check the state of TTBR0_EL1 since
197 * accesses are always enabled.
198 * Note that the meaning of this bit differs from the ARMv8.1 PAN
199 * feature as all TTBR0_EL1 accesses are disabled, not just those to
200 * user mappings.
201 */
202alternative_if ARM64_HAS_PAN
203 b 1f // skip TTBR0 PAN
204alternative_else_nop_endif
205
206 .if \el != 0
6884bbc7 207 mrs x21, ttbr0_el1
c164f9b2 208 tst x21, #TTBR_ASID_MASK // Check for the reserved ASID
39bc88e5
CM
209 orr x23, x23, #PSR_PAN_BIT // Set the emulated PAN in the saved SPSR
210 b.eq 1f // TTBR0 access already disabled
211 and x23, x23, #~PSR_PAN_BIT // Clear the emulated PAN in the saved SPSR
212 .endif
213
214 __uaccess_ttbr0_disable x21
2151:
216#endif
217
60ffc30d
CM
218 stp x22, x23, [sp, #S_PC]
219
17c28958 220 /* Not in a syscall by default (el0_svc overwrites for real syscall) */
60ffc30d 221 .if \el == 0
17c28958 222 mov w21, #NO_SYSCALL
35d0e6fb 223 str w21, [sp, #S_SYSCALLNO]
60ffc30d
CM
224 .endif
225
6cdf9c7c
JL
226 /*
227 * Set sp_el0 to current thread_info.
228 */
229 .if \el == 0
230 msr sp_el0, tsk
231 .endif
232
60ffc30d
CM
233 /*
234 * Registers that may be useful after this macro is invoked:
235 *
236 * x21 - aborted SP
237 * x22 - aborted PC
238 * x23 - aborted PSTATE
239 */
240 .endm
241
412fcb6c 242 .macro kernel_exit, el
e19a6ee2 243 .if \el != 0
8d66772e
JM
244 disable_daif
245
e19a6ee2
JM
246 /* Restore the task's original addr_limit. */
247 ldr x20, [sp, #S_ORIG_ADDR_LIMIT]
c02433dd 248 str x20, [tsk, #TSK_TI_ADDR_LIMIT]
e19a6ee2
JM
249
250 /* No need to restore UAO, it will be restored from SPSR_EL1 */
251 .endif
252
60ffc30d
CM
253 ldp x21, x22, [sp, #S_PC] // load ELR, SPSR
254 .if \el == 0
6c81fe79 255 ct_user_enter
39bc88e5
CM
256 .endif
257
258#ifdef CONFIG_ARM64_SW_TTBR0_PAN
259 /*
260 * Restore access to TTBR0_EL1. If returning to EL0, no need for SPSR
261 * PAN bit checking.
262 */
263alternative_if ARM64_HAS_PAN
264 b 2f // skip TTBR0 PAN
265alternative_else_nop_endif
266
267 .if \el != 0
268 tbnz x22, #22, 1f // Skip re-enabling TTBR0 access if the PSR_PAN_BIT is set
269 .endif
270
7a7e2f4d 271 __uaccess_ttbr0_enable x0, x1
39bc88e5
CM
272
273 .if \el == 0
274 /*
275 * Enable errata workarounds only if returning to user. The only
276 * workaround currently required for TTBR0_EL1 changes are for the
277 * Cavium erratum 27456 (broadcast TLBI instructions may cause I-cache
278 * corruption).
279 */
7a2f1a8a 280 post_ttbr_update_workaround
39bc88e5
CM
281 .endif
2821:
283 .if \el != 0
284 and x22, x22, #~PSR_PAN_BIT // ARMv8.0 CPUs do not understand this bit
285 .endif
2862:
287#endif
288
289 .if \el == 0
60ffc30d 290 ldr x23, [sp, #S_SP] // load return stack pointer
63648dd2 291 msr sp_el0, x23
8448fb20
WD
292 tst x22, #PSR_MODE32_BIT // native task?
293 b.eq 3f
294
905e8c5d 295#ifdef CONFIG_ARM64_ERRATUM_845719
6ba3b554 296alternative_if ARM64_WORKAROUND_845719
e28cabf1
DT
297#ifdef CONFIG_PID_IN_CONTEXTIDR
298 mrs x29, contextidr_el1
299 msr contextidr_el1, x29
905e8c5d 300#else
e28cabf1 301 msr contextidr_el1, xzr
905e8c5d 302#endif
6ba3b554 303alternative_else_nop_endif
905e8c5d 304#endif
8448fb20 3053:
60ffc30d 306 .endif
39bc88e5 307
63648dd2
WD
308 msr elr_el1, x21 // set up the return data
309 msr spsr_el1, x22
63648dd2 310 ldp x0, x1, [sp, #16 * 0]
63648dd2
WD
311 ldp x2, x3, [sp, #16 * 1]
312 ldp x4, x5, [sp, #16 * 2]
313 ldp x6, x7, [sp, #16 * 3]
314 ldp x8, x9, [sp, #16 * 4]
315 ldp x10, x11, [sp, #16 * 5]
316 ldp x12, x13, [sp, #16 * 6]
317 ldp x14, x15, [sp, #16 * 7]
318 ldp x16, x17, [sp, #16 * 8]
319 ldp x18, x19, [sp, #16 * 9]
320 ldp x20, x21, [sp, #16 * 10]
321 ldp x22, x23, [sp, #16 * 11]
322 ldp x24, x25, [sp, #16 * 12]
323 ldp x26, x27, [sp, #16 * 13]
324 ldp x28, x29, [sp, #16 * 14]
325 ldr lr, [sp, #S_LR]
326 add sp, sp, #S_FRAME_SIZE // restore sp
8448fb20 327
8448fb20 328 .if \el == 0
9db1dc71
WD
329alternative_insn eret, nop, ARM64_UNMAP_KERNEL_AT_EL0
330#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
8448fb20
WD
331 bne 4f
332 msr far_el1, x30
333 tramp_alias x30, tramp_exit_native
334 br x30
3354:
336 tramp_alias x30, tramp_exit_compat
337 br x30
9db1dc71 338#endif
8448fb20
WD
339 .else
340 eret
341 .endif
60ffc30d
CM
342 .endm
343
971c67ce 344 .macro irq_stack_entry
8e23dacd
JM
345 mov x19, sp // preserve the original sp
346
8e23dacd 347 /*
c02433dd
MR
348 * Compare sp with the base of the task stack.
349 * If the top ~(THREAD_SIZE - 1) bits match, we are on a task stack,
350 * and should switch to the irq stack.
8e23dacd 351 */
c02433dd
MR
352 ldr x25, [tsk, TSK_STACK]
353 eor x25, x25, x19
354 and x25, x25, #~(THREAD_SIZE - 1)
355 cbnz x25, 9998f
8e23dacd 356
f60fe78f 357 ldr_this_cpu x25, irq_stack_ptr, x26
34be98f4 358 mov x26, #IRQ_STACK_SIZE
8e23dacd 359 add x26, x25, x26
d224a69e
JM
360
361 /* switch to the irq stack */
8e23dacd 362 mov sp, x26
8e23dacd
JM
3639998:
364 .endm
365
366 /*
367 * x19 should be preserved between irq_stack_entry and
368 * irq_stack_exit.
369 */
370 .macro irq_stack_exit
371 mov sp, x19
372 .endm
373
60ffc30d
CM
374/*
375 * These are the registers used in the syscall handler, and allow us to
376 * have in theory up to 7 arguments to a function - x0 to x6.
377 *
378 * x7 is reserved for the system call number in 32-bit mode.
379 */
35d0e6fb
DM
380wsc_nr .req w25 // number of system calls
381wscno .req w26 // syscall number
382xscno .req x26 // syscall number (zero-extended)
60ffc30d
CM
383stbl .req x27 // syscall table pointer
384tsk .req x28 // current thread_info
385
386/*
387 * Interrupt handling.
388 */
389 .macro irq_handler
8e23dacd 390 ldr_l x1, handle_arch_irq
60ffc30d 391 mov x0, sp
971c67ce 392 irq_stack_entry
60ffc30d 393 blr x1
8e23dacd 394 irq_stack_exit
60ffc30d
CM
395 .endm
396
397 .text
398
399/*
400 * Exception vectors.
401 */
888b3c87 402 .pushsection ".entry.text", "ax"
60ffc30d
CM
403
404 .align 11
405ENTRY(vectors)
ca58e0a9
WD
406 kernel_ventry 1, sync_invalid // Synchronous EL1t
407 kernel_ventry 1, irq_invalid // IRQ EL1t
408 kernel_ventry 1, fiq_invalid // FIQ EL1t
409 kernel_ventry 1, error_invalid // Error EL1t
60ffc30d 410
ca58e0a9
WD
411 kernel_ventry 1, sync // Synchronous EL1h
412 kernel_ventry 1, irq // IRQ EL1h
413 kernel_ventry 1, fiq_invalid // FIQ EL1h
414 kernel_ventry 1, error // Error EL1h
60ffc30d 415
ca58e0a9
WD
416 kernel_ventry 0, sync // Synchronous 64-bit EL0
417 kernel_ventry 0, irq // IRQ 64-bit EL0
418 kernel_ventry 0, fiq_invalid // FIQ 64-bit EL0
419 kernel_ventry 0, error // Error 64-bit EL0
60ffc30d
CM
420
421#ifdef CONFIG_COMPAT
ca58e0a9
WD
422 kernel_ventry 0, sync_compat, 32 // Synchronous 32-bit EL0
423 kernel_ventry 0, irq_compat, 32 // IRQ 32-bit EL0
424 kernel_ventry 0, fiq_invalid_compat, 32 // FIQ 32-bit EL0
425 kernel_ventry 0, error_compat, 32 // Error 32-bit EL0
60ffc30d 426#else
ca58e0a9
WD
427 kernel_ventry 0, sync_invalid, 32 // Synchronous 32-bit EL0
428 kernel_ventry 0, irq_invalid, 32 // IRQ 32-bit EL0
429 kernel_ventry 0, fiq_invalid, 32 // FIQ 32-bit EL0
430 kernel_ventry 0, error_invalid, 32 // Error 32-bit EL0
60ffc30d
CM
431#endif
432END(vectors)
433
872d8327
MR
434#ifdef CONFIG_VMAP_STACK
435 /*
436 * We detected an overflow in kernel_ventry, which switched to the
437 * overflow stack. Stash the exception regs, and head to our overflow
438 * handler.
439 */
440__bad_stack:
441 /* Restore the original x0 value */
442 mrs x0, tpidrro_el0
443
444 /*
445 * Store the original GPRs to the new stack. The orginal SP (minus
446 * S_FRAME_SIZE) was stashed in tpidr_el0 by kernel_ventry.
447 */
448 sub sp, sp, #S_FRAME_SIZE
449 kernel_entry 1
450 mrs x0, tpidr_el0
451 add x0, x0, #S_FRAME_SIZE
452 str x0, [sp, #S_SP]
453
454 /* Stash the regs for handle_bad_stack */
455 mov x0, sp
456
457 /* Time to die */
458 bl handle_bad_stack
459 ASM_BUG()
460#endif /* CONFIG_VMAP_STACK */
461
60ffc30d
CM
462/*
463 * Invalid mode handlers
464 */
465 .macro inv_entry, el, reason, regsize = 64
b660950c 466 kernel_entry \el, \regsize
60ffc30d
CM
467 mov x0, sp
468 mov x1, #\reason
469 mrs x2, esr_el1
2d0e751a
MR
470 bl bad_mode
471 ASM_BUG()
60ffc30d
CM
472 .endm
473
474el0_sync_invalid:
475 inv_entry 0, BAD_SYNC
476ENDPROC(el0_sync_invalid)
477
478el0_irq_invalid:
479 inv_entry 0, BAD_IRQ
480ENDPROC(el0_irq_invalid)
481
482el0_fiq_invalid:
483 inv_entry 0, BAD_FIQ
484ENDPROC(el0_fiq_invalid)
485
486el0_error_invalid:
487 inv_entry 0, BAD_ERROR
488ENDPROC(el0_error_invalid)
489
490#ifdef CONFIG_COMPAT
491el0_fiq_invalid_compat:
492 inv_entry 0, BAD_FIQ, 32
493ENDPROC(el0_fiq_invalid_compat)
60ffc30d
CM
494#endif
495
496el1_sync_invalid:
497 inv_entry 1, BAD_SYNC
498ENDPROC(el1_sync_invalid)
499
500el1_irq_invalid:
501 inv_entry 1, BAD_IRQ
502ENDPROC(el1_irq_invalid)
503
504el1_fiq_invalid:
505 inv_entry 1, BAD_FIQ
506ENDPROC(el1_fiq_invalid)
507
508el1_error_invalid:
509 inv_entry 1, BAD_ERROR
510ENDPROC(el1_error_invalid)
511
512/*
513 * EL1 mode handlers.
514 */
515 .align 6
516el1_sync:
517 kernel_entry 1
518 mrs x1, esr_el1 // read the syndrome register
aed40e01
MR
519 lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class
520 cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1
60ffc30d 521 b.eq el1_da
9adeb8e7
LA
522 cmp x24, #ESR_ELx_EC_IABT_CUR // instruction abort in EL1
523 b.eq el1_ia
aed40e01 524 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
60ffc30d 525 b.eq el1_undef
aed40e01 526 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
60ffc30d 527 b.eq el1_sp_pc
aed40e01 528 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
60ffc30d 529 b.eq el1_sp_pc
aed40e01 530 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1
60ffc30d 531 b.eq el1_undef
aed40e01 532 cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1
60ffc30d
CM
533 b.ge el1_dbg
534 b el1_inv
9adeb8e7
LA
535
536el1_ia:
537 /*
538 * Fall through to the Data abort case
539 */
60ffc30d
CM
540el1_da:
541 /*
542 * Data abort handling
543 */
276e9327 544 mrs x3, far_el1
b55a5a1b 545 inherit_daif pstate=x23, tmp=x2
276e9327 546 clear_address_tag x0, x3
60ffc30d
CM
547 mov x2, sp // struct pt_regs
548 bl do_mem_abort
549
60ffc30d
CM
550 kernel_exit 1
551el1_sp_pc:
552 /*
553 * Stack or PC alignment exception handling
554 */
555 mrs x0, far_el1
b55a5a1b 556 inherit_daif pstate=x23, tmp=x2
60ffc30d 557 mov x2, sp
2d0e751a
MR
558 bl do_sp_pc_abort
559 ASM_BUG()
60ffc30d
CM
560el1_undef:
561 /*
562 * Undefined instruction
563 */
b55a5a1b 564 inherit_daif pstate=x23, tmp=x2
60ffc30d 565 mov x0, sp
2d0e751a
MR
566 bl do_undefinstr
567 ASM_BUG()
60ffc30d
CM
568el1_dbg:
569 /*
570 * Debug exception handling
571 */
aed40e01 572 cmp x24, #ESR_ELx_EC_BRK64 // if BRK64
ee6214ce 573 cinc x24, x24, eq // set bit '0'
60ffc30d
CM
574 tbz x24, #0, el1_inv // EL1 only
575 mrs x0, far_el1
576 mov x2, sp // struct pt_regs
577 bl do_debug_exception
60ffc30d
CM
578 kernel_exit 1
579el1_inv:
580 // TODO: add support for undefined instructions in kernel mode
b55a5a1b 581 inherit_daif pstate=x23, tmp=x2
60ffc30d 582 mov x0, sp
1b42804d 583 mov x2, x1
60ffc30d 584 mov x1, #BAD_SYNC
2d0e751a
MR
585 bl bad_mode
586 ASM_BUG()
60ffc30d
CM
587ENDPROC(el1_sync)
588
589 .align 6
590el1_irq:
591 kernel_entry 1
b282e1ce 592 enable_da_f
60ffc30d
CM
593#ifdef CONFIG_TRACE_IRQFLAGS
594 bl trace_hardirqs_off
595#endif
64681787 596
60ffc30d 597 irq_handler
64681787 598
60ffc30d 599#ifdef CONFIG_PREEMPT
c02433dd 600 ldr w24, [tsk, #TSK_TI_PREEMPT] // get preempt count
717321fc 601 cbnz w24, 1f // preempt count != 0
c02433dd 602 ldr x0, [tsk, #TSK_TI_FLAGS] // get flags
60ffc30d
CM
603 tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling?
604 bl el1_preempt
6051:
606#endif
607#ifdef CONFIG_TRACE_IRQFLAGS
608 bl trace_hardirqs_on
609#endif
610 kernel_exit 1
611ENDPROC(el1_irq)
612
613#ifdef CONFIG_PREEMPT
614el1_preempt:
615 mov x24, lr
2a283070 6161: bl preempt_schedule_irq // irq en/disable is done inside
c02433dd 617 ldr x0, [tsk, #TSK_TI_FLAGS] // get new tasks TI_FLAGS
60ffc30d
CM
618 tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling?
619 ret x24
620#endif
621
622/*
623 * EL0 mode handlers.
624 */
625 .align 6
626el0_sync:
627 kernel_entry 0
628 mrs x25, esr_el1 // read the syndrome register
aed40e01
MR
629 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
630 cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state
60ffc30d 631 b.eq el0_svc
aed40e01 632 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
60ffc30d 633 b.eq el0_da
aed40e01 634 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
60ffc30d 635 b.eq el0_ia
aed40e01 636 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
60ffc30d 637 b.eq el0_fpsimd_acc
bc0ee476
DM
638 cmp x24, #ESR_ELx_EC_SVE // SVE access
639 b.eq el0_sve_acc
aed40e01 640 cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception
60ffc30d 641 b.eq el0_fpsimd_exc
aed40e01 642 cmp x24, #ESR_ELx_EC_SYS64 // configurable trap
7dd01aef 643 b.eq el0_sys
aed40e01 644 cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception
60ffc30d 645 b.eq el0_sp_pc
aed40e01 646 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
60ffc30d 647 b.eq el0_sp_pc
aed40e01 648 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
60ffc30d 649 b.eq el0_undef
aed40e01 650 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
60ffc30d
CM
651 b.ge el0_dbg
652 b el0_inv
653
654#ifdef CONFIG_COMPAT
655 .align 6
656el0_sync_compat:
657 kernel_entry 0, 32
658 mrs x25, esr_el1 // read the syndrome register
aed40e01
MR
659 lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class
660 cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state
60ffc30d 661 b.eq el0_svc_compat
aed40e01 662 cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0
60ffc30d 663 b.eq el0_da
aed40e01 664 cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0
60ffc30d 665 b.eq el0_ia
aed40e01 666 cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access
60ffc30d 667 b.eq el0_fpsimd_acc
aed40e01 668 cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception
60ffc30d 669 b.eq el0_fpsimd_exc
77f3228f
MS
670 cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception
671 b.eq el0_sp_pc
aed40e01 672 cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0
60ffc30d 673 b.eq el0_undef
aed40e01 674 cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap
381cc2b9 675 b.eq el0_undef
aed40e01 676 cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap
381cc2b9 677 b.eq el0_undef
aed40e01 678 cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap
381cc2b9 679 b.eq el0_undef
aed40e01 680 cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap
381cc2b9 681 b.eq el0_undef
aed40e01 682 cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap
381cc2b9 683 b.eq el0_undef
aed40e01 684 cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0
60ffc30d
CM
685 b.ge el0_dbg
686 b el0_inv
687el0_svc_compat:
688 /*
689 * AArch32 syscall handling
690 */
bc0ee476 691 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
0156411b 692 adrp stbl, compat_sys_call_table // load compat syscall table pointer
35d0e6fb
DM
693 mov wscno, w7 // syscall number in w7 (r7)
694 mov wsc_nr, #__NR_compat_syscalls
60ffc30d
CM
695 b el0_svc_naked
696
697 .align 6
698el0_irq_compat:
699 kernel_entry 0, 32
700 b el0_irq_naked
a92d4d14
XX
701
702el0_error_compat:
703 kernel_entry 0, 32
704 b el0_error_naked
60ffc30d
CM
705#endif
706
707el0_da:
708 /*
709 * Data abort handling
710 */
6ab6463a 711 mrs x26, far_el1
746647c7 712 enable_daif
6c81fe79 713 ct_user_exit
276e9327 714 clear_address_tag x0, x26
60ffc30d
CM
715 mov x1, x25
716 mov x2, sp
d54e81f9
WD
717 bl do_mem_abort
718 b ret_to_user
60ffc30d
CM
719el0_ia:
720 /*
721 * Instruction abort handling
722 */
6ab6463a 723 mrs x26, far_el1
746647c7 724 enable_daif
6c81fe79 725 ct_user_exit
6ab6463a 726 mov x0, x26
541ec870 727 mov x1, x25
60ffc30d 728 mov x2, sp
d54e81f9
WD
729 bl do_mem_abort
730 b ret_to_user
60ffc30d
CM
731el0_fpsimd_acc:
732 /*
733 * Floating Point or Advanced SIMD access
734 */
746647c7 735 enable_daif
6c81fe79 736 ct_user_exit
60ffc30d
CM
737 mov x0, x25
738 mov x1, sp
d54e81f9
WD
739 bl do_fpsimd_acc
740 b ret_to_user
bc0ee476
DM
741el0_sve_acc:
742 /*
743 * Scalable Vector Extension access
744 */
745 enable_daif
746 ct_user_exit
747 mov x0, x25
748 mov x1, sp
749 bl do_sve_acc
750 b ret_to_user
60ffc30d
CM
751el0_fpsimd_exc:
752 /*
bc0ee476 753 * Floating Point, Advanced SIMD or SVE exception
60ffc30d 754 */
746647c7 755 enable_daif
6c81fe79 756 ct_user_exit
60ffc30d
CM
757 mov x0, x25
758 mov x1, sp
d54e81f9
WD
759 bl do_fpsimd_exc
760 b ret_to_user
60ffc30d
CM
761el0_sp_pc:
762 /*
763 * Stack or PC alignment exception handling
764 */
6ab6463a 765 mrs x26, far_el1
746647c7 766 enable_daif
46b0567c 767 ct_user_exit
6ab6463a 768 mov x0, x26
60ffc30d
CM
769 mov x1, x25
770 mov x2, sp
d54e81f9
WD
771 bl do_sp_pc_abort
772 b ret_to_user
60ffc30d
CM
773el0_undef:
774 /*
775 * Undefined instruction
776 */
746647c7 777 enable_daif
6c81fe79 778 ct_user_exit
2a283070 779 mov x0, sp
d54e81f9
WD
780 bl do_undefinstr
781 b ret_to_user
7dd01aef
AP
782el0_sys:
783 /*
784 * System instructions, for trapped cache maintenance instructions
785 */
746647c7 786 enable_daif
7dd01aef
AP
787 ct_user_exit
788 mov x0, x25
789 mov x1, sp
790 bl do_sysinstr
791 b ret_to_user
60ffc30d
CM
792el0_dbg:
793 /*
794 * Debug exception handling
795 */
796 tbnz x24, #0, el0_inv // EL0 only
797 mrs x0, far_el1
60ffc30d
CM
798 mov x1, x25
799 mov x2, sp
2a283070 800 bl do_debug_exception
746647c7 801 enable_daif
6c81fe79 802 ct_user_exit
2a283070 803 b ret_to_user
60ffc30d 804el0_inv:
746647c7 805 enable_daif
6c81fe79 806 ct_user_exit
60ffc30d
CM
807 mov x0, sp
808 mov x1, #BAD_SYNC
1b42804d 809 mov x2, x25
7d9e8f71 810 bl bad_el0_sync
d54e81f9 811 b ret_to_user
60ffc30d
CM
812ENDPROC(el0_sync)
813
814 .align 6
815el0_irq:
816 kernel_entry 0
817el0_irq_naked:
b282e1ce 818 enable_da_f
60ffc30d
CM
819#ifdef CONFIG_TRACE_IRQFLAGS
820 bl trace_hardirqs_off
821#endif
64681787 822
6c81fe79 823 ct_user_exit
60ffc30d 824 irq_handler
64681787 825
60ffc30d
CM
826#ifdef CONFIG_TRACE_IRQFLAGS
827 bl trace_hardirqs_on
828#endif
829 b ret_to_user
830ENDPROC(el0_irq)
831
a92d4d14
XX
832el1_error:
833 kernel_entry 1
834 mrs x1, esr_el1
835 enable_dbg
836 mov x0, sp
837 bl do_serror
838 kernel_exit 1
839ENDPROC(el1_error)
840
841el0_error:
842 kernel_entry 0
843el0_error_naked:
844 mrs x1, esr_el1
845 enable_dbg
846 mov x0, sp
847 bl do_serror
848 enable_daif
849 ct_user_exit
850 b ret_to_user
851ENDPROC(el0_error)
852
853
60ffc30d
CM
854/*
855 * This is the fast syscall return path. We do as little as possible here,
856 * and this includes saving x0 back into the kernel stack.
857 */
858ret_fast_syscall:
8d66772e 859 disable_daif
412fcb6c 860 str x0, [sp, #S_X0] // returned x0
c02433dd 861 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for syscall tracing
04d7e098
JS
862 and x2, x1, #_TIF_SYSCALL_WORK
863 cbnz x2, ret_fast_syscall_trace
60ffc30d 864 and x2, x1, #_TIF_WORK_MASK
412fcb6c 865 cbnz x2, work_pending
2a283070 866 enable_step_tsk x1, x2
412fcb6c 867 kernel_exit 0
04d7e098 868ret_fast_syscall_trace:
8d66772e 869 enable_daif
412fcb6c 870 b __sys_trace_return_skipped // we already saved x0
60ffc30d
CM
871
872/*
873 * Ok, we need to do extra processing, enter the slow path.
874 */
60ffc30d 875work_pending:
60ffc30d 876 mov x0, sp // 'regs'
60ffc30d 877 bl do_notify_resume
db3899a6 878#ifdef CONFIG_TRACE_IRQFLAGS
421dd6fa 879 bl trace_hardirqs_on // enabled while in userspace
db3899a6 880#endif
c02433dd 881 ldr x1, [tsk, #TSK_TI_FLAGS] // re-check for single-step
421dd6fa 882 b finish_ret_to_user
60ffc30d
CM
883/*
884 * "slow" syscall return path.
885 */
59dc67b0 886ret_to_user:
8d66772e 887 disable_daif
c02433dd 888 ldr x1, [tsk, #TSK_TI_FLAGS]
60ffc30d
CM
889 and x2, x1, #_TIF_WORK_MASK
890 cbnz x2, work_pending
421dd6fa 891finish_ret_to_user:
2a283070 892 enable_step_tsk x1, x2
412fcb6c 893 kernel_exit 0
60ffc30d
CM
894ENDPROC(ret_to_user)
895
60ffc30d
CM
896/*
897 * SVC handler.
898 */
899 .align 6
900el0_svc:
bc0ee476 901 ldr x16, [tsk, #TSK_TI_FLAGS] // load thread flags
60ffc30d 902 adrp stbl, sys_call_table // load syscall table pointer
35d0e6fb
DM
903 mov wscno, w8 // syscall number in w8
904 mov wsc_nr, #__NR_syscalls
bc0ee476 905
43994d82
DM
906#ifdef CONFIG_ARM64_SVE
907alternative_if_not ARM64_SVE
bc0ee476 908 b el0_svc_naked
43994d82 909alternative_else_nop_endif
bc0ee476
DM
910 tbz x16, #TIF_SVE, el0_svc_naked // Skip unless TIF_SVE set:
911 bic x16, x16, #_TIF_SVE // discard SVE state
912 str x16, [tsk, #TSK_TI_FLAGS]
913
914 /*
915 * task_fpsimd_load() won't be called to update CPACR_EL1 in
916 * ret_to_user unless TIF_FOREIGN_FPSTATE is still set, which only
917 * happens if a context switch or kernel_neon_begin() or context
918 * modification (sigreturn, ptrace) intervenes.
919 * So, ensure that CPACR_EL1 is already correct for the fast-path case:
920 */
921 mrs x9, cpacr_el1
922 bic x9, x9, #CPACR_EL1_ZEN_EL0EN // disable SVE for el0
923 msr cpacr_el1, x9 // synchronised by eret to el0
43994d82 924#endif
bc0ee476 925
60ffc30d 926el0_svc_naked: // compat entry point
35d0e6fb 927 stp x0, xscno, [sp, #S_ORIG_X0] // save the original x0 and syscall number
746647c7 928 enable_daif
6c81fe79 929 ct_user_exit 1
60ffc30d 930
bc0ee476 931 tst x16, #_TIF_SYSCALL_WORK // check for syscall hooks
449f81a4 932 b.ne __sys_trace
35d0e6fb 933 cmp wscno, wsc_nr // check upper syscall limit
60ffc30d 934 b.hs ni_sys
35d0e6fb 935 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
d54e81f9
WD
936 blr x16 // call sys_* routine
937 b ret_fast_syscall
60ffc30d
CM
938ni_sys:
939 mov x0, sp
d54e81f9
WD
940 bl do_ni_syscall
941 b ret_fast_syscall
60ffc30d
CM
942ENDPROC(el0_svc)
943
944 /*
945 * This is the really slow path. We're going to be doing context
946 * switches, and waiting for our parent to respond.
947 */
948__sys_trace:
17c28958 949 cmp wscno, #NO_SYSCALL // user-issued syscall(-1)?
1014c81d 950 b.ne 1f
35d0e6fb 951 mov x0, #-ENOSYS // set default errno if so
1014c81d
AT
952 str x0, [sp, #S_X0]
9531: mov x0, sp
3157858f 954 bl syscall_trace_enter
17c28958 955 cmp w0, #NO_SYSCALL // skip the syscall?
1014c81d 956 b.eq __sys_trace_return_skipped
35d0e6fb 957 mov wscno, w0 // syscall number (possibly new)
60ffc30d 958 mov x1, sp // pointer to regs
35d0e6fb 959 cmp wscno, wsc_nr // check upper syscall limit
d54e81f9 960 b.hs __ni_sys_trace
60ffc30d
CM
961 ldp x0, x1, [sp] // restore the syscall args
962 ldp x2, x3, [sp, #S_X2]
963 ldp x4, x5, [sp, #S_X4]
964 ldp x6, x7, [sp, #S_X6]
35d0e6fb 965 ldr x16, [stbl, xscno, lsl #3] // address in the syscall table
d54e81f9 966 blr x16 // call sys_* routine
60ffc30d
CM
967
968__sys_trace_return:
1014c81d
AT
969 str x0, [sp, #S_X0] // save returned x0
970__sys_trace_return_skipped:
3157858f
AT
971 mov x0, sp
972 bl syscall_trace_exit
60ffc30d
CM
973 b ret_to_user
974
d54e81f9
WD
975__ni_sys_trace:
976 mov x0, sp
977 bl do_ni_syscall
978 b __sys_trace_return
979
888b3c87
PA
980 .popsection // .entry.text
981
d57a98a9
WD
982#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
983/*
984 * Exception vectors trampoline.
985 */
986 .pushsection ".entry.tramp.text", "ax"
987
988 .macro tramp_map_kernel, tmp
989 mrs \tmp, ttbr1_el1
990 sub \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE)
991 bic \tmp, \tmp, #USER_ASID_FLAG
992 msr ttbr1_el1, \tmp
715faa31
WD
993#ifdef CONFIG_QCOM_FALKOR_ERRATUM_1003
994alternative_if ARM64_WORKAROUND_QCOM_FALKOR_E1003
995 /* ASID already in \tmp[63:48] */
996 movk \tmp, #:abs_g2_nc:(TRAMP_VALIAS >> 12)
997 movk \tmp, #:abs_g1_nc:(TRAMP_VALIAS >> 12)
998 /* 2MB boundary containing the vectors, so we nobble the walk cache */
999 movk \tmp, #:abs_g0_nc:((TRAMP_VALIAS & ~(SZ_2M - 1)) >> 12)
1000 isb
1001 tlbi vae1, \tmp
1002 dsb nsh
1003alternative_else_nop_endif
1004#endif /* CONFIG_QCOM_FALKOR_ERRATUM_1003 */
d57a98a9
WD
1005 .endm
1006
1007 .macro tramp_unmap_kernel, tmp
1008 mrs \tmp, ttbr1_el1
1009 add \tmp, \tmp, #(SWAPPER_DIR_SIZE + RESERVED_TTBR0_SIZE)
1010 orr \tmp, \tmp, #USER_ASID_FLAG
1011 msr ttbr1_el1, \tmp
1012 /*
173d4e04
WD
1013 * We avoid running the post_ttbr_update_workaround here because
1014 * it's only needed by Cavium ThunderX, which requires KPTI to be
1015 * disabled.
d57a98a9
WD
1016 */
1017 .endm
1018
1019 .macro tramp_ventry, regsize = 64
1020 .align 7
10211:
1022 .if \regsize == 64
1023 msr tpidrro_el0, x30 // Restored in kernel_ventry
1024 .endif
9fd39c5f
WD
1025 /*
1026 * Defend against branch aliasing attacks by pushing a dummy
1027 * entry onto the return stack and using a RET instruction to
1028 * enter the full-fat kernel vectors.
1029 */
1030 bl 2f
1031 b .
10322:
d57a98a9 1033 tramp_map_kernel x30
4a159cc4
WD
1034#ifdef CONFIG_RANDOMIZE_BASE
1035 adr x30, tramp_vectors + PAGE_SIZE
1036alternative_insn isb, nop, ARM64_WORKAROUND_QCOM_FALKOR_E1003
1037 ldr x30, [x30]
1038#else
d57a98a9 1039 ldr x30, =vectors
4a159cc4 1040#endif
d57a98a9
WD
1041 prfm plil1strm, [x30, #(1b - tramp_vectors)]
1042 msr vbar_el1, x30
1043 add x30, x30, #(1b - tramp_vectors)
1044 isb
9fd39c5f 1045 ret
d57a98a9
WD
1046 .endm
1047
1048 .macro tramp_exit, regsize = 64
1049 adr x30, tramp_vectors
1050 msr vbar_el1, x30
1051 tramp_unmap_kernel x30
1052 .if \regsize == 64
1053 mrs x30, far_el1
1054 .endif
1055 eret
1056 .endm
1057
1058 .align 11
1059ENTRY(tramp_vectors)
1060 .space 0x400
1061
1062 tramp_ventry
1063 tramp_ventry
1064 tramp_ventry
1065 tramp_ventry
1066
1067 tramp_ventry 32
1068 tramp_ventry 32
1069 tramp_ventry 32
1070 tramp_ventry 32
1071END(tramp_vectors)
1072
1073ENTRY(tramp_exit_native)
1074 tramp_exit
1075END(tramp_exit_native)
1076
1077ENTRY(tramp_exit_compat)
1078 tramp_exit 32
1079END(tramp_exit_compat)
1080
1081 .ltorg
1082 .popsection // .entry.tramp.text
4a159cc4
WD
1083#ifdef CONFIG_RANDOMIZE_BASE
1084 .pushsection ".rodata", "a"
1085 .align PAGE_SHIFT
1086 .globl __entry_tramp_data_start
1087__entry_tramp_data_start:
1088 .quad vectors
1089 .popsection // .rodata
1090#endif /* CONFIG_RANDOMIZE_BASE */
d57a98a9
WD
1091#endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */
1092
60ffc30d
CM
1093/*
1094 * Special system call wrappers.
1095 */
60ffc30d
CM
1096ENTRY(sys_rt_sigreturn_wrapper)
1097 mov x0, sp
1098 b sys_rt_sigreturn
1099ENDPROC(sys_rt_sigreturn_wrapper)
ed84b4e9
MR
1100
1101/*
1102 * Register switch for AArch64. The callee-saved registers need to be saved
1103 * and restored. On entry:
1104 * x0 = previous task_struct (must be preserved across the switch)
1105 * x1 = next task_struct
1106 * Previous and next are guaranteed not to be the same.
1107 *
1108 */
1109ENTRY(cpu_switch_to)
1110 mov x10, #THREAD_CPU_CONTEXT
1111 add x8, x0, x10
1112 mov x9, sp
1113 stp x19, x20, [x8], #16 // store callee-saved registers
1114 stp x21, x22, [x8], #16
1115 stp x23, x24, [x8], #16
1116 stp x25, x26, [x8], #16
1117 stp x27, x28, [x8], #16
1118 stp x29, x9, [x8], #16
1119 str lr, [x8]
1120 add x8, x1, x10
1121 ldp x19, x20, [x8], #16 // restore callee-saved registers
1122 ldp x21, x22, [x8], #16
1123 ldp x23, x24, [x8], #16
1124 ldp x25, x26, [x8], #16
1125 ldp x27, x28, [x8], #16
1126 ldp x29, x9, [x8], #16
1127 ldr lr, [x8]
1128 mov sp, x9
1129 msr sp_el0, x1
1130 ret
1131ENDPROC(cpu_switch_to)
1132NOKPROBE(cpu_switch_to)
1133
1134/*
1135 * This is how we return from a fork.
1136 */
1137ENTRY(ret_from_fork)
1138 bl schedule_tail
1139 cbz x19, 1f // not a kernel thread
1140 mov x0, x20
1141 blr x19
11421: get_thread_info tsk
1143 b ret_to_user
1144ENDPROC(ret_from_fork)
1145NOKPROBE(ret_from_fork)