]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/arm64/kernel/head.S
arm64: kernel: don't export local symbols from head.S
[mirror_ubuntu-artful-kernel.git] / arch / arm64 / kernel / head.S
CommitLineData
9703d9d7
CM
1/*
2 * Low-level CPU initialisation
3 * Based on arch/arm/kernel/head.S
4 *
5 * Copyright (C) 1994-2002 Russell King
6 * Copyright (C) 2003-2012 ARM Ltd.
7 * Authors: Catalin Marinas <catalin.marinas@arm.com>
8 * Will Deacon <will.deacon@arm.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#include <linux/linkage.h>
24#include <linux/init.h>
021f6537 25#include <linux/irqchip/arm-gic-v3.h>
9703d9d7
CM
26
27#include <asm/assembler.h>
28#include <asm/ptrace.h>
29#include <asm/asm-offsets.h>
c218bca7 30#include <asm/cache.h>
0359b0e2 31#include <asm/cputype.h>
1e48ef7f 32#include <asm/elf.h>
87d1587b 33#include <asm/kernel-pgtable.h>
1f364c8c 34#include <asm/kvm_arm.h>
9703d9d7 35#include <asm/memory.h>
9703d9d7
CM
36#include <asm/pgtable-hwdef.h>
37#include <asm/pgtable.h>
38#include <asm/page.h>
bb905274 39#include <asm/smp.h>
4bf8b96e
SP
40#include <asm/sysreg.h>
41#include <asm/thread_info.h>
f35a9205 42#include <asm/virt.h>
9703d9d7 43
6f4d57fa 44#define __PHYS_OFFSET (KERNEL_START - TEXT_OFFSET)
9703d9d7 45
4190312b
AB
46#if (TEXT_OFFSET & 0xfff) != 0
47#error TEXT_OFFSET must be at least 4KB aligned
48#elif (PAGE_OFFSET & 0x1fffff) != 0
da57a369 49#error PAGE_OFFSET must be at least 2MB aligned
4190312b 50#elif TEXT_OFFSET > 0x1fffff
da57a369 51#error TEXT_OFFSET must be less than 2MB
9703d9d7
CM
52#endif
53
6f4d57fa 54#define KERNEL_START _text
9703d9d7
CM
55#define KERNEL_END _end
56
9703d9d7
CM
57/*
58 * Kernel startup entry point.
59 * ---------------------------
60 *
61 * The requirements are:
62 * MMU = off, D-cache = off, I-cache = on or off,
63 * x0 = physical address to the FDT blob.
64 *
65 * This code is mostly position independent so you call this at
66 * __pa(PAGE_OFFSET + TEXT_OFFSET).
67 *
68 * Note that the callee-saved registers are used for storing variables
69 * that are useful before the MMU is enabled. The allocations are described
70 * in the entry routines.
71 */
72 __HEAD
2bf31a4a 73_head:
9703d9d7
CM
74 /*
75 * DO NOT MODIFY. Image header expected by Linux boot-loaders.
76 */
3c7f2550 77#ifdef CONFIG_EFI
3c7f2550
MS
78 /*
79 * This add instruction has no meaningful effect except that
80 * its opcode forms the magic "MZ" signature required by UEFI.
81 */
82 add x13, x18, #0x16
83 b stext
84#else
9703d9d7
CM
85 b stext // branch to kernel start, magic
86 .long 0 // reserved
3c7f2550 87#endif
6ad1fe5d
AB
88 le64sym _kernel_offset_le // Image load offset from start of RAM, little-endian
89 le64sym _kernel_size_le // Effective size of kernel image, little-endian
90 le64sym _kernel_flags_le // Informative flags, little-endian
4370eec0
RF
91 .quad 0 // reserved
92 .quad 0 // reserved
93 .quad 0 // reserved
94 .byte 0x41 // Magic number, "ARM\x64"
95 .byte 0x52
96 .byte 0x4d
97 .byte 0x64
3c7f2550 98#ifdef CONFIG_EFI
2bf31a4a 99 .long pe_header - _head // Offset to the PE header.
3c7f2550 100#else
4370eec0 101 .word 0 // reserved
3c7f2550
MS
102#endif
103
104#ifdef CONFIG_EFI
105 .align 3
106pe_header:
107 .ascii "PE"
108 .short 0
109coff_header:
110 .short 0xaa64 // AArch64
111 .short 2 // nr_sections
112 .long 0 // TimeDateStamp
113 .long 0 // PointerToSymbolTable
114 .long 1 // NumberOfSymbols
115 .short section_table - optional_header // SizeOfOptionalHeader
116 .short 0x206 // Characteristics.
117 // IMAGE_FILE_DEBUG_STRIPPED |
118 // IMAGE_FILE_EXECUTABLE_IMAGE |
119 // IMAGE_FILE_LINE_NUMS_STRIPPED
120optional_header:
121 .short 0x20b // PE32+ format
122 .byte 0x02 // MajorLinkerVersion
123 .byte 0x14 // MinorLinkerVersion
546c8c44 124 .long _end - efi_header_end // SizeOfCode
3c7f2550
MS
125 .long 0 // SizeOfInitializedData
126 .long 0 // SizeOfUninitializedData
2bf31a4a 127 .long __efistub_entry - _head // AddressOfEntryPoint
546c8c44 128 .long efi_header_end - _head // BaseOfCode
3c7f2550
MS
129
130extra_header_fields:
131 .quad 0 // ImageBase
ea6bc80d 132 .long 0x1000 // SectionAlignment
a352ea3e 133 .long PECOFF_FILE_ALIGNMENT // FileAlignment
3c7f2550
MS
134 .short 0 // MajorOperatingSystemVersion
135 .short 0 // MinorOperatingSystemVersion
136 .short 0 // MajorImageVersion
137 .short 0 // MinorImageVersion
138 .short 0 // MajorSubsystemVersion
139 .short 0 // MinorSubsystemVersion
140 .long 0 // Win32VersionValue
141
2bf31a4a 142 .long _end - _head // SizeOfImage
3c7f2550
MS
143
144 // Everything before the kernel image is considered part of the header
546c8c44 145 .long efi_header_end - _head // SizeOfHeaders
3c7f2550
MS
146 .long 0 // CheckSum
147 .short 0xa // Subsystem (EFI application)
148 .short 0 // DllCharacteristics
149 .quad 0 // SizeOfStackReserve
150 .quad 0 // SizeOfStackCommit
151 .quad 0 // SizeOfHeapReserve
152 .quad 0 // SizeOfHeapCommit
153 .long 0 // LoaderFlags
154 .long 0x6 // NumberOfRvaAndSizes
155
156 .quad 0 // ExportTable
157 .quad 0 // ImportTable
158 .quad 0 // ResourceTable
159 .quad 0 // ExceptionTable
160 .quad 0 // CertificationTable
161 .quad 0 // BaseRelocationTable
162
163 // Section table
164section_table:
165
166 /*
167 * The EFI application loader requires a relocation section
168 * because EFI applications must be relocatable. This is a
169 * dummy section as far as we are concerned.
170 */
171 .ascii ".reloc"
172 .byte 0
173 .byte 0 // end of 0 padding of section name
174 .long 0
175 .long 0
176 .long 0 // SizeOfRawData
177 .long 0 // PointerToRawData
178 .long 0 // PointerToRelocations
179 .long 0 // PointerToLineNumbers
180 .short 0 // NumberOfRelocations
181 .short 0 // NumberOfLineNumbers
182 .long 0x42100040 // Characteristics (section flags)
183
184
185 .ascii ".text"
186 .byte 0
187 .byte 0
188 .byte 0 // end of 0 padding of section name
546c8c44
AB
189 .long _end - efi_header_end // VirtualSize
190 .long efi_header_end - _head // VirtualAddress
191 .long _edata - efi_header_end // SizeOfRawData
192 .long efi_header_end - _head // PointerToRawData
3c7f2550
MS
193
194 .long 0 // PointerToRelocations (0 for executables)
195 .long 0 // PointerToLineNumbers (0 for executables)
196 .short 0 // NumberOfRelocations (0 for executables)
197 .short 0 // NumberOfLineNumbers (0 for executables)
198 .long 0xe0500020 // Characteristics (section flags)
ea6bc80d
AB
199
200 /*
546c8c44 201 * EFI will load .text onwards at the 4k section alignment
ea6bc80d
AB
202 * described in the PE/COFF header. To ensure that instruction
203 * sequences using an adrp and a :lo12: immediate will function
546c8c44 204 * correctly at this alignment, we must ensure that .text is
ea6bc80d
AB
205 * placed at a 4k boundary in the Image to begin with.
206 */
207 .align 12
546c8c44 208efi_header_end:
3c7f2550 209#endif
9703d9d7 210
546c8c44
AB
211 __INIT
212
9703d9d7 213ENTRY(stext)
da9c177d 214 bl preserve_boot_args
828e9834 215 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
f80fb3a3 216 mov x23, xzr // KASLR offset, defaults to 0
6f4d57fa 217 adrp x24, __PHYS_OFFSET
828e9834 218 bl set_cpu_boot_mode_flag
9703d9d7
CM
219 bl __create_page_tables // x25=TTBR0, x26=TTBR1
220 /*
a591ede4
MZ
221 * The following calls CPU setup code, see arch/arm64/mm/proc.S for
222 * details.
9703d9d7
CM
223 * On return, the CPU will be ready for the MMU to be turned on and
224 * the TCR will have been set.
225 */
2bf31a4a 226 ldr x27, 0f // address to jump to after
546c8c44 227 neg x27, x27 // MMU has been enabled
8b0a9575 228 adr_l lr, __enable_mmu // return (PIC) address
a591ede4 229 b __cpu_setup // initialise processor
9703d9d7 230ENDPROC(stext)
2bf31a4a 231 .align 3
546c8c44 2320: .quad (_text - TEXT_OFFSET) - __mmap_switched - KIMAGE_VADDR
9703d9d7 233
da9c177d
AB
234/*
235 * Preserve the arguments passed by the bootloader in x0 .. x3
236 */
237preserve_boot_args:
238 mov x21, x0 // x21=FDT
239
240 adr_l x0, boot_args // record the contents of
241 stp x21, x1, [x0] // x0 .. x3 at kernel entry
242 stp x2, x3, [x0, #16]
243
244 dmb sy // needed before dc ivac with
245 // MMU off
246
247 add x1, x0, #0x20 // 4 x 8 bytes
248 b __inval_cache_range // tail call
249ENDPROC(preserve_boot_args)
250
034edabe
LA
251/*
252 * Macro to create a table entry to the next page.
253 *
254 * tbl: page table address
255 * virt: virtual address
256 * shift: #imm page table shift
257 * ptrs: #imm pointers per table page
258 *
259 * Preserves: virt
260 * Corrupts: tmp1, tmp2
261 * Returns: tbl -> next level table page address
262 */
263 .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
264 lsr \tmp1, \virt, #\shift
265 and \tmp1, \tmp1, #\ptrs - 1 // table index
266 add \tmp2, \tbl, #PAGE_SIZE
267 orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
268 str \tmp2, [\tbl, \tmp1, lsl #3]
269 add \tbl, \tbl, #PAGE_SIZE // next level table page
270 .endm
271
272/*
273 * Macro to populate the PGD (and possibily PUD) for the corresponding
274 * block entry in the next level (tbl) for the given virtual address.
275 *
276 * Preserves: tbl, next, virt
277 * Corrupts: tmp1, tmp2
278 */
279 .macro create_pgd_entry, tbl, virt, tmp1, tmp2
280 create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
6a3fd402
SP
281#if SWAPPER_PGTABLE_LEVELS > 3
282 create_table_entry \tbl, \virt, PUD_SHIFT, PTRS_PER_PUD, \tmp1, \tmp2
283#endif
284#if SWAPPER_PGTABLE_LEVELS > 2
87d1587b 285 create_table_entry \tbl, \virt, SWAPPER_TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
034edabe
LA
286#endif
287 .endm
288
289/*
290 * Macro to populate block entries in the page table for the start..end
291 * virtual range (inclusive).
292 *
293 * Preserves: tbl, flags
294 * Corrupts: phys, start, end, pstate
295 */
296 .macro create_block_map, tbl, flags, phys, start, end
87d1587b
SP
297 lsr \phys, \phys, #SWAPPER_BLOCK_SHIFT
298 lsr \start, \start, #SWAPPER_BLOCK_SHIFT
034edabe 299 and \start, \start, #PTRS_PER_PTE - 1 // table index
87d1587b
SP
300 orr \phys, \flags, \phys, lsl #SWAPPER_BLOCK_SHIFT // table entry
301 lsr \end, \end, #SWAPPER_BLOCK_SHIFT
034edabe
LA
302 and \end, \end, #PTRS_PER_PTE - 1 // table end index
3039999: str \phys, [\tbl, \start, lsl #3] // store the entry
304 add \start, \start, #1 // next entry
87d1587b 305 add \phys, \phys, #SWAPPER_BLOCK_SIZE // next block
034edabe
LA
306 cmp \start, \end
307 b.ls 9999b
308 .endm
309
310/*
311 * Setup the initial page tables. We only setup the barest amount which is
312 * required to get the kernel running. The following sections are required:
313 * - identity mapping to enable the MMU (low address, TTBR0)
314 * - first few MB of the kernel linear mapping to jump to once the MMU has
61bd93ce 315 * been enabled
034edabe
LA
316 */
317__create_page_tables:
6f4d57fa
AB
318 adrp x25, idmap_pg_dir
319 adrp x26, swapper_pg_dir
f80fb3a3 320 mov x28, lr
034edabe
LA
321
322 /*
323 * Invalidate the idmap and swapper page tables to avoid potential
324 * dirty cache lines being evicted.
325 */
326 mov x0, x25
327 add x1, x26, #SWAPPER_DIR_SIZE
328 bl __inval_cache_range
329
330 /*
331 * Clear the idmap and swapper page tables.
332 */
333 mov x0, x25
334 add x6, x26, #SWAPPER_DIR_SIZE
3351: stp xzr, xzr, [x0], #16
336 stp xzr, xzr, [x0], #16
337 stp xzr, xzr, [x0], #16
338 stp xzr, xzr, [x0], #16
339 cmp x0, x6
340 b.lo 1b
341
87d1587b 342 ldr x7, =SWAPPER_MM_MMUFLAGS
034edabe
LA
343
344 /*
345 * Create the identity mapping.
346 */
347 mov x0, x25 // idmap_pg_dir
5dfe9d7d 348 adrp x3, __idmap_text_start // __pa(__idmap_text_start)
dd006da2
AB
349
350#ifndef CONFIG_ARM64_VA_BITS_48
351#define EXTRA_SHIFT (PGDIR_SHIFT + PAGE_SHIFT - 3)
352#define EXTRA_PTRS (1 << (48 - EXTRA_SHIFT))
353
354 /*
355 * If VA_BITS < 48, it may be too small to allow for an ID mapping to be
356 * created that covers system RAM if that is located sufficiently high
357 * in the physical address space. So for the ID map, use an extended
358 * virtual range in that case, by configuring an additional translation
359 * level.
360 * First, we have to verify our assumption that the current value of
361 * VA_BITS was chosen such that all translation levels are fully
362 * utilised, and that lowering T0SZ will always result in an additional
363 * translation level to be configured.
364 */
365#if VA_BITS != EXTRA_SHIFT
366#error "Mismatch between VA_BITS and page size/number of translation levels"
367#endif
368
369 /*
370 * Calculate the maximum allowed value for TCR_EL1.T0SZ so that the
5dfe9d7d 371 * entire ID map region can be mapped. As T0SZ == (64 - #bits used),
dd006da2 372 * this number conveniently equals the number of leading zeroes in
5dfe9d7d 373 * the physical address of __idmap_text_end.
dd006da2 374 */
5dfe9d7d 375 adrp x5, __idmap_text_end
dd006da2
AB
376 clz x5, x5
377 cmp x5, TCR_T0SZ(VA_BITS) // default T0SZ small enough?
378 b.ge 1f // .. then skip additional level
379
0c20856c
MR
380 adr_l x6, idmap_t0sz
381 str x5, [x6]
382 dmb sy
383 dc ivac, x6 // Invalidate potentially stale cache line
dd006da2
AB
384
385 create_table_entry x0, x3, EXTRA_SHIFT, EXTRA_PTRS, x5, x6
3861:
387#endif
388
034edabe 389 create_pgd_entry x0, x3, x5, x6
5dfe9d7d
AB
390 mov x5, x3 // __pa(__idmap_text_start)
391 adr_l x6, __idmap_text_end // __pa(__idmap_text_end)
034edabe
LA
392 create_block_map x0, x7, x3, x5, x6
393
394 /*
395 * Map the kernel image (starting with PHYS_OFFSET).
396 */
397 mov x0, x26 // swapper_pg_dir
ab893fb9 398 ldr x5, =KIMAGE_VADDR
f80fb3a3 399 add x5, x5, x23 // add KASLR displacement
034edabe 400 create_pgd_entry x0, x5, x3, x6
546c8c44 401 ldr w6, =kernel_img_size
2bf31a4a 402 add x6, x6, x5
034edabe
LA
403 mov x3, x24 // phys offset
404 create_block_map x0, x7, x3, x5, x6
405
034edabe
LA
406 /*
407 * Since the page tables have been populated with non-cacheable
408 * accesses (MMU disabled), invalidate the idmap and swapper page
409 * tables again to remove any speculatively loaded cache lines.
410 */
411 mov x0, x25
412 add x1, x26, #SWAPPER_DIR_SIZE
91d57155 413 dmb sy
034edabe
LA
414 bl __inval_cache_range
415
f80fb3a3 416 ret x28
034edabe
LA
417ENDPROC(__create_page_tables)
418 .ltorg
419
034edabe 420/*
a871d354 421 * The following fragment of code is executed with the MMU enabled.
034edabe 422 */
a871d354 423 .set initial_sp, init_thread_union + THREAD_START_SP
034edabe 424__mmap_switched:
f80fb3a3 425 mov x28, lr // preserve LR
2bf31a4a
AB
426 adr_l x8, vectors // load VBAR_EL1 with virtual
427 msr vbar_el1, x8 // vector table address
428 isb
429
2a803c4d
MR
430 // Clear BSS
431 adr_l x0, __bss_start
432 mov x1, xzr
433 adr_l x2, __bss_stop
434 sub x2, x2, x0
435 bl __pi_memset
5227cfa7 436 dsb ishst // Make zero page visible to PTW
2a803c4d 437
1e48ef7f
AB
438#ifdef CONFIG_RELOCATABLE
439
440 /*
441 * Iterate over each entry in the relocation table, and apply the
442 * relocations in place.
443 */
444 adr_l x8, __dynsym_start // start of symbol table
445 adr_l x9, __reloc_start // start of reloc table
446 adr_l x10, __reloc_end // end of reloc table
447
4480: cmp x9, x10
449 b.hs 2f
450 ldp x11, x12, [x9], #24
451 ldr x13, [x9, #-8]
452 cmp w12, #R_AARCH64_RELATIVE
453 b.ne 1f
f80fb3a3
AB
454 add x13, x13, x23 // relocate
455 str x13, [x11, x23]
1e48ef7f
AB
456 b 0b
457
4581: cmp w12, #R_AARCH64_ABS64
459 b.ne 0b
460 add x12, x12, x12, lsl #1 // symtab offset: 24x top word
461 add x12, x8, x12, lsr #(32 - 3) // ... shifted into bottom word
f80fb3a3 462 ldrsh w14, [x12, #6] // Elf64_Sym::st_shndx
1e48ef7f 463 ldr x15, [x12, #8] // Elf64_Sym::st_value
f80fb3a3
AB
464 cmp w14, #-0xf // SHN_ABS (0xfff1) ?
465 add x14, x15, x23 // relocate
466 csel x15, x14, x15, ne
1e48ef7f 467 add x15, x13, x15
f80fb3a3 468 str x15, [x11, x23]
1e48ef7f
AB
469 b 0b
470
f80fb3a3
AB
4712: adr_l x8, kimage_vaddr // make relocated kimage_vaddr
472 dc cvac, x8 // value visible to secondaries
473 dsb sy // with MMU off
1e48ef7f 474#endif
2a803c4d 475
a871d354 476 adr_l sp, initial_sp, x4
6cdf9c7c
JL
477 mov x4, sp
478 and x4, x4, #~(THREAD_SIZE - 1)
479 msr sp_el0, x4 // Save thread_info
a871d354 480 str_l x21, __fdt_pointer, x5 // Save FDT pointer
a7f8de16 481
f80fb3a3 482 ldr_l x4, kimage_vaddr // Save the offset between
a7f8de16
AB
483 sub x4, x4, x24 // the kernel virtual and
484 str_l x4, kimage_voffset, x5 // physical mappings
485
034edabe 486 mov x29, #0
39d114dd
AR
487#ifdef CONFIG_KASAN
488 bl kasan_early_init
f80fb3a3
AB
489#endif
490#ifdef CONFIG_RANDOMIZE_BASE
491 cbnz x23, 0f // already running randomized?
492 mov x0, x21 // pass FDT address in x0
493 bl kaslr_early_init // parse FDT for KASLR options
494 cbz x0, 0f // KASLR disabled? just proceed
495 mov x23, x0 // record KASLR offset
496 ret x28 // we must enable KASLR, return
497 // to __enable_mmu()
4980:
39d114dd 499#endif
034edabe
LA
500 b start_kernel
501ENDPROC(__mmap_switched)
502
503/*
504 * end early head section, begin head code that is also used for
505 * hotplug and needs to have the same protections as the text region
506 */
507 .section ".text","ax"
f80fb3a3
AB
508
509ENTRY(kimage_vaddr)
510 .quad _text - TEXT_OFFSET
511
9703d9d7
CM
512/*
513 * If we're fortunate enough to boot at EL2, ensure that the world is
514 * sane before dropping to EL1.
828e9834
ML
515 *
516 * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
517 * booted in EL1 or EL2 respectively.
9703d9d7
CM
518 */
519ENTRY(el2_setup)
520 mrs x0, CurrentEL
974c8e45 521 cmp x0, #CurrentEL_EL2
9cf71728
ML
522 b.ne 1f
523 mrs x0, sctlr_el2
524CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
525CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
526 msr sctlr_el2, x0
527 b 2f
5281: mrs x0, sctlr_el1
529CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
530CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
531 msr sctlr_el1, x0
828e9834 532 mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
9cf71728 533 isb
9703d9d7
CM
534 ret
535
1f364c8c
MZ
5362:
537#ifdef CONFIG_ARM64_VHE
538 /*
539 * Check for VHE being present. For the rest of the EL2 setup,
540 * x2 being non-zero indicates that we do have VHE, and that the
541 * kernel is intended to run at EL2.
542 */
543 mrs x2, id_aa64mmfr1_el1
544 ubfx x2, x2, #8, #4
545#else
546 mov x2, xzr
547#endif
548
9703d9d7 549 /* Hyp configuration. */
1f364c8c
MZ
550 mov x0, #HCR_RW // 64-bit EL1
551 cbz x2, set_hcr
552 orr x0, x0, #HCR_TGE // Enable Host Extensions
553 orr x0, x0, #HCR_E2H
554set_hcr:
9703d9d7 555 msr hcr_el2, x0
1f364c8c 556 isb
9703d9d7
CM
557
558 /* Generic timers. */
559 mrs x0, cnthctl_el2
560 orr x0, x0, #3 // Enable EL1 physical timers
561 msr cnthctl_el2, x0
1f75ff0a 562 msr cntvoff_el2, xzr // Clear virtual offset
9703d9d7 563
021f6537
MZ
564#ifdef CONFIG_ARM_GIC_V3
565 /* GICv3 system register access */
566 mrs x0, id_aa64pfr0_el1
567 ubfx x0, x0, #24, #4
568 cmp x0, #1
569 b.ne 3f
570
72c58395 571 mrs_s x0, ICC_SRE_EL2
021f6537
MZ
572 orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
573 orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
72c58395 574 msr_s ICC_SRE_EL2, x0
021f6537 575 isb // Make sure SRE is now set
d271976d
MZ
576 mrs_s x0, ICC_SRE_EL2 // Read SRE back,
577 tbz x0, #0, 3f // and check that it sticks
72c58395 578 msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
021f6537
MZ
579
5803:
581#endif
582
9703d9d7
CM
583 /* Populate ID registers. */
584 mrs x0, midr_el1
585 mrs x1, mpidr_el1
586 msr vpidr_el2, x0
587 msr vmpidr_el2, x1
588
589 /* sctlr_el1 */
590 mov x0, #0x0800 // Set/clear RES{1,0} bits
9cf71728
ML
591CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
592CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
9703d9d7
CM
593 msr sctlr_el1, x0
594
595 /* Coprocessor traps. */
596 mov x0, #0x33ff
597 msr cptr_el2, x0 // Disable copro. traps to EL2
598
599#ifdef CONFIG_COMPAT
600 msr hstr_el2, xzr // Disable CP15 traps to EL2
601#endif
602
d10bcd47 603 /* EL2 debug */
f436b2ac
LP
604 mrs x0, id_aa64dfr0_el1 // Check ID_AA64DFR0_EL1 PMUVer
605 sbfx x0, x0, #8, #4
606 cmp x0, #1
607 b.lt 4f // Skip if no PMU present
d10bcd47
WD
608 mrs x0, pmcr_el0 // Disable debug access traps
609 ubfx x0, x0, #11, #5 // to EL2 and allow access to
610 msr mdcr_el2, x0 // all PMU counters from EL1
f436b2ac 6114:
d10bcd47 612
7dbfbe5b
MZ
613 /* Stage-2 translation */
614 msr vttbr_el2, xzr
615
1f364c8c
MZ
616 cbz x2, install_el2_stub
617
618 mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
619 isb
620 ret
621
622install_el2_stub:
712c6ff4 623 /* Hypervisor stub */
ac2dec5f
LA
624 adrp x0, __hyp_stub_vectors
625 add x0, x0, #:lo12:__hyp_stub_vectors
712c6ff4
MZ
626 msr vbar_el2, x0
627
9703d9d7
CM
628 /* spsr */
629 mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
630 PSR_MODE_EL1h)
631 msr spsr_el2, x0
632 msr elr_el2, lr
828e9834 633 mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
9703d9d7
CM
634 eret
635ENDPROC(el2_setup)
636
828e9834
ML
637/*
638 * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
639 * in x20. See arch/arm64/include/asm/virt.h for more info.
640 */
190c056f 641set_cpu_boot_mode_flag:
6f4d57fa 642 adr_l x1, __boot_cpu_mode
828e9834
ML
643 cmp w20, #BOOT_CPU_MODE_EL2
644 b.ne 1f
645 add x1, x1, #4
d0488597
WD
6461: str w20, [x1] // This CPU has booted in EL1
647 dmb sy
648 dc ivac, x1 // Invalidate potentially stale cache line
828e9834
ML
649 ret
650ENDPROC(set_cpu_boot_mode_flag)
651
f35a9205
MZ
652/*
653 * We need to find out the CPU boot mode long after boot, so we need to
654 * store it in a writable variable.
655 *
656 * This is not in .bss, because we set it sufficiently early that the boot-time
657 * zeroing of .bss would clobber it.
658 */
c218bca7 659 .pushsection .data..cacheline_aligned
c218bca7 660 .align L1_CACHE_SHIFT
947bb758 661ENTRY(__boot_cpu_mode)
f35a9205 662 .long BOOT_CPU_MODE_EL2
424a3838 663 .long BOOT_CPU_MODE_EL1
f35a9205
MZ
664 .popsection
665
9703d9d7
CM
666 /*
667 * This provides a "holding pen" for platforms to hold all secondary
668 * cores are held until we're ready for them to initialise.
669 */
670ENTRY(secondary_holding_pen)
828e9834 671 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
828e9834 672 bl set_cpu_boot_mode_flag
9703d9d7 673 mrs x0, mpidr_el1
0359b0e2
JM
674 ldr x1, =MPIDR_HWID_BITMASK
675 and x0, x0, x1
b1c98297 676 adr_l x3, secondary_holding_pen_release
9703d9d7
CM
677pen: ldr x4, [x3]
678 cmp x4, x0
679 b.eq secondary_startup
680 wfe
681 b pen
682ENDPROC(secondary_holding_pen)
652af899
MR
683
684 /*
685 * Secondary entry point that jumps straight into the kernel. Only to
686 * be used where CPUs are brought online dynamically by the kernel.
687 */
688ENTRY(secondary_entry)
652af899 689 bl el2_setup // Drop to EL1
85cc00ea 690 bl set_cpu_boot_mode_flag
652af899
MR
691 b secondary_startup
692ENDPROC(secondary_entry)
9703d9d7 693
190c056f 694secondary_startup:
9703d9d7
CM
695 /*
696 * Common entry point for secondary CPUs.
697 */
6f4d57fa
AB
698 adrp x25, idmap_pg_dir
699 adrp x26, swapper_pg_dir
a591ede4 700 bl __cpu_setup // initialise processor
9703d9d7 701
f80fb3a3 702 ldr x8, kimage_vaddr
2bf31a4a
AB
703 ldr w9, 0f
704 sub x27, x8, w9, sxtw // address to jump to after enabling the MMU
9703d9d7
CM
705 b __enable_mmu
706ENDPROC(secondary_startup)
2bf31a4a 7070: .long (_text - TEXT_OFFSET) - __secondary_switched
9703d9d7 708
190c056f 709__secondary_switched:
2bf31a4a
AB
710 adr_l x5, vectors
711 msr vbar_el1, x5
712 isb
713
bb905274
SP
714 adr_l x0, secondary_data
715 ldr x0, [x0, #CPU_BOOT_STACK] // get secondary_data.stack
9703d9d7 716 mov sp, x0
6cdf9c7c
JL
717 and x0, x0, #~(THREAD_SIZE - 1)
718 msr sp_el0, x0 // save thread_info
9703d9d7
CM
719 mov x29, #0
720 b secondary_start_kernel
721ENDPROC(__secondary_switched)
9703d9d7 722
bb905274
SP
723/*
724 * The booting CPU updates the failed status @__early_cpu_boot_status,
725 * with MMU turned off.
726 *
727 * update_early_cpu_boot_status tmp, status
728 * - Corrupts tmp1, tmp2
729 * - Writes 'status' to __early_cpu_boot_status and makes sure
730 * it is committed to memory.
731 */
732
733 .macro update_early_cpu_boot_status status, tmp1, tmp2
734 mov \tmp2, #\status
735 str_l \tmp2, __early_cpu_boot_status, \tmp1
736 dmb sy
737 dc ivac, \tmp1 // Invalidate potentially stale cache line
738 .endm
739
740 .pushsection .data..cacheline_aligned
741 .align L1_CACHE_SHIFT
742ENTRY(__early_cpu_boot_status)
743 .long 0
744 .popsection
745
9703d9d7 746/*
8b0a9575 747 * Enable the MMU.
9703d9d7 748 *
8b0a9575
AB
749 * x0 = SCTLR_EL1 value for turning on the MMU.
750 * x27 = *virtual* address to jump to upon completion
751 *
4bf8b96e
SP
752 * Other registers depend on the function called upon completion.
753 *
754 * Checks if the selected granule size is supported by the CPU.
755 * If it isn't, park the CPU
9703d9d7 756 */
5dfe9d7d 757 .section ".idmap.text", "ax"
9703d9d7 758__enable_mmu:
d5e57437 759 mrs x22, sctlr_el1 // preserve old SCTLR_EL1 value
4bf8b96e
SP
760 mrs x1, ID_AA64MMFR0_EL1
761 ubfx x2, x1, #ID_AA64MMFR0_TGRAN_SHIFT, 4
762 cmp x2, #ID_AA64MMFR0_TGRAN_SUPPORTED
763 b.ne __no_granule_support
bb905274 764 update_early_cpu_boot_status 0, x1, x2
9703d9d7
CM
765 msr ttbr0_el1, x25 // load TTBR0
766 msr ttbr1_el1, x26 // load TTBR1
767 isb
9703d9d7
CM
768 msr sctlr_el1, x0
769 isb
8ec41987
WD
770 /*
771 * Invalidate the local I-cache so that any instructions fetched
772 * speculatively from the PoC are discarded, since they may have
773 * been dynamically patched at the PoU.
774 */
775 ic iallu
776 dsb nsh
777 isb
f80fb3a3
AB
778#ifdef CONFIG_RANDOMIZE_BASE
779 mov x19, x0 // preserve new SCTLR_EL1 value
780 blr x27
781
782 /*
783 * If we return here, we have a KASLR displacement in x23 which we need
784 * to take into account by discarding the current kernel mapping and
785 * creating a new one.
786 */
d5e57437 787 msr sctlr_el1, x22 // disable the MMU
f80fb3a3
AB
788 isb
789 bl __create_page_tables // recreate kernel mapping
790
791 msr sctlr_el1, x19 // re-enable the MMU
792 isb
b90b4a60
MR
793 ic iallu // flush instructions fetched
794 dsb nsh // via old mapping
795 isb
f80fb3a3
AB
796 add x27, x27, x23 // relocated __mmap_switched
797#endif
9703d9d7 798 br x27
8b0a9575 799ENDPROC(__enable_mmu)
4bf8b96e
SP
800
801__no_granule_support:
bb905274
SP
802 /* Indicate that this CPU can't boot and is stuck in the kernel */
803 update_early_cpu_boot_status CPU_STUCK_IN_KERNEL, x1, x2
8041:
4bf8b96e 805 wfe
bb905274
SP
806 wfi
807 b 1b
4bf8b96e 808ENDPROC(__no_granule_support)