]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/arm64/kernel/head.S
arm64: pmu: add support for interrupt-affinity property
[mirror_ubuntu-hirsute-kernel.git] / arch / arm64 / kernel / head.S
CommitLineData
9703d9d7
CM
1/*
2 * Low-level CPU initialisation
3 * Based on arch/arm/kernel/head.S
4 *
5 * Copyright (C) 1994-2002 Russell King
6 * Copyright (C) 2003-2012 ARM Ltd.
7 * Authors: Catalin Marinas <catalin.marinas@arm.com>
8 * Will Deacon <will.deacon@arm.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#include <linux/linkage.h>
24#include <linux/init.h>
021f6537 25#include <linux/irqchip/arm-gic-v3.h>
9703d9d7
CM
26
27#include <asm/assembler.h>
28#include <asm/ptrace.h>
29#include <asm/asm-offsets.h>
c218bca7 30#include <asm/cache.h>
0359b0e2 31#include <asm/cputype.h>
9703d9d7
CM
32#include <asm/memory.h>
33#include <asm/thread_info.h>
34#include <asm/pgtable-hwdef.h>
35#include <asm/pgtable.h>
36#include <asm/page.h>
f35a9205 37#include <asm/virt.h>
9703d9d7 38
6f4d57fa 39#define __PHYS_OFFSET (KERNEL_START - TEXT_OFFSET)
9703d9d7 40
4190312b
AB
41#if (TEXT_OFFSET & 0xfff) != 0
42#error TEXT_OFFSET must be at least 4KB aligned
43#elif (PAGE_OFFSET & 0x1fffff) != 0
da57a369 44#error PAGE_OFFSET must be at least 2MB aligned
4190312b 45#elif TEXT_OFFSET > 0x1fffff
da57a369 46#error TEXT_OFFSET must be less than 2MB
9703d9d7
CM
47#endif
48
9703d9d7
CM
49#ifdef CONFIG_ARM64_64K_PAGES
50#define BLOCK_SHIFT PAGE_SHIFT
51#define BLOCK_SIZE PAGE_SIZE
383c2799 52#define TABLE_SHIFT PMD_SHIFT
9703d9d7
CM
53#else
54#define BLOCK_SHIFT SECTION_SHIFT
55#define BLOCK_SIZE SECTION_SIZE
383c2799 56#define TABLE_SHIFT PUD_SHIFT
9703d9d7
CM
57#endif
58
6f4d57fa 59#define KERNEL_START _text
9703d9d7
CM
60#define KERNEL_END _end
61
62/*
63 * Initial memory map attributes.
64 */
65#ifndef CONFIG_SMP
66#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
67#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
68#else
69#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
70#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
71#endif
72
73#ifdef CONFIG_ARM64_64K_PAGES
74#define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
9703d9d7
CM
75#else
76#define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
9703d9d7
CM
77#endif
78
79/*
80 * Kernel startup entry point.
81 * ---------------------------
82 *
83 * The requirements are:
84 * MMU = off, D-cache = off, I-cache = on or off,
85 * x0 = physical address to the FDT blob.
86 *
87 * This code is mostly position independent so you call this at
88 * __pa(PAGE_OFFSET + TEXT_OFFSET).
89 *
90 * Note that the callee-saved registers are used for storing variables
91 * that are useful before the MMU is enabled. The allocations are described
92 * in the entry routines.
93 */
94 __HEAD
95
96 /*
97 * DO NOT MODIFY. Image header expected by Linux boot-loaders.
98 */
3c7f2550
MS
99#ifdef CONFIG_EFI
100efi_head:
101 /*
102 * This add instruction has no meaningful effect except that
103 * its opcode forms the magic "MZ" signature required by UEFI.
104 */
105 add x13, x18, #0x16
106 b stext
107#else
9703d9d7
CM
108 b stext // branch to kernel start, magic
109 .long 0 // reserved
3c7f2550 110#endif
a2c1d73b
MR
111 .quad _kernel_offset_le // Image load offset from start of RAM, little-endian
112 .quad _kernel_size_le // Effective size of kernel image, little-endian
113 .quad _kernel_flags_le // Informative flags, little-endian
4370eec0
RF
114 .quad 0 // reserved
115 .quad 0 // reserved
116 .quad 0 // reserved
117 .byte 0x41 // Magic number, "ARM\x64"
118 .byte 0x52
119 .byte 0x4d
120 .byte 0x64
3c7f2550
MS
121#ifdef CONFIG_EFI
122 .long pe_header - efi_head // Offset to the PE header.
123#else
4370eec0 124 .word 0 // reserved
3c7f2550
MS
125#endif
126
127#ifdef CONFIG_EFI
95b39596
AB
128 .globl stext_offset
129 .set stext_offset, stext - efi_head
3c7f2550
MS
130 .align 3
131pe_header:
132 .ascii "PE"
133 .short 0
134coff_header:
135 .short 0xaa64 // AArch64
136 .short 2 // nr_sections
137 .long 0 // TimeDateStamp
138 .long 0 // PointerToSymbolTable
139 .long 1 // NumberOfSymbols
140 .short section_table - optional_header // SizeOfOptionalHeader
141 .short 0x206 // Characteristics.
142 // IMAGE_FILE_DEBUG_STRIPPED |
143 // IMAGE_FILE_EXECUTABLE_IMAGE |
144 // IMAGE_FILE_LINE_NUMS_STRIPPED
145optional_header:
146 .short 0x20b // PE32+ format
147 .byte 0x02 // MajorLinkerVersion
148 .byte 0x14 // MinorLinkerVersion
c16173fa 149 .long _end - stext // SizeOfCode
3c7f2550
MS
150 .long 0 // SizeOfInitializedData
151 .long 0 // SizeOfUninitializedData
152 .long efi_stub_entry - efi_head // AddressOfEntryPoint
95b39596 153 .long stext_offset // BaseOfCode
3c7f2550
MS
154
155extra_header_fields:
156 .quad 0 // ImageBase
ea6bc80d 157 .long 0x1000 // SectionAlignment
a352ea3e 158 .long PECOFF_FILE_ALIGNMENT // FileAlignment
3c7f2550
MS
159 .short 0 // MajorOperatingSystemVersion
160 .short 0 // MinorOperatingSystemVersion
161 .short 0 // MajorImageVersion
162 .short 0 // MinorImageVersion
163 .short 0 // MajorSubsystemVersion
164 .short 0 // MinorSubsystemVersion
165 .long 0 // Win32VersionValue
166
c16173fa 167 .long _end - efi_head // SizeOfImage
3c7f2550
MS
168
169 // Everything before the kernel image is considered part of the header
95b39596 170 .long stext_offset // SizeOfHeaders
3c7f2550
MS
171 .long 0 // CheckSum
172 .short 0xa // Subsystem (EFI application)
173 .short 0 // DllCharacteristics
174 .quad 0 // SizeOfStackReserve
175 .quad 0 // SizeOfStackCommit
176 .quad 0 // SizeOfHeapReserve
177 .quad 0 // SizeOfHeapCommit
178 .long 0 // LoaderFlags
179 .long 0x6 // NumberOfRvaAndSizes
180
181 .quad 0 // ExportTable
182 .quad 0 // ImportTable
183 .quad 0 // ResourceTable
184 .quad 0 // ExceptionTable
185 .quad 0 // CertificationTable
186 .quad 0 // BaseRelocationTable
187
188 // Section table
189section_table:
190
191 /*
192 * The EFI application loader requires a relocation section
193 * because EFI applications must be relocatable. This is a
194 * dummy section as far as we are concerned.
195 */
196 .ascii ".reloc"
197 .byte 0
198 .byte 0 // end of 0 padding of section name
199 .long 0
200 .long 0
201 .long 0 // SizeOfRawData
202 .long 0 // PointerToRawData
203 .long 0 // PointerToRelocations
204 .long 0 // PointerToLineNumbers
205 .short 0 // NumberOfRelocations
206 .short 0 // NumberOfLineNumbers
207 .long 0x42100040 // Characteristics (section flags)
208
209
210 .ascii ".text"
211 .byte 0
212 .byte 0
213 .byte 0 // end of 0 padding of section name
c16173fa 214 .long _end - stext // VirtualSize
95b39596 215 .long stext_offset // VirtualAddress
3c7f2550 216 .long _edata - stext // SizeOfRawData
95b39596 217 .long stext_offset // PointerToRawData
3c7f2550
MS
218
219 .long 0 // PointerToRelocations (0 for executables)
220 .long 0 // PointerToLineNumbers (0 for executables)
221 .short 0 // NumberOfRelocations (0 for executables)
222 .short 0 // NumberOfLineNumbers (0 for executables)
223 .long 0xe0500020 // Characteristics (section flags)
ea6bc80d
AB
224
225 /*
226 * EFI will load stext onwards at the 4k section alignment
227 * described in the PE/COFF header. To ensure that instruction
228 * sequences using an adrp and a :lo12: immediate will function
229 * correctly at this alignment, we must ensure that stext is
230 * placed at a 4k boundary in the Image to begin with.
231 */
232 .align 12
3c7f2550 233#endif
9703d9d7
CM
234
235ENTRY(stext)
da9c177d 236 bl preserve_boot_args
828e9834 237 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
6f4d57fa 238 adrp x24, __PHYS_OFFSET
828e9834 239 bl set_cpu_boot_mode_flag
a591ede4 240
9703d9d7
CM
241 bl __vet_fdt
242 bl __create_page_tables // x25=TTBR0, x26=TTBR1
243 /*
a591ede4
MZ
244 * The following calls CPU setup code, see arch/arm64/mm/proc.S for
245 * details.
9703d9d7
CM
246 * On return, the CPU will be ready for the MMU to be turned on and
247 * the TCR will have been set.
248 */
a871d354 249 ldr x27, =__mmap_switched // address to jump to after
9703d9d7 250 // MMU has been enabled
8b0a9575 251 adr_l lr, __enable_mmu // return (PIC) address
a591ede4 252 b __cpu_setup // initialise processor
9703d9d7
CM
253ENDPROC(stext)
254
da9c177d
AB
255/*
256 * Preserve the arguments passed by the bootloader in x0 .. x3
257 */
258preserve_boot_args:
259 mov x21, x0 // x21=FDT
260
261 adr_l x0, boot_args // record the contents of
262 stp x21, x1, [x0] // x0 .. x3 at kernel entry
263 stp x2, x3, [x0, #16]
264
265 dmb sy // needed before dc ivac with
266 // MMU off
267
268 add x1, x0, #0x20 // 4 x 8 bytes
269 b __inval_cache_range // tail call
270ENDPROC(preserve_boot_args)
271
034edabe
LA
272/*
273 * Determine validity of the x21 FDT pointer.
274 * The dtb must be 8-byte aligned and live in the first 512M of memory.
275 */
276__vet_fdt:
277 tst x21, #0x7
278 b.ne 1f
279 cmp x21, x24
280 b.lt 1f
281 mov x0, #(1 << 29)
282 add x0, x0, x24
283 cmp x21, x0
284 b.ge 1f
285 ret
2861:
287 mov x21, #0
288 ret
289ENDPROC(__vet_fdt)
290/*
291 * Macro to create a table entry to the next page.
292 *
293 * tbl: page table address
294 * virt: virtual address
295 * shift: #imm page table shift
296 * ptrs: #imm pointers per table page
297 *
298 * Preserves: virt
299 * Corrupts: tmp1, tmp2
300 * Returns: tbl -> next level table page address
301 */
302 .macro create_table_entry, tbl, virt, shift, ptrs, tmp1, tmp2
303 lsr \tmp1, \virt, #\shift
304 and \tmp1, \tmp1, #\ptrs - 1 // table index
305 add \tmp2, \tbl, #PAGE_SIZE
306 orr \tmp2, \tmp2, #PMD_TYPE_TABLE // address of next table and entry type
307 str \tmp2, [\tbl, \tmp1, lsl #3]
308 add \tbl, \tbl, #PAGE_SIZE // next level table page
309 .endm
310
311/*
312 * Macro to populate the PGD (and possibily PUD) for the corresponding
313 * block entry in the next level (tbl) for the given virtual address.
314 *
315 * Preserves: tbl, next, virt
316 * Corrupts: tmp1, tmp2
317 */
318 .macro create_pgd_entry, tbl, virt, tmp1, tmp2
319 create_table_entry \tbl, \virt, PGDIR_SHIFT, PTRS_PER_PGD, \tmp1, \tmp2
320#if SWAPPER_PGTABLE_LEVELS == 3
321 create_table_entry \tbl, \virt, TABLE_SHIFT, PTRS_PER_PTE, \tmp1, \tmp2
322#endif
323 .endm
324
325/*
326 * Macro to populate block entries in the page table for the start..end
327 * virtual range (inclusive).
328 *
329 * Preserves: tbl, flags
330 * Corrupts: phys, start, end, pstate
331 */
332 .macro create_block_map, tbl, flags, phys, start, end
333 lsr \phys, \phys, #BLOCK_SHIFT
334 lsr \start, \start, #BLOCK_SHIFT
335 and \start, \start, #PTRS_PER_PTE - 1 // table index
336 orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
337 lsr \end, \end, #BLOCK_SHIFT
338 and \end, \end, #PTRS_PER_PTE - 1 // table end index
3399999: str \phys, [\tbl, \start, lsl #3] // store the entry
340 add \start, \start, #1 // next entry
341 add \phys, \phys, #BLOCK_SIZE // next block
342 cmp \start, \end
343 b.ls 9999b
344 .endm
345
346/*
347 * Setup the initial page tables. We only setup the barest amount which is
348 * required to get the kernel running. The following sections are required:
349 * - identity mapping to enable the MMU (low address, TTBR0)
350 * - first few MB of the kernel linear mapping to jump to once the MMU has
351 * been enabled, including the FDT blob (TTBR1)
352 * - pgd entry for fixed mappings (TTBR1)
353 */
354__create_page_tables:
6f4d57fa
AB
355 adrp x25, idmap_pg_dir
356 adrp x26, swapper_pg_dir
034edabe
LA
357 mov x27, lr
358
359 /*
360 * Invalidate the idmap and swapper page tables to avoid potential
361 * dirty cache lines being evicted.
362 */
363 mov x0, x25
364 add x1, x26, #SWAPPER_DIR_SIZE
365 bl __inval_cache_range
366
367 /*
368 * Clear the idmap and swapper page tables.
369 */
370 mov x0, x25
371 add x6, x26, #SWAPPER_DIR_SIZE
3721: stp xzr, xzr, [x0], #16
373 stp xzr, xzr, [x0], #16
374 stp xzr, xzr, [x0], #16
375 stp xzr, xzr, [x0], #16
376 cmp x0, x6
377 b.lo 1b
378
379 ldr x7, =MM_MMUFLAGS
380
381 /*
382 * Create the identity mapping.
383 */
384 mov x0, x25 // idmap_pg_dir
6f4d57fa 385 adrp x3, KERNEL_START // __pa(KERNEL_START)
dd006da2
AB
386
387#ifndef CONFIG_ARM64_VA_BITS_48
388#define EXTRA_SHIFT (PGDIR_SHIFT + PAGE_SHIFT - 3)
389#define EXTRA_PTRS (1 << (48 - EXTRA_SHIFT))
390
391 /*
392 * If VA_BITS < 48, it may be too small to allow for an ID mapping to be
393 * created that covers system RAM if that is located sufficiently high
394 * in the physical address space. So for the ID map, use an extended
395 * virtual range in that case, by configuring an additional translation
396 * level.
397 * First, we have to verify our assumption that the current value of
398 * VA_BITS was chosen such that all translation levels are fully
399 * utilised, and that lowering T0SZ will always result in an additional
400 * translation level to be configured.
401 */
402#if VA_BITS != EXTRA_SHIFT
403#error "Mismatch between VA_BITS and page size/number of translation levels"
404#endif
405
406 /*
407 * Calculate the maximum allowed value for TCR_EL1.T0SZ so that the
408 * entire kernel image can be ID mapped. As T0SZ == (64 - #bits used),
409 * this number conveniently equals the number of leading zeroes in
410 * the physical address of KERNEL_END.
411 */
412 adrp x5, KERNEL_END
413 clz x5, x5
414 cmp x5, TCR_T0SZ(VA_BITS) // default T0SZ small enough?
415 b.ge 1f // .. then skip additional level
416
417 str_l x5, idmap_t0sz, x6
418
419 create_table_entry x0, x3, EXTRA_SHIFT, EXTRA_PTRS, x5, x6
4201:
421#endif
422
034edabe 423 create_pgd_entry x0, x3, x5, x6
034edabe 424 mov x5, x3 // __pa(KERNEL_START)
6f4d57fa 425 adr_l x6, KERNEL_END // __pa(KERNEL_END)
034edabe
LA
426 create_block_map x0, x7, x3, x5, x6
427
428 /*
429 * Map the kernel image (starting with PHYS_OFFSET).
430 */
431 mov x0, x26 // swapper_pg_dir
432 mov x5, #PAGE_OFFSET
433 create_pgd_entry x0, x5, x3, x6
6f4d57fa 434 ldr x6, =KERNEL_END // __va(KERNEL_END)
034edabe
LA
435 mov x3, x24 // phys offset
436 create_block_map x0, x7, x3, x5, x6
437
438 /*
439 * Map the FDT blob (maximum 2MB; must be within 512MB of
440 * PHYS_OFFSET).
441 */
442 mov x3, x21 // FDT phys address
443 and x3, x3, #~((1 << 21) - 1) // 2MB aligned
444 mov x6, #PAGE_OFFSET
445 sub x5, x3, x24 // subtract PHYS_OFFSET
446 tst x5, #~((1 << 29) - 1) // within 512MB?
447 csel x21, xzr, x21, ne // zero the FDT pointer
448 b.ne 1f
449 add x5, x5, x6 // __va(FDT blob)
450 add x6, x5, #1 << 21 // 2MB for the FDT blob
451 sub x6, x6, #1 // inclusive range
452 create_block_map x0, x7, x3, x5, x6
4531:
454 /*
455 * Since the page tables have been populated with non-cacheable
456 * accesses (MMU disabled), invalidate the idmap and swapper page
457 * tables again to remove any speculatively loaded cache lines.
458 */
459 mov x0, x25
460 add x1, x26, #SWAPPER_DIR_SIZE
91d57155 461 dmb sy
034edabe
LA
462 bl __inval_cache_range
463
464 mov lr, x27
465 ret
466ENDPROC(__create_page_tables)
467 .ltorg
468
034edabe 469/*
a871d354 470 * The following fragment of code is executed with the MMU enabled.
034edabe 471 */
a871d354 472 .set initial_sp, init_thread_union + THREAD_START_SP
034edabe 473__mmap_switched:
a871d354
AB
474 adr_l x6, __bss_start
475 adr_l x7, __bss_stop
034edabe 476
034edabe
LA
4771: cmp x6, x7
478 b.hs 2f
479 str xzr, [x6], #8 // Clear BSS
480 b 1b
4812:
a871d354
AB
482 adr_l sp, initial_sp, x4
483 str_l x21, __fdt_pointer, x5 // Save FDT pointer
484 str_l x24, memstart_addr, x6 // Save PHYS_OFFSET
034edabe
LA
485 mov x29, #0
486 b start_kernel
487ENDPROC(__mmap_switched)
488
489/*
490 * end early head section, begin head code that is also used for
491 * hotplug and needs to have the same protections as the text region
492 */
493 .section ".text","ax"
9703d9d7
CM
494/*
495 * If we're fortunate enough to boot at EL2, ensure that the world is
496 * sane before dropping to EL1.
828e9834
ML
497 *
498 * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
499 * booted in EL1 or EL2 respectively.
9703d9d7
CM
500 */
501ENTRY(el2_setup)
502 mrs x0, CurrentEL
974c8e45 503 cmp x0, #CurrentEL_EL2
9cf71728
ML
504 b.ne 1f
505 mrs x0, sctlr_el2
506CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
507CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
508 msr sctlr_el2, x0
509 b 2f
5101: mrs x0, sctlr_el1
511CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
512CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
513 msr sctlr_el1, x0
828e9834 514 mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
9cf71728 515 isb
9703d9d7
CM
516 ret
517
518 /* Hyp configuration. */
9cf71728 5192: mov x0, #(1 << 31) // 64-bit EL1
9703d9d7
CM
520 msr hcr_el2, x0
521
522 /* Generic timers. */
523 mrs x0, cnthctl_el2
524 orr x0, x0, #3 // Enable EL1 physical timers
525 msr cnthctl_el2, x0
1f75ff0a 526 msr cntvoff_el2, xzr // Clear virtual offset
9703d9d7 527
021f6537
MZ
528#ifdef CONFIG_ARM_GIC_V3
529 /* GICv3 system register access */
530 mrs x0, id_aa64pfr0_el1
531 ubfx x0, x0, #24, #4
532 cmp x0, #1
533 b.ne 3f
534
72c58395 535 mrs_s x0, ICC_SRE_EL2
021f6537
MZ
536 orr x0, x0, #ICC_SRE_EL2_SRE // Set ICC_SRE_EL2.SRE==1
537 orr x0, x0, #ICC_SRE_EL2_ENABLE // Set ICC_SRE_EL2.Enable==1
72c58395 538 msr_s ICC_SRE_EL2, x0
021f6537 539 isb // Make sure SRE is now set
72c58395 540 msr_s ICH_HCR_EL2, xzr // Reset ICC_HCR_EL2 to defaults
021f6537
MZ
541
5423:
543#endif
544
9703d9d7
CM
545 /* Populate ID registers. */
546 mrs x0, midr_el1
547 mrs x1, mpidr_el1
548 msr vpidr_el2, x0
549 msr vmpidr_el2, x1
550
551 /* sctlr_el1 */
552 mov x0, #0x0800 // Set/clear RES{1,0} bits
9cf71728
ML
553CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
554CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
9703d9d7
CM
555 msr sctlr_el1, x0
556
557 /* Coprocessor traps. */
558 mov x0, #0x33ff
559 msr cptr_el2, x0 // Disable copro. traps to EL2
560
561#ifdef CONFIG_COMPAT
562 msr hstr_el2, xzr // Disable CP15 traps to EL2
563#endif
564
7dbfbe5b
MZ
565 /* Stage-2 translation */
566 msr vttbr_el2, xzr
567
712c6ff4 568 /* Hypervisor stub */
ac2dec5f
LA
569 adrp x0, __hyp_stub_vectors
570 add x0, x0, #:lo12:__hyp_stub_vectors
712c6ff4
MZ
571 msr vbar_el2, x0
572
9703d9d7
CM
573 /* spsr */
574 mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
575 PSR_MODE_EL1h)
576 msr spsr_el2, x0
577 msr elr_el2, lr
828e9834 578 mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
9703d9d7
CM
579 eret
580ENDPROC(el2_setup)
581
828e9834
ML
582/*
583 * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
584 * in x20. See arch/arm64/include/asm/virt.h for more info.
585 */
586ENTRY(set_cpu_boot_mode_flag)
6f4d57fa 587 adr_l x1, __boot_cpu_mode
828e9834
ML
588 cmp w20, #BOOT_CPU_MODE_EL2
589 b.ne 1f
590 add x1, x1, #4
d0488597
WD
5911: str w20, [x1] // This CPU has booted in EL1
592 dmb sy
593 dc ivac, x1 // Invalidate potentially stale cache line
828e9834
ML
594 ret
595ENDPROC(set_cpu_boot_mode_flag)
596
f35a9205
MZ
597/*
598 * We need to find out the CPU boot mode long after boot, so we need to
599 * store it in a writable variable.
600 *
601 * This is not in .bss, because we set it sufficiently early that the boot-time
602 * zeroing of .bss would clobber it.
603 */
c218bca7 604 .pushsection .data..cacheline_aligned
c218bca7 605 .align L1_CACHE_SHIFT
947bb758 606ENTRY(__boot_cpu_mode)
f35a9205 607 .long BOOT_CPU_MODE_EL2
424a3838 608 .long BOOT_CPU_MODE_EL1
f35a9205
MZ
609 .popsection
610
9703d9d7 611#ifdef CONFIG_SMP
9703d9d7
CM
612 /*
613 * This provides a "holding pen" for platforms to hold all secondary
614 * cores are held until we're ready for them to initialise.
615 */
616ENTRY(secondary_holding_pen)
828e9834 617 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
828e9834 618 bl set_cpu_boot_mode_flag
9703d9d7 619 mrs x0, mpidr_el1
0359b0e2
JM
620 ldr x1, =MPIDR_HWID_BITMASK
621 and x0, x0, x1
b1c98297 622 adr_l x3, secondary_holding_pen_release
9703d9d7
CM
623pen: ldr x4, [x3]
624 cmp x4, x0
625 b.eq secondary_startup
626 wfe
627 b pen
628ENDPROC(secondary_holding_pen)
652af899
MR
629
630 /*
631 * Secondary entry point that jumps straight into the kernel. Only to
632 * be used where CPUs are brought online dynamically by the kernel.
633 */
634ENTRY(secondary_entry)
652af899 635 bl el2_setup // Drop to EL1
85cc00ea 636 bl set_cpu_boot_mode_flag
652af899
MR
637 b secondary_startup
638ENDPROC(secondary_entry)
9703d9d7
CM
639
640ENTRY(secondary_startup)
641 /*
642 * Common entry point for secondary CPUs.
643 */
6f4d57fa
AB
644 adrp x25, idmap_pg_dir
645 adrp x26, swapper_pg_dir
a591ede4 646 bl __cpu_setup // initialise processor
9703d9d7
CM
647
648 ldr x21, =secondary_data
649 ldr x27, =__secondary_switched // address to jump to after enabling the MMU
650 b __enable_mmu
651ENDPROC(secondary_startup)
652
653ENTRY(__secondary_switched)
654 ldr x0, [x21] // get secondary_data.stack
655 mov sp, x0
656 mov x29, #0
657 b secondary_start_kernel
658ENDPROC(__secondary_switched)
659#endif /* CONFIG_SMP */
660
661/*
8b0a9575 662 * Enable the MMU.
9703d9d7 663 *
8b0a9575
AB
664 * x0 = SCTLR_EL1 value for turning on the MMU.
665 * x27 = *virtual* address to jump to upon completion
666 *
667 * other registers depend on the function called upon completion
9703d9d7
CM
668 */
669__enable_mmu:
670 ldr x5, =vectors
671 msr vbar_el1, x5
672 msr ttbr0_el1, x25 // load TTBR0
673 msr ttbr1_el1, x26 // load TTBR1
674 isb
9703d9d7
CM
675 msr sctlr_el1, x0
676 isb
677 br x27
8b0a9575 678ENDPROC(__enable_mmu)