]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/arm64/kernel/smp.c
arm64: add function to get a cpu's MADT GICC table
[mirror_ubuntu-zesty-kernel.git] / arch / arm64 / kernel / smp.c
CommitLineData
08e875c1
CM
1/*
2 * SMP initialisation and IPI support
3 * Based on arch/arm/kernel/smp.c
4 *
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
0f078336 20#include <linux/acpi.h>
08e875c1
CM
21#include <linux/delay.h>
22#include <linux/init.h>
23#include <linux/spinlock.h>
24#include <linux/sched.h>
25#include <linux/interrupt.h>
26#include <linux/cache.h>
27#include <linux/profile.h>
28#include <linux/errno.h>
29#include <linux/mm.h>
30#include <linux/err.h>
31#include <linux/cpu.h>
32#include <linux/smp.h>
33#include <linux/seq_file.h>
34#include <linux/irq.h>
35#include <linux/percpu.h>
36#include <linux/clockchips.h>
37#include <linux/completion.h>
38#include <linux/of.h>
eb631bb5 39#include <linux/irq_work.h>
08e875c1 40
e039ee4e 41#include <asm/alternative.h>
08e875c1
CM
42#include <asm/atomic.h>
43#include <asm/cacheflush.h>
df857416 44#include <asm/cpu.h>
08e875c1 45#include <asm/cputype.h>
cd1aebf5 46#include <asm/cpu_ops.h>
08e875c1 47#include <asm/mmu_context.h>
1a2db300 48#include <asm/numa.h>
08e875c1
CM
49#include <asm/pgtable.h>
50#include <asm/pgalloc.h>
51#include <asm/processor.h>
4c7aa002 52#include <asm/smp_plat.h>
08e875c1
CM
53#include <asm/sections.h>
54#include <asm/tlbflush.h>
55#include <asm/ptrace.h>
377bcff9 56#include <asm/virt.h>
08e875c1 57
45ed695a
NP
58#define CREATE_TRACE_POINTS
59#include <trace/events/ipi.h>
60
57c82954
MR
61DEFINE_PER_CPU_READ_MOSTLY(int, cpu_number);
62EXPORT_PER_CPU_SYMBOL(cpu_number);
63
08e875c1
CM
64/*
65 * as from 2.5, kernels no longer have an init_tasks structure
66 * so we need some other way of telling a new secondary core
67 * where to place its SVC stack
68 */
69struct secondary_data secondary_data;
bb905274
SP
70/* Number of CPUs which aren't online, but looping in kernel text. */
71int cpus_stuck_in_kernel;
08e875c1
CM
72
73enum ipi_msg_type {
74 IPI_RESCHEDULE,
75 IPI_CALL_FUNC,
08e875c1 76 IPI_CPU_STOP,
1f85008e 77 IPI_TIMER,
eb631bb5 78 IPI_IRQ_WORK,
5e89c55e 79 IPI_WAKEUP
08e875c1
CM
80};
81
ac1ad20f
SP
82#ifdef CONFIG_ARM64_VHE
83
84/* Whether the boot CPU is running in HYP mode or not*/
85static bool boot_cpu_hyp_mode;
86
87static inline void save_boot_cpu_run_el(void)
88{
89 boot_cpu_hyp_mode = is_kernel_in_hyp_mode();
90}
91
92static inline bool is_boot_cpu_in_hyp_mode(void)
93{
94 return boot_cpu_hyp_mode;
95}
96
97/*
98 * Verify that a secondary CPU is running the kernel at the same
99 * EL as that of the boot CPU.
100 */
101void verify_cpu_run_el(void)
102{
103 bool in_el2 = is_kernel_in_hyp_mode();
104 bool boot_cpu_el2 = is_boot_cpu_in_hyp_mode();
105
106 if (in_el2 ^ boot_cpu_el2) {
107 pr_crit("CPU%d: mismatched Exception Level(EL%d) with boot CPU(EL%d)\n",
108 smp_processor_id(),
109 in_el2 ? 2 : 1,
110 boot_cpu_el2 ? 2 : 1);
111 cpu_panic_kernel();
112 }
113}
114
115#else
116static inline void save_boot_cpu_run_el(void) {}
117#endif
118
bb905274
SP
119#ifdef CONFIG_HOTPLUG_CPU
120static int op_cpu_kill(unsigned int cpu);
121#else
122static inline int op_cpu_kill(unsigned int cpu)
123{
124 return -ENOSYS;
125}
126#endif
127
128
08e875c1
CM
129/*
130 * Boot a secondary CPU, and assign it the specified idle task.
131 * This also gives us the initial stack to use for this CPU.
132 */
b8c6453a 133static int boot_secondary(unsigned int cpu, struct task_struct *idle)
08e875c1 134{
652af899
MR
135 if (cpu_ops[cpu]->cpu_boot)
136 return cpu_ops[cpu]->cpu_boot(cpu);
08e875c1 137
652af899 138 return -EOPNOTSUPP;
08e875c1
CM
139}
140
141static DECLARE_COMPLETION(cpu_running);
142
b8c6453a 143int __cpu_up(unsigned int cpu, struct task_struct *idle)
08e875c1
CM
144{
145 int ret;
bb905274 146 long status;
08e875c1
CM
147
148 /*
149 * We need to tell the secondary core where to find its stack and the
150 * page tables.
151 */
c02433dd 152 secondary_data.task = idle;
08e875c1 153 secondary_data.stack = task_stack_page(idle) + THREAD_START_SP;
bb905274 154 update_cpu_boot_status(CPU_MMU_OFF);
08e875c1
CM
155 __flush_dcache_area(&secondary_data, sizeof(secondary_data));
156
157 /*
158 * Now bring the CPU into our world.
159 */
160 ret = boot_secondary(cpu, idle);
161 if (ret == 0) {
162 /*
163 * CPU was successfully started, wait for it to come online or
164 * time out.
165 */
166 wait_for_completion_timeout(&cpu_running,
167 msecs_to_jiffies(1000));
168
169 if (!cpu_online(cpu)) {
170 pr_crit("CPU%u: failed to come online\n", cpu);
171 ret = -EIO;
172 }
173 } else {
174 pr_err("CPU%u: failed to boot: %d\n", cpu, ret);
175 }
176
c02433dd 177 secondary_data.task = NULL;
08e875c1 178 secondary_data.stack = NULL;
bb905274
SP
179 status = READ_ONCE(secondary_data.status);
180 if (ret && status) {
181
182 if (status == CPU_MMU_OFF)
183 status = READ_ONCE(__early_cpu_boot_status);
184
185 switch (status) {
186 default:
187 pr_err("CPU%u: failed in unknown state : 0x%lx\n",
188 cpu, status);
189 break;
190 case CPU_KILL_ME:
191 if (!op_cpu_kill(cpu)) {
192 pr_crit("CPU%u: died during early boot\n", cpu);
193 break;
194 }
195 /* Fall through */
196 pr_crit("CPU%u: may not have shut down cleanly\n", cpu);
197 case CPU_STUCK_IN_KERNEL:
198 pr_crit("CPU%u: is stuck in kernel\n", cpu);
199 cpus_stuck_in_kernel++;
200 break;
201 case CPU_PANIC_KERNEL:
202 panic("CPU%u detected unsupported configuration\n", cpu);
203 }
204 }
08e875c1
CM
205
206 return ret;
207}
208
209/*
210 * This is the secondary CPU boot entry. We're using this CPUs
211 * idle thread stack, but a set of temporary page tables.
212 */
b8c6453a 213asmlinkage void secondary_start_kernel(void)
08e875c1
CM
214{
215 struct mm_struct *mm = &init_mm;
580efaa7
MR
216 unsigned int cpu;
217
218 cpu = task_cpu(current);
219 set_my_cpu_offset(per_cpu_offset(cpu));
08e875c1 220
08e875c1
CM
221 /*
222 * All kernel threads share the same mm context; grab a
223 * reference and switch to it.
224 */
225 atomic_inc(&mm->mm_count);
226 current->active_mm = mm;
08e875c1
CM
227
228 /*
229 * TTBR0 is only used for the identity mapping at this stage. Make it
230 * point to zero page to avoid speculatively fetching new entries.
231 */
9e8e865b 232 cpu_uninstall_idmap();
08e875c1
CM
233
234 preempt_disable();
235 trace_hardirqs_off();
236
dbb4e152
SP
237 /*
238 * If the system has established the capabilities, make sure
239 * this CPU ticks all of those. If it doesn't, the CPU will
240 * fail to come online.
241 */
c47a1900 242 check_local_cpu_capabilities();
dbb4e152 243
652af899
MR
244 if (cpu_ops[cpu]->cpu_postboot)
245 cpu_ops[cpu]->cpu_postboot();
08e875c1 246
df857416
MR
247 /*
248 * Log the CPU info before it is marked online and might get read.
249 */
250 cpuinfo_store_cpu();
251
7ade67b5
MZ
252 /*
253 * Enable GIC and timers.
254 */
255 notify_cpu_starting(cpu);
256
c18df0ad 257 store_cpu_topology(cpu);
f6e763b9 258
08e875c1
CM
259 /*
260 * OK, now it's safe to let the boot CPU continue. Wait for
261 * the CPU migration code to notice that the CPU is online
262 * before we continue.
263 */
64f17818
SP
264 pr_info("CPU%u: Booted secondary processor [%08x]\n",
265 cpu, read_cpuid_id());
bb905274 266 update_cpu_boot_status(CPU_BOOT_SUCCESS);
08e875c1 267 set_cpu_online(cpu, true);
b3770b32 268 complete(&cpu_running);
08e875c1 269
53ae3acd 270 local_irq_enable();
b3bf6aa7 271 local_async_enable();
53ae3acd 272
08e875c1
CM
273 /*
274 * OK, it's off to the idle thread for us
275 */
fc6d73d6 276 cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
08e875c1
CM
277}
278
9327e2c6
MR
279#ifdef CONFIG_HOTPLUG_CPU
280static int op_cpu_disable(unsigned int cpu)
281{
282 /*
283 * If we don't have a cpu_die method, abort before we reach the point
284 * of no return. CPU0 may not have an cpu_ops, so test for it.
285 */
286 if (!cpu_ops[cpu] || !cpu_ops[cpu]->cpu_die)
287 return -EOPNOTSUPP;
288
289 /*
290 * We may need to abort a hot unplug for some other mechanism-specific
291 * reason.
292 */
293 if (cpu_ops[cpu]->cpu_disable)
294 return cpu_ops[cpu]->cpu_disable(cpu);
295
296 return 0;
297}
298
299/*
300 * __cpu_disable runs on the processor to be shutdown.
301 */
302int __cpu_disable(void)
303{
304 unsigned int cpu = smp_processor_id();
305 int ret;
306
307 ret = op_cpu_disable(cpu);
308 if (ret)
309 return ret;
310
311 /*
312 * Take this CPU offline. Once we clear this, we can't return,
313 * and we must not schedule until we're ready to give up the cpu.
314 */
315 set_cpu_online(cpu, false);
316
317 /*
318 * OK - migrate IRQs away from this CPU
319 */
217d453d
YY
320 irq_migrate_all_off_this_cpu();
321
9327e2c6
MR
322 return 0;
323}
324
c814ca02
AC
325static int op_cpu_kill(unsigned int cpu)
326{
327 /*
328 * If we have no means of synchronising with the dying CPU, then assume
329 * that it is really dead. We can only wait for an arbitrary length of
330 * time and hope that it's dead, so let's skip the wait and just hope.
331 */
332 if (!cpu_ops[cpu]->cpu_kill)
6b99c68c 333 return 0;
c814ca02
AC
334
335 return cpu_ops[cpu]->cpu_kill(cpu);
336}
337
9327e2c6
MR
338/*
339 * called on the thread which is asking for a CPU to be shutdown -
340 * waits until shutdown has completed, or it is timed out.
341 */
342void __cpu_die(unsigned int cpu)
343{
6b99c68c
MR
344 int err;
345
05981277 346 if (!cpu_wait_death(cpu, 5)) {
9327e2c6
MR
347 pr_crit("CPU%u: cpu didn't die\n", cpu);
348 return;
349 }
350 pr_notice("CPU%u: shutdown\n", cpu);
c814ca02
AC
351
352 /*
353 * Now that the dying CPU is beyond the point of no return w.r.t.
354 * in-kernel synchronisation, try to get the firwmare to help us to
355 * verify that it has really left the kernel before we consider
356 * clobbering anything it might still be using.
357 */
6b99c68c
MR
358 err = op_cpu_kill(cpu);
359 if (err)
360 pr_warn("CPU%d may not have shut down cleanly: %d\n",
361 cpu, err);
9327e2c6
MR
362}
363
364/*
365 * Called from the idle thread for the CPU which has been shutdown.
366 *
367 * Note that we disable IRQs here, but do not re-enable them
368 * before returning to the caller. This is also the behaviour
369 * of the other hotplug-cpu capable cores, so presumably coming
370 * out of idle fixes this.
371 */
372void cpu_die(void)
373{
374 unsigned int cpu = smp_processor_id();
375
376 idle_task_exit();
377
378 local_irq_disable();
379
380 /* Tell __cpu_die() that this CPU is now safe to dispose of */
05981277 381 (void)cpu_report_death();
9327e2c6
MR
382
383 /*
384 * Actually shutdown the CPU. This must never fail. The specific hotplug
385 * mechanism must perform all required cache maintenance to ensure that
386 * no dirty lines are lost in the process of shutting down the CPU.
387 */
388 cpu_ops[cpu]->cpu_die(cpu);
389
390 BUG();
391}
392#endif
393
fce6361f
SP
394/*
395 * Kill the calling secondary CPU, early in bringup before it is turned
396 * online.
397 */
398void cpu_die_early(void)
399{
400 int cpu = smp_processor_id();
401
402 pr_crit("CPU%d: will not boot\n", cpu);
403
404 /* Mark this CPU absent */
405 set_cpu_present(cpu, 0);
406
407#ifdef CONFIG_HOTPLUG_CPU
bb905274 408 update_cpu_boot_status(CPU_KILL_ME);
fce6361f
SP
409 /* Check if we can park ourselves */
410 if (cpu_ops[cpu] && cpu_ops[cpu]->cpu_die)
411 cpu_ops[cpu]->cpu_die(cpu);
412#endif
bb905274 413 update_cpu_boot_status(CPU_STUCK_IN_KERNEL);
fce6361f
SP
414
415 cpu_park_loop();
416}
417
377bcff9
JR
418static void __init hyp_mode_check(void)
419{
420 if (is_hyp_mode_available())
421 pr_info("CPU: All CPU(s) started at EL2\n");
422 else if (is_hyp_mode_mismatched())
423 WARN_TAINT(1, TAINT_CPU_OUT_OF_SPEC,
424 "CPU: CPUs started in inconsistent modes");
425 else
426 pr_info("CPU: All CPU(s) started at EL1\n");
427}
428
08e875c1
CM
429void __init smp_cpus_done(unsigned int max_cpus)
430{
326b16db 431 pr_info("SMP: Total of %d processors activated.\n", num_online_cpus());
3a75578e 432 setup_cpu_features();
377bcff9
JR
433 hyp_mode_check();
434 apply_alternatives_all();
08e875c1
CM
435}
436
437void __init smp_prepare_boot_cpu(void)
438{
9113c2aa 439 set_my_cpu_offset(per_cpu_offset(smp_processor_id()));
efd9e03f
CM
440 /*
441 * Initialise the static keys early as they may be enabled by the
442 * cpufeature code.
443 */
444 jump_label_init();
4b998ff1 445 cpuinfo_store_boot_cpu();
ac1ad20f 446 save_boot_cpu_run_el();
c47a1900
SP
447 /*
448 * Run the errata work around checks on the boot CPU, once we have
449 * initialised the cpu feature infrastructure from
450 * cpuinfo_store_boot_cpu() above.
451 */
452 update_cpu_errata_workarounds();
08e875c1
CM
453}
454
0f078336
LP
455static u64 __init of_get_cpu_mpidr(struct device_node *dn)
456{
457 const __be32 *cell;
458 u64 hwid;
459
460 /*
461 * A cpu node with missing "reg" property is
462 * considered invalid to build a cpu_logical_map
463 * entry.
464 */
465 cell = of_get_property(dn, "reg", NULL);
466 if (!cell) {
467 pr_err("%s: missing reg property\n", dn->full_name);
468 return INVALID_HWID;
469 }
470
471 hwid = of_read_number(cell, of_n_addr_cells(dn));
472 /*
473 * Non affinity bits must be set to 0 in the DT
474 */
475 if (hwid & ~MPIDR_HWID_BITMASK) {
476 pr_err("%s: invalid reg property\n", dn->full_name);
477 return INVALID_HWID;
478 }
479 return hwid;
480}
481
482/*
483 * Duplicate MPIDRs are a recipe for disaster. Scan all initialized
484 * entries and check for duplicates. If any is found just ignore the
485 * cpu. cpu_logical_map was initialized to INVALID_HWID to avoid
486 * matching valid MPIDR values.
487 */
488static bool __init is_mpidr_duplicate(unsigned int cpu, u64 hwid)
489{
490 unsigned int i;
491
492 for (i = 1; (i < cpu) && (i < NR_CPUS); i++)
493 if (cpu_logical_map(i) == hwid)
494 return true;
495 return false;
496}
497
819a8826
LP
498/*
499 * Initialize cpu operations for a logical cpu and
500 * set it in the possible mask on success
501 */
502static int __init smp_cpu_setup(int cpu)
503{
504 if (cpu_read_ops(cpu))
505 return -ENODEV;
506
507 if (cpu_ops[cpu]->cpu_init(cpu))
508 return -ENODEV;
509
510 set_cpu_possible(cpu, true);
511
512 return 0;
513}
514
0f078336
LP
515static bool bootcpu_valid __initdata;
516static unsigned int cpu_count = 1;
517
518#ifdef CONFIG_ACPI
472d819d
MR
519static struct acpi_madt_generic_interrupt cpu_madt_gicc[NR_CPUS];
520
521struct acpi_madt_generic_interrupt *acpi_cpu_get_madt_gicc(int cpu)
522{
523 return &cpu_madt_gicc[cpu];
524}
525
0f078336
LP
526/*
527 * acpi_map_gic_cpu_interface - parse processor MADT entry
528 *
529 * Carry out sanity checks on MADT processor entry and initialize
530 * cpu_logical_map on success
531 */
532static void __init
533acpi_map_gic_cpu_interface(struct acpi_madt_generic_interrupt *processor)
534{
535 u64 hwid = processor->arm_mpidr;
536
f9058929
HG
537 if (!(processor->flags & ACPI_MADT_ENABLED)) {
538 pr_debug("skipping disabled CPU entry with 0x%llx MPIDR\n", hwid);
0f078336
LP
539 return;
540 }
541
f9058929
HG
542 if (hwid & ~MPIDR_HWID_BITMASK || hwid == INVALID_HWID) {
543 pr_err("skipping CPU entry with invalid MPIDR 0x%llx\n", hwid);
0f078336
LP
544 return;
545 }
546
547 if (is_mpidr_duplicate(cpu_count, hwid)) {
548 pr_err("duplicate CPU MPIDR 0x%llx in MADT\n", hwid);
549 return;
550 }
551
552 /* Check if GICC structure of boot CPU is available in the MADT */
553 if (cpu_logical_map(0) == hwid) {
554 if (bootcpu_valid) {
555 pr_err("duplicate boot CPU MPIDR: 0x%llx in MADT\n",
556 hwid);
557 return;
558 }
559 bootcpu_valid = true;
472d819d 560 cpu_madt_gicc[0] = *processor;
baa5567c 561 early_map_cpu_to_node(0, acpi_numa_get_nid(0, hwid));
0f078336
LP
562 return;
563 }
564
565 if (cpu_count >= NR_CPUS)
566 return;
567
568 /* map the logical cpu id to cpu MPIDR */
569 cpu_logical_map(cpu_count) = hwid;
570
472d819d
MR
571 cpu_madt_gicc[cpu_count] = *processor;
572
5e89c55e
LP
573 /*
574 * Set-up the ACPI parking protocol cpu entries
575 * while initializing the cpu_logical_map to
576 * avoid parsing MADT entries multiple times for
577 * nothing (ie a valid cpu_logical_map entry should
578 * contain a valid parking protocol data set to
579 * initialize the cpu if the parking protocol is
580 * the only available enable method).
581 */
582 acpi_set_mailbox_entry(cpu_count, processor);
583
d8b47fca
HG
584 early_map_cpu_to_node(cpu_count, acpi_numa_get_nid(cpu_count, hwid));
585
0f078336
LP
586 cpu_count++;
587}
588
589static int __init
590acpi_parse_gic_cpu_interface(struct acpi_subtable_header *header,
591 const unsigned long end)
592{
593 struct acpi_madt_generic_interrupt *processor;
594
595 processor = (struct acpi_madt_generic_interrupt *)header;
99e3e3ae 596 if (BAD_MADT_GICC_ENTRY(processor, end))
0f078336
LP
597 return -EINVAL;
598
599 acpi_table_print_madt_entry(header);
600
601 acpi_map_gic_cpu_interface(processor);
602
603 return 0;
604}
605#else
606#define acpi_table_parse_madt(...) do { } while (0)
607#endif
608
08e875c1 609/*
4c7aa002
JM
610 * Enumerate the possible CPU set from the device tree and build the
611 * cpu logical map array containing MPIDR values related to logical
612 * cpus. Assumes that cpu_logical_map(0) has already been initialized.
08e875c1 613 */
29b8302b 614static void __init of_parse_and_init_cpus(void)
08e875c1 615{
08e875c1 616 struct device_node *dn = NULL;
08e875c1
CM
617
618 while ((dn = of_find_node_by_type(dn, "cpu"))) {
0f078336 619 u64 hwid = of_get_cpu_mpidr(dn);
4c7aa002 620
0f078336 621 if (hwid == INVALID_HWID)
4c7aa002 622 goto next;
4c7aa002 623
0f078336
LP
624 if (is_mpidr_duplicate(cpu_count, hwid)) {
625 pr_err("%s: duplicate cpu reg properties in the DT\n",
626 dn->full_name);
4c7aa002
JM
627 goto next;
628 }
629
4c7aa002
JM
630 /*
631 * The numbering scheme requires that the boot CPU
632 * must be assigned logical id 0. Record it so that
633 * the logical map built from DT is validated and can
634 * be used.
635 */
636 if (hwid == cpu_logical_map(0)) {
637 if (bootcpu_valid) {
638 pr_err("%s: duplicate boot cpu reg property in DT\n",
639 dn->full_name);
640 goto next;
641 }
642
643 bootcpu_valid = true;
7ba5f605 644 early_map_cpu_to_node(0, of_node_to_nid(dn));
4c7aa002
JM
645
646 /*
647 * cpu_logical_map has already been
648 * initialized and the boot cpu doesn't need
649 * the enable-method so continue without
650 * incrementing cpu.
651 */
652 continue;
653 }
654
0f078336 655 if (cpu_count >= NR_CPUS)
08e875c1
CM
656 goto next;
657
4c7aa002 658 pr_debug("cpu logical map 0x%llx\n", hwid);
0f078336 659 cpu_logical_map(cpu_count) = hwid;
1a2db300
GK
660
661 early_map_cpu_to_node(cpu_count, of_node_to_nid(dn));
08e875c1 662next:
0f078336 663 cpu_count++;
08e875c1 664 }
0f078336
LP
665}
666
667/*
668 * Enumerate the possible CPU set from the device tree or ACPI and build the
669 * cpu logical map array containing MPIDR values related to logical
670 * cpus. Assumes that cpu_logical_map(0) has already been initialized.
671 */
672void __init smp_init_cpus(void)
673{
674 int i;
675
676 if (acpi_disabled)
677 of_parse_and_init_cpus();
678 else
679 /*
680 * do a walk of MADT to determine how many CPUs
681 * we have including disabled CPUs, and get information
682 * we need for SMP init
683 */
684 acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
685 acpi_parse_gic_cpu_interface, 0);
08e875c1 686
50ee91bd
KW
687 if (cpu_count > nr_cpu_ids)
688 pr_warn("Number of cores (%d) exceeds configured maximum of %d - clipping\n",
689 cpu_count, nr_cpu_ids);
4c7aa002
JM
690
691 if (!bootcpu_valid) {
0f078336 692 pr_err("missing boot CPU MPIDR, not enabling secondaries\n");
4c7aa002
JM
693 return;
694 }
695
696 /*
819a8826
LP
697 * We need to set the cpu_logical_map entries before enabling
698 * the cpus so that cpu processor description entries (DT cpu nodes
699 * and ACPI MADT entries) can be retrieved by matching the cpu hwid
700 * with entries in cpu_logical_map while initializing the cpus.
701 * If the cpu set-up fails, invalidate the cpu_logical_map entry.
4c7aa002 702 */
50ee91bd 703 for (i = 1; i < nr_cpu_ids; i++) {
819a8826
LP
704 if (cpu_logical_map(i) != INVALID_HWID) {
705 if (smp_cpu_setup(i))
706 cpu_logical_map(i) = INVALID_HWID;
707 }
708 }
08e875c1
CM
709}
710
711void __init smp_prepare_cpus(unsigned int max_cpus)
712{
cd1aebf5 713 int err;
44dbcc93 714 unsigned int cpu;
c18df0ad 715 unsigned int this_cpu;
08e875c1 716
f6e763b9
MB
717 init_cpu_topology();
718
c18df0ad
DD
719 this_cpu = smp_processor_id();
720 store_cpu_topology(this_cpu);
721 numa_store_cpu_info(this_cpu);
f6e763b9 722
e75118a7
SP
723 /*
724 * If UP is mandated by "nosmp" (which implies "maxcpus=0"), don't set
725 * secondary CPUs present.
726 */
727 if (max_cpus == 0)
728 return;
729
08e875c1
CM
730 /*
731 * Initialise the present map (which describes the set of CPUs
732 * actually populated at the present time) and release the
733 * secondaries from the bootloader.
734 */
735 for_each_possible_cpu(cpu) {
08e875c1 736
57c82954
MR
737 per_cpu(cpu_number, cpu) = cpu;
738
d329de3f
MZ
739 if (cpu == smp_processor_id())
740 continue;
741
cd1aebf5 742 if (!cpu_ops[cpu])
08e875c1
CM
743 continue;
744
cd1aebf5 745 err = cpu_ops[cpu]->cpu_prepare(cpu);
d329de3f
MZ
746 if (err)
747 continue;
08e875c1
CM
748
749 set_cpu_present(cpu, true);
c18df0ad 750 numa_store_cpu_info(cpu);
08e875c1 751 }
08e875c1
CM
752}
753
36310736 754void (*__smp_cross_call)(const struct cpumask *, unsigned int);
08e875c1
CM
755
756void __init set_smp_cross_call(void (*fn)(const struct cpumask *, unsigned int))
757{
45ed695a 758 __smp_cross_call = fn;
08e875c1
CM
759}
760
45ed695a
NP
761static const char *ipi_types[NR_IPI] __tracepoint_string = {
762#define S(x,s) [x] = s
08e875c1
CM
763 S(IPI_RESCHEDULE, "Rescheduling interrupts"),
764 S(IPI_CALL_FUNC, "Function call interrupts"),
08e875c1 765 S(IPI_CPU_STOP, "CPU stop interrupts"),
1f85008e 766 S(IPI_TIMER, "Timer broadcast interrupts"),
eb631bb5 767 S(IPI_IRQ_WORK, "IRQ work interrupts"),
5e89c55e 768 S(IPI_WAKEUP, "CPU wake-up interrupts"),
08e875c1
CM
769};
770
45ed695a
NP
771static void smp_cross_call(const struct cpumask *target, unsigned int ipinr)
772{
773 trace_ipi_raise(target, ipi_types[ipinr]);
774 __smp_cross_call(target, ipinr);
775}
776
08e875c1
CM
777void show_ipi_list(struct seq_file *p, int prec)
778{
779 unsigned int cpu, i;
780
781 for (i = 0; i < NR_IPI; i++) {
45ed695a 782 seq_printf(p, "%*s%u:%s", prec - 1, "IPI", i,
08e875c1 783 prec >= 4 ? " " : "");
67317c26 784 for_each_online_cpu(cpu)
08e875c1
CM
785 seq_printf(p, "%10u ",
786 __get_irq_stat(cpu, ipi_irqs[i]));
787 seq_printf(p, " %s\n", ipi_types[i]);
788 }
789}
790
791u64 smp_irq_stat_cpu(unsigned int cpu)
792{
793 u64 sum = 0;
794 int i;
795
796 for (i = 0; i < NR_IPI; i++)
797 sum += __get_irq_stat(cpu, ipi_irqs[i]);
798
799 return sum;
800}
801
45ed695a
NP
802void arch_send_call_function_ipi_mask(const struct cpumask *mask)
803{
804 smp_cross_call(mask, IPI_CALL_FUNC);
805}
806
807void arch_send_call_function_single_ipi(int cpu)
808{
0aaf0dae 809 smp_cross_call(cpumask_of(cpu), IPI_CALL_FUNC);
45ed695a
NP
810}
811
5e89c55e
LP
812#ifdef CONFIG_ARM64_ACPI_PARKING_PROTOCOL
813void arch_send_wakeup_ipi_mask(const struct cpumask *mask)
814{
815 smp_cross_call(mask, IPI_WAKEUP);
816}
817#endif
818
45ed695a
NP
819#ifdef CONFIG_IRQ_WORK
820void arch_irq_work_raise(void)
821{
822 if (__smp_cross_call)
823 smp_cross_call(cpumask_of(smp_processor_id()), IPI_IRQ_WORK);
824}
825#endif
826
08e875c1
CM
827/*
828 * ipi_cpu_stop - handle IPI from smp_send_stop()
829 */
830static void ipi_cpu_stop(unsigned int cpu)
831{
08e875c1
CM
832 set_cpu_online(cpu, false);
833
08e875c1
CM
834 local_irq_disable();
835
836 while (1)
837 cpu_relax();
838}
839
840/*
841 * Main handler for inter-processor interrupts
842 */
843void handle_IPI(int ipinr, struct pt_regs *regs)
844{
845 unsigned int cpu = smp_processor_id();
846 struct pt_regs *old_regs = set_irq_regs(regs);
847
45ed695a 848 if ((unsigned)ipinr < NR_IPI) {
be081d9b 849 trace_ipi_entry_rcuidle(ipi_types[ipinr]);
45ed695a
NP
850 __inc_irq_stat(cpu, ipi_irqs[ipinr]);
851 }
08e875c1
CM
852
853 switch (ipinr) {
854 case IPI_RESCHEDULE:
855 scheduler_ipi();
856 break;
857
858 case IPI_CALL_FUNC:
859 irq_enter();
860 generic_smp_call_function_interrupt();
861 irq_exit();
862 break;
863
08e875c1
CM
864 case IPI_CPU_STOP:
865 irq_enter();
866 ipi_cpu_stop(cpu);
867 irq_exit();
868 break;
869
1f85008e
LP
870#ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
871 case IPI_TIMER:
872 irq_enter();
873 tick_receive_broadcast();
874 irq_exit();
875 break;
876#endif
877
eb631bb5
LB
878#ifdef CONFIG_IRQ_WORK
879 case IPI_IRQ_WORK:
880 irq_enter();
881 irq_work_run();
882 irq_exit();
883 break;
884#endif
885
5e89c55e
LP
886#ifdef CONFIG_ARM64_ACPI_PARKING_PROTOCOL
887 case IPI_WAKEUP:
888 WARN_ONCE(!acpi_parking_protocol_valid(cpu),
889 "CPU%u: Wake-up IPI outside the ACPI parking protocol\n",
890 cpu);
891 break;
892#endif
893
08e875c1
CM
894 default:
895 pr_crit("CPU%u: Unknown IPI message 0x%x\n", cpu, ipinr);
896 break;
897 }
45ed695a
NP
898
899 if ((unsigned)ipinr < NR_IPI)
be081d9b 900 trace_ipi_exit_rcuidle(ipi_types[ipinr]);
08e875c1
CM
901 set_irq_regs(old_regs);
902}
903
904void smp_send_reschedule(int cpu)
905{
906 smp_cross_call(cpumask_of(cpu), IPI_RESCHEDULE);
907}
908
1f85008e
LP
909#ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
910void tick_broadcast(const struct cpumask *mask)
911{
912 smp_cross_call(mask, IPI_TIMER);
913}
914#endif
915
08e875c1
CM
916void smp_send_stop(void)
917{
918 unsigned long timeout;
919
920 if (num_online_cpus() > 1) {
921 cpumask_t mask;
922
923 cpumask_copy(&mask, cpu_online_mask);
434ed7f4 924 cpumask_clear_cpu(smp_processor_id(), &mask);
08e875c1 925
82611c14
JG
926 if (system_state == SYSTEM_BOOTING ||
927 system_state == SYSTEM_RUNNING)
928 pr_crit("SMP: stopping secondary CPUs\n");
08e875c1
CM
929 smp_cross_call(&mask, IPI_CPU_STOP);
930 }
931
932 /* Wait up to one second for other CPUs to stop */
933 timeout = USEC_PER_SEC;
934 while (num_online_cpus() > 1 && timeout--)
935 udelay(1);
936
937 if (num_online_cpus() > 1)
82611c14
JG
938 pr_warning("SMP: failed to stop secondary CPUs %*pbl\n",
939 cpumask_pr_args(cpu_online_mask));
08e875c1
CM
940}
941
942/*
943 * not supported here
944 */
945int setup_profiling_timer(unsigned int multiplier)
946{
947 return -EINVAL;
948}
5c492c3f
JM
949
950static bool have_cpu_die(void)
951{
952#ifdef CONFIG_HOTPLUG_CPU
953 int any_cpu = raw_smp_processor_id();
954
955 if (cpu_ops[any_cpu]->cpu_die)
956 return true;
957#endif
958 return false;
959}
960
961bool cpus_are_stuck_in_kernel(void)
962{
963 bool smp_spin_tables = (num_possible_cpus() > 1 && !have_cpu_die());
964
965 return !!cpus_stuck_in_kernel || smp_spin_tables;
966}