]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - arch/arm64/kernel/traps.c
Merge branch 'will/for-next/perf' into for-next/core
[mirror_ubuntu-focal-kernel.git] / arch / arm64 / kernel / traps.c
CommitLineData
60ffc30d
CM
1/*
2 * Based on arch/arm/kernel/traps.c
3 *
4 * Copyright (C) 1995-2009 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
9fb7410f 20#include <linux/bug.h>
60ffc30d
CM
21#include <linux/signal.h>
22#include <linux/personality.h>
23#include <linux/kallsyms.h>
24#include <linux/spinlock.h>
25#include <linux/uaccess.h>
26#include <linux/hardirq.h>
27#include <linux/kdebug.h>
28#include <linux/module.h>
29#include <linux/kexec.h>
30#include <linux/delay.h>
31#include <linux/init.h>
3f07c014 32#include <linux/sched/signal.h>
b17b0153 33#include <linux/sched/debug.h>
68db0cf1 34#include <linux/sched/task_stack.h>
60ffc30d 35#include <linux/syscalls.h>
589ee628 36#include <linux/mm_types.h>
60ffc30d
CM
37
38#include <asm/atomic.h>
9fb7410f 39#include <asm/bug.h>
1442b6ed 40#include <asm/debug-monitors.h>
60a1f02c 41#include <asm/esr.h>
9fb7410f 42#include <asm/insn.h>
60ffc30d 43#include <asm/traps.h>
a9ea0017 44#include <asm/stack_pointer.h>
60ffc30d
CM
45#include <asm/stacktrace.h>
46#include <asm/exception.h>
47#include <asm/system_misc.h>
7dd01aef 48#include <asm/sysreg.h>
60ffc30d
CM
49
50static const char *handler[]= {
51 "Synchronous Abort",
52 "IRQ",
53 "FIQ",
54 "Error"
55};
56
57int show_unhandled_signals = 1;
58
59/*
7ceb3a10 60 * Dump out the contents of some kernel memory nicely...
60ffc30d
CM
61 */
62static void dump_mem(const char *lvl, const char *str, unsigned long bottom,
7ceb3a10 63 unsigned long top)
60ffc30d
CM
64{
65 unsigned long first;
66 mm_segment_t fs;
67 int i;
68
69 /*
70 * We need to switch to kernel mode so that we can use __get_user
c5cea06b 71 * to safely read from kernel space.
60ffc30d
CM
72 */
73 fs = get_fs();
74 set_fs(KERNEL_DS);
75
76 printk("%s%s(0x%016lx to 0x%016lx)\n", lvl, str, bottom, top);
77
78 for (first = bottom & ~31; first < top; first += 32) {
79 unsigned long p;
80 char str[sizeof(" 12345678") * 8 + 1];
81
82 memset(str, ' ', sizeof(str));
83 str[sizeof(str) - 1] = '\0';
84
7ceb3a10
MR
85 for (p = first, i = 0; i < (32 / 8)
86 && p < top; i++, p += 8) {
60ffc30d 87 if (p >= bottom && p < top) {
e147ae6d
RT
88 unsigned long val;
89
7ceb3a10
MR
90 if (__get_user(val, (unsigned long *)p) == 0)
91 sprintf(str + i * 17, " %016lx", val);
92 else
93 sprintf(str + i * 17, " ????????????????");
60ffc30d
CM
94 }
95 }
96 printk("%s%04lx:%s\n", lvl, first & 0xffff, str);
97 }
98
99 set_fs(fs);
100}
101
9f93f3e9 102static void dump_backtrace_entry(unsigned long where)
60ffc30d 103{
9f93f3e9
JL
104 /*
105 * Note that 'where' can have a physical address, but it's not handled.
106 */
60ffc30d 107 print_ip_sym(where);
60ffc30d
CM
108}
109
c5cea06b 110static void __dump_instr(const char *lvl, struct pt_regs *regs)
60ffc30d
CM
111{
112 unsigned long addr = instruction_pointer(regs);
60ffc30d
CM
113 char str[sizeof("00000000 ") * 5 + 2 + 1], *p = str;
114 int i;
115
60ffc30d
CM
116 for (i = -4; i < 1; i++) {
117 unsigned int val, bad;
118
119 bad = __get_user(val, &((u32 *)addr)[i]);
120
121 if (!bad)
122 p += sprintf(p, i == 0 ? "(%08x) " : "%08x ", val);
123 else {
124 p += sprintf(p, "bad PC value");
125 break;
126 }
127 }
128 printk("%sCode: %s\n", lvl, str);
c5cea06b 129}
60ffc30d 130
c5cea06b
MR
131static void dump_instr(const char *lvl, struct pt_regs *regs)
132{
133 if (!user_mode(regs)) {
134 mm_segment_t fs = get_fs();
135 set_fs(KERNEL_DS);
136 __dump_instr(lvl, regs);
137 set_fs(fs);
138 } else {
139 __dump_instr(lvl, regs);
140 }
60ffc30d
CM
141}
142
143static void dump_backtrace(struct pt_regs *regs, struct task_struct *tsk)
144{
145 struct stackframe frame;
a80a0eb7 146 unsigned long irq_stack_ptr;
20380bb3 147 int skip;
60ffc30d 148
b5e7307d
MR
149 pr_debug("%s(regs = %p tsk = %p)\n", __func__, regs, tsk);
150
151 if (!tsk)
152 tsk = current;
153
9bbd4c56
MR
154 if (!try_get_task_stack(tsk))
155 return;
156
a80a0eb7
YS
157 /*
158 * Switching between stacks is valid when tracing current and in
159 * non-preemptible context.
160 */
161 if (tsk == current && !preemptible())
162 irq_stack_ptr = IRQ_STACK_PTR(smp_processor_id());
163 else
164 irq_stack_ptr = 0;
165
20380bb3 166 if (tsk == current) {
60ffc30d 167 frame.fp = (unsigned long)__builtin_frame_address(0);
2128df14 168 frame.sp = current_stack_pointer;
60ffc30d
CM
169 frame.pc = (unsigned long)dump_backtrace;
170 } else {
171 /*
172 * task blocked in __switch_to
173 */
174 frame.fp = thread_saved_fp(tsk);
175 frame.sp = thread_saved_sp(tsk);
176 frame.pc = thread_saved_pc(tsk);
177 }
20380bb3
AT
178#ifdef CONFIG_FUNCTION_GRAPH_TRACER
179 frame.graph = tsk->curr_ret_stack;
180#endif
60ffc30d 181
20380bb3 182 skip = !!regs;
c9cd0ed9 183 printk("Call trace:\n");
60ffc30d
CM
184 while (1) {
185 unsigned long where = frame.pc;
9f93f3e9 186 unsigned long stack;
60ffc30d
CM
187 int ret;
188
20380bb3
AT
189 /* skip until specified stack frame */
190 if (!skip) {
191 dump_backtrace_entry(where);
192 } else if (frame.fp == regs->regs[29]) {
193 skip = 0;
194 /*
195 * Mostly, this is the case where this function is
196 * called in panic/abort. As exception handler's
197 * stack frame does not contain the corresponding pc
198 * at which an exception has taken place, use regs->pc
199 * instead.
200 */
201 dump_backtrace_entry(regs->pc);
202 }
fe13f95b 203 ret = unwind_frame(tsk, &frame);
60ffc30d
CM
204 if (ret < 0)
205 break;
9f93f3e9 206 stack = frame.sp;
132cd887
AT
207 if (in_exception_text(where)) {
208 /*
209 * If we switched to the irq_stack before calling this
210 * exception handler, then the pt_regs will be on the
211 * task stack. The easiest way to tell is if the large
212 * pt_regs would overlap with the end of the irq_stack.
213 */
214 if (stack < irq_stack_ptr &&
215 (stack + sizeof(struct pt_regs)) > irq_stack_ptr)
216 stack = IRQ_STACK_TO_TASK_STACK(irq_stack_ptr);
217
9f93f3e9 218 dump_mem("", "Exception stack", stack,
7ceb3a10 219 stack + sizeof(struct pt_regs));
132cd887 220 }
60ffc30d 221 }
9bbd4c56
MR
222
223 put_task_stack(tsk);
60ffc30d
CM
224}
225
60ffc30d
CM
226void show_stack(struct task_struct *tsk, unsigned long *sp)
227{
228 dump_backtrace(NULL, tsk);
229 barrier();
230}
231
232#ifdef CONFIG_PREEMPT
233#define S_PREEMPT " PREEMPT"
234#else
235#define S_PREEMPT ""
236#endif
60ffc30d 237#define S_SMP " SMP"
60ffc30d 238
876e7a38 239static int __die(const char *str, int err, struct pt_regs *regs)
60ffc30d 240{
876e7a38 241 struct task_struct *tsk = current;
60ffc30d
CM
242 static int die_counter;
243 int ret;
244
245 pr_emerg("Internal error: %s: %x [#%d]" S_PREEMPT S_SMP "\n",
246 str, err, ++die_counter);
247
248 /* trap and error numbers are mostly meaningless on ARM */
249 ret = notify_die(DIE_OOPS, str, regs, err, 0, SIGSEGV);
250 if (ret == NOTIFY_STOP)
251 return ret;
252
253 print_modules();
254 __show_regs(regs);
255 pr_emerg("Process %.*s (pid: %d, stack limit = 0x%p)\n",
876e7a38
MR
256 TASK_COMM_LEN, tsk->comm, task_pid_nr(tsk),
257 end_of_stack(tsk));
60ffc30d 258
7ceb3a10 259 if (!user_mode(regs)) {
60ffc30d 260 dump_mem(KERN_EMERG, "Stack: ", regs->sp,
7ceb3a10 261 THREAD_SIZE + (unsigned long)task_stack_page(tsk));
60ffc30d
CM
262 dump_backtrace(regs, tsk);
263 dump_instr(KERN_EMERG, regs);
264 }
265
266 return ret;
267}
268
269static DEFINE_RAW_SPINLOCK(die_lock);
270
271/*
272 * This function is protected against re-entrancy.
273 */
274void die(const char *str, struct pt_regs *regs, int err)
275{
60ffc30d
CM
276 int ret;
277
278 oops_enter();
279
280 raw_spin_lock_irq(&die_lock);
281 console_verbose();
282 bust_spinlocks(1);
876e7a38 283 ret = __die(str, err, regs);
60ffc30d 284
876e7a38 285 if (regs && kexec_should_crash(current))
60ffc30d
CM
286 crash_kexec(regs);
287
288 bust_spinlocks(0);
373d4d09 289 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
60ffc30d
CM
290 raw_spin_unlock_irq(&die_lock);
291 oops_exit();
292
293 if (in_interrupt())
294 panic("Fatal exception in interrupt");
295 if (panic_on_oops)
296 panic("Fatal exception");
297 if (ret != NOTIFY_STOP)
298 do_exit(SIGSEGV);
299}
300
301void arm64_notify_die(const char *str, struct pt_regs *regs,
302 struct siginfo *info, int err)
303{
9141300a
CM
304 if (user_mode(regs)) {
305 current->thread.fault_address = 0;
306 current->thread.fault_code = err;
60ffc30d 307 force_sig_info(info->si_signo, info, current);
9141300a 308 } else {
60ffc30d 309 die(str, regs, err);
9141300a 310 }
60ffc30d
CM
311}
312
9b79f52d
PA
313static LIST_HEAD(undef_hook);
314static DEFINE_RAW_SPINLOCK(undef_lock);
315
316void register_undef_hook(struct undef_hook *hook)
317{
318 unsigned long flags;
319
320 raw_spin_lock_irqsave(&undef_lock, flags);
321 list_add(&hook->node, &undef_hook);
322 raw_spin_unlock_irqrestore(&undef_lock, flags);
323}
324
325void unregister_undef_hook(struct undef_hook *hook)
326{
327 unsigned long flags;
328
329 raw_spin_lock_irqsave(&undef_lock, flags);
330 list_del(&hook->node);
331 raw_spin_unlock_irqrestore(&undef_lock, flags);
332}
333
334static int call_undef_hook(struct pt_regs *regs)
335{
336 struct undef_hook *hook;
337 unsigned long flags;
338 u32 instr;
339 int (*fn)(struct pt_regs *regs, u32 instr) = NULL;
340 void __user *pc = (void __user *)instruction_pointer(regs);
341
342 if (!user_mode(regs))
343 return 1;
344
345 if (compat_thumb_mode(regs)) {
346 /* 16-bit Thumb instruction */
347 if (get_user(instr, (u16 __user *)pc))
348 goto exit;
349 instr = le16_to_cpu(instr);
350 if (aarch32_insn_is_wide(instr)) {
351 u32 instr2;
352
353 if (get_user(instr2, (u16 __user *)(pc + 2)))
354 goto exit;
355 instr2 = le16_to_cpu(instr2);
356 instr = (instr << 16) | instr2;
357 }
358 } else {
359 /* 32-bit ARM instruction */
360 if (get_user(instr, (u32 __user *)pc))
361 goto exit;
362 instr = le32_to_cpu(instr);
363 }
364
365 raw_spin_lock_irqsave(&undef_lock, flags);
366 list_for_each_entry(hook, &undef_hook, node)
367 if ((instr & hook->instr_mask) == hook->instr_val &&
368 (regs->pstate & hook->pstate_mask) == hook->pstate_val)
369 fn = hook->fn;
370
371 raw_spin_unlock_irqrestore(&undef_lock, flags);
372exit:
373 return fn ? fn(regs, instr) : 1;
374}
375
390bf177
AP
376static void force_signal_inject(int signal, int code, struct pt_regs *regs,
377 unsigned long address)
60ffc30d
CM
378{
379 siginfo_t info;
380 void __user *pc = (void __user *)instruction_pointer(regs);
390bf177
AP
381 const char *desc;
382
383 switch (signal) {
384 case SIGILL:
385 desc = "undefined instruction";
386 break;
387 case SIGSEGV:
388 desc = "illegal memory access";
389 break;
390 default:
391 desc = "bad mode";
392 break;
393 }
394
395 if (unhandled_signal(current, signal) &&
396 show_unhandled_signals_ratelimited()) {
397 pr_info("%s[%d]: %s: pc=%p\n",
398 current->comm, task_pid_nr(current), desc, pc);
399 dump_instr(KERN_INFO, regs);
400 }
401
402 info.si_signo = signal;
403 info.si_errno = 0;
404 info.si_code = code;
405 info.si_addr = pc;
406
407 arm64_notify_die(desc, regs, &info, 0);
408}
409
410/*
411 * Set up process info to signal segmentation fault - called on access error.
412 */
413void arm64_notify_segfault(struct pt_regs *regs, unsigned long addr)
414{
415 int code;
416
417 down_read(&current->mm->mmap_sem);
418 if (find_vma(current->mm, addr) == NULL)
419 code = SEGV_MAPERR;
420 else
421 code = SEGV_ACCERR;
422 up_read(&current->mm->mmap_sem);
60ffc30d 423
390bf177
AP
424 force_signal_inject(SIGSEGV, code, regs, addr);
425}
426
427asmlinkage void __exception do_undefinstr(struct pt_regs *regs)
428{
60ffc30d 429 /* check for AArch32 breakpoint instructions */
1442b6ed 430 if (!aarch32_break_handler(regs))
60ffc30d 431 return;
60ffc30d 432
9b79f52d
PA
433 if (call_undef_hook(regs) == 0)
434 return;
435
390bf177 436 force_signal_inject(SIGILL, ILL_ILLOPC, regs, 0);
60ffc30d
CM
437}
438
2a6dcb2b 439int cpu_enable_cache_maint_trap(void *__unused)
7dd01aef
AP
440{
441 config_sctlr_el1(SCTLR_EL1_UCI, 0);
2a6dcb2b 442 return 0;
7dd01aef
AP
443}
444
445#define __user_cache_maint(insn, address, res) \
39bc88e5 446 if (untagged_addr(address) >= user_addr_max()) { \
87261d19 447 res = -EFAULT; \
39bc88e5
CM
448 } else { \
449 uaccess_ttbr0_enable(); \
87261d19
AP
450 asm volatile ( \
451 "1: " insn ", %1\n" \
452 " mov %w0, #0\n" \
453 "2:\n" \
454 " .pushsection .fixup,\"ax\"\n" \
455 " .align 2\n" \
456 "3: mov %w0, %w2\n" \
457 " b 2b\n" \
458 " .popsection\n" \
459 _ASM_EXTABLE(1b, 3b) \
460 : "=r" (res) \
39bc88e5
CM
461 : "r" (address), "i" (-EFAULT)); \
462 uaccess_ttbr0_disable(); \
463 }
7dd01aef 464
9dbd5bb2 465static void user_cache_maint_handler(unsigned int esr, struct pt_regs *regs)
7dd01aef
AP
466{
467 unsigned long address;
9dbd5bb2
SP
468 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
469 int crm = (esr & ESR_ELx_SYS64_ISS_CRM_MASK) >> ESR_ELx_SYS64_ISS_CRM_SHIFT;
470 int ret = 0;
7dd01aef 471
8b6e70fc 472 address = pt_regs_read_reg(regs, rt);
7dd01aef 473
9dbd5bb2
SP
474 switch (crm) {
475 case ESR_ELx_SYS64_ISS_CRM_DC_CVAU: /* DC CVAU, gets promoted */
476 __user_cache_maint("dc civac", address, ret);
477 break;
478 case ESR_ELx_SYS64_ISS_CRM_DC_CVAC: /* DC CVAC, gets promoted */
479 __user_cache_maint("dc civac", address, ret);
480 break;
481 case ESR_ELx_SYS64_ISS_CRM_DC_CIVAC: /* DC CIVAC */
482 __user_cache_maint("dc civac", address, ret);
483 break;
484 case ESR_ELx_SYS64_ISS_CRM_IC_IVAU: /* IC IVAU */
485 __user_cache_maint("ic ivau", address, ret);
486 break;
487 default:
7dd01aef
AP
488 force_signal_inject(SIGILL, ILL_ILLOPC, regs, 0);
489 return;
490 }
491
492 if (ret)
493 arm64_notify_segfault(regs, address);
494 else
495 regs->pc += 4;
496}
497
116c81f4
SP
498static void ctr_read_handler(unsigned int esr, struct pt_regs *regs)
499{
500 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
8b6e70fc
MR
501 unsigned long val = arm64_ftr_reg_user_value(&arm64_ftr_reg_ctrel0);
502
503 pt_regs_write_reg(regs, rt, val);
116c81f4 504
116c81f4
SP
505 regs->pc += 4;
506}
507
6126ce05
MZ
508static void cntvct_read_handler(unsigned int esr, struct pt_regs *regs)
509{
510 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
511
512 pt_regs_write_reg(regs, rt, arch_counter_get_cntvct());
513 regs->pc += 4;
514}
515
9dbd5bb2
SP
516struct sys64_hook {
517 unsigned int esr_mask;
518 unsigned int esr_val;
519 void (*handler)(unsigned int esr, struct pt_regs *regs);
520};
521
522static struct sys64_hook sys64_hooks[] = {
523 {
524 .esr_mask = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_MASK,
525 .esr_val = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_VAL,
526 .handler = user_cache_maint_handler,
527 },
116c81f4
SP
528 {
529 /* Trap read access to CTR_EL0 */
530 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
531 .esr_val = ESR_ELx_SYS64_ISS_SYS_CTR_READ,
532 .handler = ctr_read_handler,
533 },
6126ce05
MZ
534 {
535 /* Trap read access to CNTVCT_EL0 */
536 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
537 .esr_val = ESR_ELx_SYS64_ISS_SYS_CNTVCT,
538 .handler = cntvct_read_handler,
539 },
9dbd5bb2
SP
540 {},
541};
542
543asmlinkage void __exception do_sysinstr(unsigned int esr, struct pt_regs *regs)
544{
545 struct sys64_hook *hook;
546
547 for (hook = sys64_hooks; hook->handler; hook++)
548 if ((hook->esr_mask & esr) == hook->esr_val) {
549 hook->handler(esr, regs);
550 return;
551 }
552
49f6cba6
MR
553 /*
554 * New SYS instructions may previously have been undefined at EL0. Fall
555 * back to our usual undefined instruction handler so that we handle
556 * these consistently.
557 */
558 do_undefinstr(regs);
9dbd5bb2
SP
559}
560
60ffc30d
CM
561long compat_arm_syscall(struct pt_regs *regs);
562
563asmlinkage long do_ni_syscall(struct pt_regs *regs)
564{
565#ifdef CONFIG_COMPAT
566 long ret;
567 if (is_compat_task()) {
568 ret = compat_arm_syscall(regs);
569 if (ret != -ENOSYS)
570 return ret;
571 }
572#endif
573
86dca36e 574 if (show_unhandled_signals_ratelimited()) {
60ffc30d
CM
575 pr_info("%s[%d]: syscall %d\n", current->comm,
576 task_pid_nr(current), (int)regs->syscallno);
577 dump_instr("", regs);
578 if (user_mode(regs))
579 __show_regs(regs);
580 }
581
582 return sys_ni_syscall();
583}
584
60a1f02c
MR
585static const char *esr_class_str[] = {
586 [0 ... ESR_ELx_EC_MAX] = "UNRECOGNIZED EC",
587 [ESR_ELx_EC_UNKNOWN] = "Unknown/Uncategorized",
588 [ESR_ELx_EC_WFx] = "WFI/WFE",
589 [ESR_ELx_EC_CP15_32] = "CP15 MCR/MRC",
590 [ESR_ELx_EC_CP15_64] = "CP15 MCRR/MRRC",
591 [ESR_ELx_EC_CP14_MR] = "CP14 MCR/MRC",
592 [ESR_ELx_EC_CP14_LS] = "CP14 LDC/STC",
593 [ESR_ELx_EC_FP_ASIMD] = "ASIMD",
594 [ESR_ELx_EC_CP10_ID] = "CP10 MRC/VMRS",
595 [ESR_ELx_EC_CP14_64] = "CP14 MCRR/MRRC",
596 [ESR_ELx_EC_ILL] = "PSTATE.IL",
597 [ESR_ELx_EC_SVC32] = "SVC (AArch32)",
598 [ESR_ELx_EC_HVC32] = "HVC (AArch32)",
599 [ESR_ELx_EC_SMC32] = "SMC (AArch32)",
600 [ESR_ELx_EC_SVC64] = "SVC (AArch64)",
601 [ESR_ELx_EC_HVC64] = "HVC (AArch64)",
602 [ESR_ELx_EC_SMC64] = "SMC (AArch64)",
603 [ESR_ELx_EC_SYS64] = "MSR/MRS (AArch64)",
604 [ESR_ELx_EC_IMP_DEF] = "EL3 IMP DEF",
605 [ESR_ELx_EC_IABT_LOW] = "IABT (lower EL)",
606 [ESR_ELx_EC_IABT_CUR] = "IABT (current EL)",
607 [ESR_ELx_EC_PC_ALIGN] = "PC Alignment",
608 [ESR_ELx_EC_DABT_LOW] = "DABT (lower EL)",
609 [ESR_ELx_EC_DABT_CUR] = "DABT (current EL)",
610 [ESR_ELx_EC_SP_ALIGN] = "SP Alignment",
611 [ESR_ELx_EC_FP_EXC32] = "FP (AArch32)",
612 [ESR_ELx_EC_FP_EXC64] = "FP (AArch64)",
613 [ESR_ELx_EC_SERROR] = "SError",
614 [ESR_ELx_EC_BREAKPT_LOW] = "Breakpoint (lower EL)",
615 [ESR_ELx_EC_BREAKPT_CUR] = "Breakpoint (current EL)",
616 [ESR_ELx_EC_SOFTSTP_LOW] = "Software Step (lower EL)",
617 [ESR_ELx_EC_SOFTSTP_CUR] = "Software Step (current EL)",
618 [ESR_ELx_EC_WATCHPT_LOW] = "Watchpoint (lower EL)",
619 [ESR_ELx_EC_WATCHPT_CUR] = "Watchpoint (current EL)",
620 [ESR_ELx_EC_BKPT32] = "BKPT (AArch32)",
621 [ESR_ELx_EC_VECTOR32] = "Vector catch (AArch32)",
622 [ESR_ELx_EC_BRK64] = "BRK (AArch64)",
623};
624
625const char *esr_get_class_string(u32 esr)
626{
275f344b 627 return esr_class_str[ESR_ELx_EC(esr)];
60a1f02c
MR
628}
629
60ffc30d 630/*
7d9e8f71
MR
631 * bad_mode handles the impossible case in the exception vector. This is always
632 * fatal.
60ffc30d
CM
633 */
634asmlinkage void bad_mode(struct pt_regs *regs, int reason, unsigned int esr)
635{
636 console_verbose();
637
8051f4d1
MR
638 pr_crit("Bad mode in %s handler detected on CPU%d, code 0x%08x -- %s\n",
639 handler[reason], smp_processor_id(), esr,
640 esr_get_class_string(esr));
7d9e8f71
MR
641
642 die("Oops - bad mode", regs, 0);
643 local_irq_disable();
644 panic("bad mode");
645}
646
647/*
648 * bad_el0_sync handles unexpected, but potentially recoverable synchronous
649 * exceptions taken from EL0. Unlike bad_mode, this returns.
650 */
651asmlinkage void bad_el0_sync(struct pt_regs *regs, int reason, unsigned int esr)
652{
653 siginfo_t info;
654 void __user *pc = (void __user *)instruction_pointer(regs);
655 console_verbose();
656
657 pr_crit("Bad EL0 synchronous exception detected on CPU%d, code 0x%08x -- %s\n",
658 smp_processor_id(), esr, esr_get_class_string(esr));
9955ac47
MR
659 __show_regs(regs);
660
661 info.si_signo = SIGILL;
662 info.si_errno = 0;
663 info.si_code = ILL_ILLOPC;
664 info.si_addr = pc;
60ffc30d 665
7d9e8f71
MR
666 current->thread.fault_address = 0;
667 current->thread.fault_code = 0;
668
669 force_sig_info(info.si_signo, &info, current);
60ffc30d
CM
670}
671
672void __pte_error(const char *file, int line, unsigned long val)
673{
c9cd0ed9 674 pr_err("%s:%d: bad pte %016lx.\n", file, line, val);
60ffc30d
CM
675}
676
677void __pmd_error(const char *file, int line, unsigned long val)
678{
c9cd0ed9 679 pr_err("%s:%d: bad pmd %016lx.\n", file, line, val);
60ffc30d
CM
680}
681
c79b954b
JL
682void __pud_error(const char *file, int line, unsigned long val)
683{
c9cd0ed9 684 pr_err("%s:%d: bad pud %016lx.\n", file, line, val);
c79b954b
JL
685}
686
60ffc30d
CM
687void __pgd_error(const char *file, int line, unsigned long val)
688{
c9cd0ed9 689 pr_err("%s:%d: bad pgd %016lx.\n", file, line, val);
60ffc30d
CM
690}
691
9fb7410f
DM
692/* GENERIC_BUG traps */
693
694int is_valid_bugaddr(unsigned long addr)
695{
696 /*
697 * bug_handler() only called for BRK #BUG_BRK_IMM.
698 * So the answer is trivial -- any spurious instances with no
699 * bug table entry will be rejected by report_bug() and passed
700 * back to the debug-monitors code and handled as a fatal
701 * unexpected debug exception.
702 */
703 return 1;
704}
705
706static int bug_handler(struct pt_regs *regs, unsigned int esr)
707{
708 if (user_mode(regs))
709 return DBG_HOOK_ERROR;
710
711 switch (report_bug(regs->pc, regs)) {
712 case BUG_TRAP_TYPE_BUG:
713 die("Oops - BUG", regs, 0);
714 break;
715
716 case BUG_TRAP_TYPE_WARN:
a4653228
DM
717 /* Ideally, report_bug() should backtrace for us... but no. */
718 dump_backtrace(regs, NULL);
9fb7410f
DM
719 break;
720
721 default:
722 /* unknown/unrecognised bug trap type */
723 return DBG_HOOK_ERROR;
724 }
725
726 /* If thread survives, skip over the BUG instruction and continue: */
727 regs->pc += AARCH64_INSN_SIZE; /* skip BRK and resume */
728 return DBG_HOOK_HANDLED;
729}
730
731static struct break_hook bug_break_hook = {
732 .esr_val = 0xf2000000 | BUG_BRK_IMM,
733 .esr_mask = 0xffffffff,
734 .fn = bug_handler,
735};
736
737/*
738 * Initial handler for AArch64 BRK exceptions
739 * This handler only used until debug_traps_init().
740 */
741int __init early_brk64(unsigned long addr, unsigned int esr,
742 struct pt_regs *regs)
743{
744 return bug_handler(regs, esr) != DBG_HOOK_HANDLED;
745}
746
747/* This registration must happen early, before debug_traps_init(). */
60ffc30d
CM
748void __init trap_init(void)
749{
9fb7410f 750 register_break_hook(&bug_break_hook);
60ffc30d 751}