]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/blackfin/Kconfig
Blackfin: bf526-ezbrd: set SPI flash resources to SST device
[mirror_ubuntu-bionic-kernel.git] / arch / blackfin / Kconfig
CommitLineData
1394f032
BW
1#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
53f8a252 6mainmenu "Blackfin Kernel Configuration"
1394f032
BW
7
8config MMU
bac7d89e 9 def_bool n
1394f032
BW
10
11config FPU
bac7d89e 12 def_bool n
1394f032
BW
13
14config RWSEM_GENERIC_SPINLOCK
bac7d89e 15 def_bool y
1394f032
BW
16
17config RWSEM_XCHGADD_ALGORITHM
bac7d89e 18 def_bool n
1394f032
BW
19
20config BLACKFIN
bac7d89e 21 def_bool y
1ee76d7e 22 select HAVE_FUNCTION_GRAPH_TRACER
1c873be7 23 select HAVE_FUNCTION_TRACER
ec7748b5 24 select HAVE_IDE
538067c8
MF
25 select HAVE_KERNEL_GZIP
26 select HAVE_KERNEL_BZIP2
27 select HAVE_KERNEL_LZMA
42d4b839 28 select HAVE_OPROFILE
a4f0b32c 29 select ARCH_WANT_OPTIONAL_GPIOLIB
1394f032 30
70f12567
MF
31config GENERIC_BUG
32 def_bool y
33 depends on BUG
34
e3defffe 35config ZONE_DMA
bac7d89e 36 def_bool y
e3defffe 37
1394f032 38config GENERIC_FIND_NEXT_BIT
bac7d89e 39 def_bool y
1394f032
BW
40
41config GENERIC_HWEIGHT
bac7d89e 42 def_bool y
1394f032
BW
43
44config GENERIC_HARDIRQS
bac7d89e 45 def_bool y
1394f032
BW
46
47config GENERIC_IRQ_PROBE
bac7d89e 48 def_bool y
1394f032 49
b2d1583f 50config GENERIC_GPIO
bac7d89e 51 def_bool y
1394f032
BW
52
53config FORCE_MAX_ZONEORDER
54 int
55 default "14"
56
57config GENERIC_CALIBRATE_DELAY
bac7d89e 58 def_bool y
1394f032 59
6fa68e7a
MF
60config LOCKDEP_SUPPORT
61 def_bool y
62
c7b412f4
MF
63config STACKTRACE_SUPPORT
64 def_bool y
65
8f86001f
MF
66config TRACE_IRQFLAGS_SUPPORT
67 def_bool y
1394f032 68
1394f032 69source "init/Kconfig"
dc52ddc0 70
1394f032
BW
71source "kernel/Kconfig.preempt"
72
dc52ddc0
MH
73source "kernel/Kconfig.freezer"
74
1394f032
BW
75menu "Blackfin Processor Options"
76
77comment "Processor and Board Settings"
78
79choice
80 prompt "CPU"
81 default BF533
82
2f6f4bcd
BW
83config BF512
84 bool "BF512"
85 help
86 BF512 Processor Support.
87
88config BF514
89 bool "BF514"
90 help
91 BF514 Processor Support.
92
93config BF516
94 bool "BF516"
95 help
96 BF516 Processor Support.
97
98config BF518
99 bool "BF518"
100 help
101 BF518 Processor Support.
102
59003145
MH
103config BF522
104 bool "BF522"
105 help
106 BF522 Processor Support.
107
1545a111
MF
108config BF523
109 bool "BF523"
110 help
111 BF523 Processor Support.
112
113config BF524
114 bool "BF524"
115 help
116 BF524 Processor Support.
117
59003145
MH
118config BF525
119 bool "BF525"
120 help
121 BF525 Processor Support.
122
1545a111
MF
123config BF526
124 bool "BF526"
125 help
126 BF526 Processor Support.
127
59003145
MH
128config BF527
129 bool "BF527"
130 help
131 BF527 Processor Support.
132
1394f032
BW
133config BF531
134 bool "BF531"
135 help
136 BF531 Processor Support.
137
138config BF532
139 bool "BF532"
140 help
141 BF532 Processor Support.
142
143config BF533
144 bool "BF533"
145 help
146 BF533 Processor Support.
147
148config BF534
149 bool "BF534"
150 help
151 BF534 Processor Support.
152
153config BF536
154 bool "BF536"
155 help
156 BF536 Processor Support.
157
158config BF537
159 bool "BF537"
160 help
161 BF537 Processor Support.
162
dc26aec2
MH
163config BF538
164 bool "BF538"
165 help
166 BF538 Processor Support.
167
168config BF539
169 bool "BF539"
170 help
171 BF539 Processor Support.
172
24a07a12
RH
173config BF542
174 bool "BF542"
175 help
176 BF542 Processor Support.
177
2f89c063
MF
178config BF542M
179 bool "BF542m"
180 help
181 BF542 Processor Support.
182
24a07a12
RH
183config BF544
184 bool "BF544"
185 help
186 BF544 Processor Support.
187
2f89c063
MF
188config BF544M
189 bool "BF544m"
190 help
191 BF544 Processor Support.
192
7c7fd170
MF
193config BF547
194 bool "BF547"
195 help
196 BF547 Processor Support.
197
2f89c063
MF
198config BF547M
199 bool "BF547m"
200 help
201 BF547 Processor Support.
202
24a07a12
RH
203config BF548
204 bool "BF548"
205 help
206 BF548 Processor Support.
207
2f89c063
MF
208config BF548M
209 bool "BF548m"
210 help
211 BF548 Processor Support.
212
24a07a12
RH
213config BF549
214 bool "BF549"
215 help
216 BF549 Processor Support.
217
2f89c063
MF
218config BF549M
219 bool "BF549m"
220 help
221 BF549 Processor Support.
222
1394f032
BW
223config BF561
224 bool "BF561"
225 help
cd88b4dc 226 BF561 Processor Support.
1394f032
BW
227
228endchoice
229
46fa5eec
GY
230config SMP
231 depends on BF561
9b9bfded 232 select GENERIC_TIME
46fa5eec
GY
233 bool "Symmetric multi-processing support"
234 ---help---
235 This enables support for systems with more than one CPU,
236 like the dual core BF561. If you have a system with only one
237 CPU, say N. If you have a system with more than one CPU, say Y.
238
239 If you don't know what to do here, say N.
240
241config NR_CPUS
242 int
243 depends on SMP
244 default 2 if BF561
245
246config IRQ_PER_CPU
247 bool
248 depends on SMP
249 default y
250
0c0497c2
MF
251config BF_REV_MIN
252 int
2f89c063 253 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
0c0497c2 254 default 2 if (BF537 || BF536 || BF534)
2f89c063 255 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
2f6f4bcd 256 default 4 if (BF538 || BF539)
0c0497c2
MF
257
258config BF_REV_MAX
259 int
2f89c063
MF
260 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
261 default 3 if (BF537 || BF536 || BF534 || BF54xM)
2f6f4bcd 262 default 5 if (BF561 || BF538 || BF539)
0c0497c2
MF
263 default 6 if (BF533 || BF532 || BF531)
264
1394f032
BW
265choice
266 prompt "Silicon Rev"
f8b55651
MF
267 default BF_REV_0_0 if (BF51x || BF52x)
268 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
2f89c063 269 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
24a07a12
RH
270
271config BF_REV_0_0
272 bool "0.0"
2f89c063 273 depends on (BF51x || BF52x || (BF54x && !BF54xM))
59003145
MH
274
275config BF_REV_0_1
d07f4380 276 bool "0.1"
2f89c063 277 depends on (BF52x || (BF54x && !BF54xM))
1394f032
BW
278
279config BF_REV_0_2
280 bool "0.2"
2f89c063 281 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
1394f032
BW
282
283config BF_REV_0_3
284 bool "0.3"
2f89c063 285 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
1394f032
BW
286
287config BF_REV_0_4
288 bool "0.4"
dc26aec2 289 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032
BW
290
291config BF_REV_0_5
292 bool "0.5"
dc26aec2 293 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032 294
49f7253c
MF
295config BF_REV_0_6
296 bool "0.6"
297 depends on (BF533 || BF532 || BF531)
298
de3025f4
JZ
299config BF_REV_ANY
300 bool "any"
301
302config BF_REV_NONE
303 bool "none"
304
1394f032
BW
305endchoice
306
2f6f4bcd
BW
307config BF51x
308 bool
309 depends on (BF512 || BF514 || BF516 || BF518)
310 default y
311
59003145
MH
312config BF52x
313 bool
1545a111 314 depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
59003145
MH
315 default y
316
24a07a12
RH
317config BF53x
318 bool
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
320 default y
321
2f89c063
MF
322config BF54xM
323 bool
324 depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
325 default y
326
24a07a12
RH
327config BF54x
328 bool
2f89c063 329 depends on (BF542 || BF544 || BF547 || BF548 || BF549 || BF54xM)
24a07a12
RH
330 default y
331
1394f032
BW
332config MEM_GENERIC_BOARD
333 bool
334 depends on GENERIC_BOARD
335 default y
336
337config MEM_MT48LC64M4A2FB_7E
338 bool
339 depends on (BFIN533_STAMP)
340 default y
341
342config MEM_MT48LC16M16A2TG_75
343 bool
344 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
ab472a04 345 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM \
9db144fe 346 || H8606_HVSISTEMAS || BFIN527_BLUETECHNIX_CM)
1394f032
BW
347 default y
348
349config MEM_MT48LC32M8A2_75
350 bool
dc26aec2 351 depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
1394f032
BW
352 default y
353
354config MEM_MT48LC8M32B2B5_7
355 bool
356 depends on (BFIN561_BLUETECHNIX_CM)
357 default y
358
59003145
MH
359config MEM_MT48LC32M16A2TG_75
360 bool
8cc7117e 361 depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP || BFIN526_EZBRD)
59003145
MH
362 default y
363
4934540d
SZ
364config MEM_MT48LC32M8A2_75
365 bool
366 depends on (BFIN518F_EZBRD)
367 default y
368
2f6f4bcd 369source "arch/blackfin/mach-bf518/Kconfig"
59003145 370source "arch/blackfin/mach-bf527/Kconfig"
1394f032
BW
371source "arch/blackfin/mach-bf533/Kconfig"
372source "arch/blackfin/mach-bf561/Kconfig"
373source "arch/blackfin/mach-bf537/Kconfig"
dc26aec2 374source "arch/blackfin/mach-bf538/Kconfig"
24a07a12 375source "arch/blackfin/mach-bf548/Kconfig"
1394f032
BW
376
377menu "Board customizations"
378
379config CMDLINE_BOOL
380 bool "Default bootloader kernel arguments"
381
382config CMDLINE
383 string "Initial kernel command string"
384 depends on CMDLINE_BOOL
385 default "console=ttyBF0,57600"
386 help
387 If you don't have a boot loader capable of passing a command line string
388 to the kernel, you may specify one here. As a minimum, you should specify
389 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
390
5f004c20
MF
391config BOOT_LOAD
392 hex "Kernel load address for booting"
393 default "0x1000"
394 range 0x1000 0x20000000
395 help
396 This option allows you to set the load address of the kernel.
397 This can be useful if you are on a board which has a small amount
398 of memory or you wish to reserve some memory at the beginning of
399 the address space.
400
401 Note that you need to keep this value above 4k (0x1000) as this
402 memory region is used to capture NULL pointer references as well
403 as some core kernel functions.
404
8cc7117e
MH
405config ROM_BASE
406 hex "Kernel ROM Base"
86249911 407 depends on ROMKERNEL
8cc7117e
MH
408 default "0x20040000"
409 range 0x20000000 0x20400000 if !(BF54x || BF561)
410 range 0x20000000 0x30000000 if (BF54x || BF561)
411 help
412
f16295e7 413comment "Clock/PLL Setup"
1394f032
BW
414
415config CLKIN_HZ
2fb6cb41 416 int "Frequency of the crystal on the board in Hz"
d0cb9b4e 417 default "10000000" if BFIN532_IP0X
1394f032 418 default "11059200" if BFIN533_STAMP
d0cb9b4e
MF
419 default "24576000" if PNAV10
420 default "25000000" # most people use this
1394f032 421 default "27000000" if BFIN533_EZKIT
1394f032 422 default "30000000" if BFIN561_EZKIT
1394f032
BW
423 help
424 The frequency of CLKIN crystal oscillator on the board in Hz.
2fb6cb41
SZ
425 Warning: This value should match the crystal on the board. Otherwise,
426 peripherals won't work properly.
1394f032 427
f16295e7
RG
428config BFIN_KERNEL_CLOCK
429 bool "Re-program Clocks while Kernel boots?"
430 default n
431 help
432 This option decides if kernel clocks are re-programed from the
433 bootloader settings. If the clocks are not set, the SDRAM settings
434 are also not changed, and the Bootloader does 100% of the hardware
435 configuration.
436
437config PLL_BYPASS
e4e9a7ad
MF
438 bool "Bypass PLL"
439 depends on BFIN_KERNEL_CLOCK
440 default n
f16295e7
RG
441
442config CLKIN_HALF
443 bool "Half Clock In"
444 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
445 default n
446 help
447 If this is set the clock will be divided by 2, before it goes to the PLL.
448
449config VCO_MULT
450 int "VCO Multiplier"
451 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
452 range 1 64
453 default "22" if BFIN533_EZKIT
454 default "45" if BFIN533_STAMP
dc26aec2 455 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
f16295e7 456 default "22" if BFIN533_BLUETECHNIX_CM
9db144fe 457 default "20" if (BFIN537_BLUETECHNIX_CM || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
f16295e7 458 default "20" if BFIN561_EZKIT
2f6f4bcd 459 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
f16295e7
RG
460 help
461 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
462 PLL Frequency = (Crystal Frequency) * (this setting)
463
464choice
465 prompt "Core Clock Divider"
466 depends on BFIN_KERNEL_CLOCK
467 default CCLK_DIV_1
468 help
469 This sets the frequency of the core. It can be 1, 2, 4 or 8
470 Core Frequency = (PLL frequency) / (this setting)
471
472config CCLK_DIV_1
473 bool "1"
474
475config CCLK_DIV_2
476 bool "2"
477
478config CCLK_DIV_4
479 bool "4"
480
481config CCLK_DIV_8
482 bool "8"
483endchoice
484
485config SCLK_DIV
486 int "System Clock Divider"
487 depends on BFIN_KERNEL_CLOCK
488 range 1 15
5f004c20 489 default 5
f16295e7
RG
490 help
491 This sets the frequency of the system clock (including SDRAM or DDR).
492 This can be between 1 and 15
493 System Clock = (PLL frequency) / (this setting)
494
5f004c20
MF
495choice
496 prompt "DDR SDRAM Chip Type"
497 depends on BFIN_KERNEL_CLOCK
498 depends on BF54x
499 default MEM_MT46V32M16_5B
500
501config MEM_MT46V32M16_6T
502 bool "MT46V32M16_6T"
503
504config MEM_MT46V32M16_5B
505 bool "MT46V32M16_5B"
506endchoice
507
73feb5c0
MH
508choice
509 prompt "DDR/SDRAM Timing"
510 depends on BFIN_KERNEL_CLOCK
511 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
512 help
513 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
514 The calculated SDRAM timing parameters may not be 100%
515 accurate - This option is therefore marked experimental.
516
517config BFIN_KERNEL_CLOCK_MEMINIT_CALC
518 bool "Calculate Timings (EXPERIMENTAL)"
519 depends on EXPERIMENTAL
520
521config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
522 bool "Provide accurate Timings based on target SCLK"
523 help
524 Please consult the Blackfin Hardware Reference Manuals as well
525 as the memory device datasheet.
526 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
527endchoice
528
529menu "Memory Init Control"
530 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
531
532config MEM_DDRCTL0
533 depends on BF54x
534 hex "DDRCTL0"
535 default 0x0
536
537config MEM_DDRCTL1
538 depends on BF54x
539 hex "DDRCTL1"
540 default 0x0
541
542config MEM_DDRCTL2
543 depends on BF54x
544 hex "DDRCTL2"
545 default 0x0
546
547config MEM_EBIU_DDRQUE
548 depends on BF54x
549 hex "DDRQUE"
550 default 0x0
551
552config MEM_SDRRC
553 depends on !BF54x
554 hex "SDRRC"
555 default 0x0
556
557config MEM_SDGCTL
558 depends on !BF54x
559 hex "SDGCTL"
560 default 0x0
561endmenu
562
f16295e7
RG
563#
564# Max & Min Speeds for various Chips
565#
566config MAX_VCO_HZ
567 int
2f6f4bcd
BW
568 default 400000000 if BF512
569 default 400000000 if BF514
570 default 400000000 if BF516
571 default 400000000 if BF518
f16295e7 572 default 600000000 if BF522
1545a111
MF
573 default 400000000 if BF523
574 default 400000000 if BF524
f16295e7 575 default 600000000 if BF525
1545a111 576 default 400000000 if BF526
f16295e7
RG
577 default 600000000 if BF527
578 default 400000000 if BF531
579 default 400000000 if BF532
580 default 750000000 if BF533
581 default 500000000 if BF534
582 default 400000000 if BF536
583 default 600000000 if BF537
f72eecb9
RG
584 default 533333333 if BF538
585 default 533333333 if BF539
f16295e7 586 default 600000000 if BF542
f72eecb9 587 default 533333333 if BF544
1545a111
MF
588 default 600000000 if BF547
589 default 600000000 if BF548
f72eecb9 590 default 533333333 if BF549
f16295e7
RG
591 default 600000000 if BF561
592
593config MIN_VCO_HZ
594 int
595 default 50000000
596
597config MAX_SCLK_HZ
598 int
f72eecb9 599 default 133333333
f16295e7
RG
600
601config MIN_SCLK_HZ
602 int
603 default 27000000
604
605comment "Kernel Timer/Scheduler"
606
607source kernel/Kconfig.hz
608
8b5f79f9
VM
609config GENERIC_TIME
610 bool "Generic time"
611 default y
612
613config GENERIC_CLOCKEVENTS
614 bool "Generic clock events"
615 depends on GENERIC_TIME
616 default y
617
1fa9be72
GY
618choice
619 prompt "Kernel Tick Source"
620 depends on GENERIC_CLOCKEVENTS
621 default TICKSOURCE_CORETMR
622
623config TICKSOURCE_GPTMR0
624 bool "Gptimer0 (SCLK domain)"
625 select BFIN_GPTIMERS
626 depends on !IPIPE
627
628config TICKSOURCE_CORETMR
629 bool "Core timer (CCLK domain)"
630
631endchoice
632
8b5f79f9 633config CYCLES_CLOCKSOURCE
1fa9be72 634 bool "Use 'CYCLES' as a clocksource"
8b5f79f9
VM
635 depends on GENERIC_CLOCKEVENTS
636 depends on !BFIN_SCRATCH_REG_CYCLES
1fa9be72 637 depends on !SMP
8b5f79f9
VM
638 help
639 If you say Y here, you will enable support for using the 'cycles'
640 registers as a clock source. Doing so means you will be unable to
641 safely write to the 'cycles' register during runtime. You will
642 still be able to read it (such as for performance monitoring), but
643 writing the registers will most likely crash the kernel.
644
1fa9be72
GY
645config GPTMR0_CLOCKSOURCE
646 bool "Use GPTimer0 as a clocksource (higher rating)"
647 depends on GENERIC_CLOCKEVENTS
648 depends on !TICKSOURCE_GPTMR0
649
8b5f79f9
VM
650source kernel/time/Kconfig
651
5f004c20 652comment "Misc"
971d5bc4 653
f0b5d12f
MF
654choice
655 prompt "Blackfin Exception Scratch Register"
656 default BFIN_SCRATCH_REG_RETN
657 help
658 Select the resource to reserve for the Exception handler:
659 - RETN: Non-Maskable Interrupt (NMI)
660 - RETE: Exception Return (JTAG/ICE)
661 - CYCLES: Performance counter
662
663 If you are unsure, please select "RETN".
664
665config BFIN_SCRATCH_REG_RETN
666 bool "RETN"
667 help
668 Use the RETN register in the Blackfin exception handler
669 as a stack scratch register. This means you cannot
670 safely use NMI on the Blackfin while running Linux, but
671 you can debug the system with a JTAG ICE and use the
672 CYCLES performance registers.
673
674 If you are unsure, please select "RETN".
675
676config BFIN_SCRATCH_REG_RETE
677 bool "RETE"
678 help
679 Use the RETE register in the Blackfin exception handler
680 as a stack scratch register. This means you cannot
681 safely use a JTAG ICE while debugging a Blackfin board,
682 but you can safely use the CYCLES performance registers
683 and the NMI.
684
685 If you are unsure, please select "RETN".
686
687config BFIN_SCRATCH_REG_CYCLES
688 bool "CYCLES"
689 help
690 Use the CYCLES register in the Blackfin exception handler
691 as a stack scratch register. This means you cannot
692 safely use the CYCLES performance registers on a Blackfin
693 board at anytime, but you can debug the system with a JTAG
694 ICE and use the NMI.
695
696 If you are unsure, please select "RETN".
697
698endchoice
699
1394f032
BW
700endmenu
701
702
703menu "Blackfin Kernel Optimizations"
46fa5eec 704 depends on !SMP
1394f032 705
1394f032
BW
706comment "Memory Optimizations"
707
708config I_ENTRY_L1
709 bool "Locate interrupt entry code in L1 Memory"
710 default y
711 help
01dd2fbf
ML
712 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
713 into L1 instruction memory. (less latency)
1394f032
BW
714
715config EXCPT_IRQ_SYSC_L1
01dd2fbf 716 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
1394f032
BW
717 default y
718 help
01dd2fbf 719 If enabled, the entire ASM lowlevel exception and interrupt entry code
cfefe3c6 720 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
01dd2fbf 721 (less latency)
1394f032
BW
722
723config DO_IRQ_L1
724 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
725 default y
726 help
01dd2fbf
ML
727 If enabled, the frequently called do_irq dispatcher function is linked
728 into L1 instruction memory. (less latency)
1394f032
BW
729
730config CORE_TIMER_IRQ_L1
731 bool "Locate frequently called timer_interrupt() function in L1 Memory"
732 default y
733 help
01dd2fbf
ML
734 If enabled, the frequently called timer_interrupt() function is linked
735 into L1 instruction memory. (less latency)
1394f032
BW
736
737config IDLE_L1
738 bool "Locate frequently idle function in L1 Memory"
739 default y
740 help
01dd2fbf
ML
741 If enabled, the frequently called idle function is linked
742 into L1 instruction memory. (less latency)
1394f032
BW
743
744config SCHEDULE_L1
745 bool "Locate kernel schedule function in L1 Memory"
746 default y
747 help
01dd2fbf
ML
748 If enabled, the frequently called kernel schedule is linked
749 into L1 instruction memory. (less latency)
1394f032
BW
750
751config ARITHMETIC_OPS_L1
752 bool "Locate kernel owned arithmetic functions in L1 Memory"
753 default y
754 help
01dd2fbf
ML
755 If enabled, arithmetic functions are linked
756 into L1 instruction memory. (less latency)
1394f032
BW
757
758config ACCESS_OK_L1
759 bool "Locate access_ok function in L1 Memory"
760 default y
761 help
01dd2fbf
ML
762 If enabled, the access_ok function is linked
763 into L1 instruction memory. (less latency)
1394f032
BW
764
765config MEMSET_L1
766 bool "Locate memset function in L1 Memory"
767 default y
768 help
01dd2fbf
ML
769 If enabled, the memset function is linked
770 into L1 instruction memory. (less latency)
1394f032
BW
771
772config MEMCPY_L1
773 bool "Locate memcpy function in L1 Memory"
774 default y
775 help
01dd2fbf
ML
776 If enabled, the memcpy function is linked
777 into L1 instruction memory. (less latency)
1394f032
BW
778
779config SYS_BFIN_SPINLOCK_L1
780 bool "Locate sys_bfin_spinlock function in L1 Memory"
781 default y
782 help
01dd2fbf
ML
783 If enabled, sys_bfin_spinlock function is linked
784 into L1 instruction memory. (less latency)
1394f032
BW
785
786config IP_CHECKSUM_L1
787 bool "Locate IP Checksum function in L1 Memory"
788 default n
789 help
01dd2fbf
ML
790 If enabled, the IP Checksum function is linked
791 into L1 instruction memory. (less latency)
1394f032
BW
792
793config CACHELINE_ALIGNED_L1
794 bool "Locate cacheline_aligned data to L1 Data Memory"
157cc5aa
MH
795 default y if !BF54x
796 default n if BF54x
1394f032
BW
797 depends on !BF531
798 help
692105b8 799 If enabled, cacheline_aligned data is linked
01dd2fbf 800 into L1 data memory. (less latency)
1394f032
BW
801
802config SYSCALL_TAB_L1
803 bool "Locate Syscall Table L1 Data Memory"
804 default n
805 depends on !BF531
806 help
01dd2fbf
ML
807 If enabled, the Syscall LUT is linked
808 into L1 data memory. (less latency)
1394f032
BW
809
810config CPLB_SWITCH_TAB_L1
811 bool "Locate CPLB Switch Tables L1 Data Memory"
812 default n
813 depends on !BF531
814 help
01dd2fbf
ML
815 If enabled, the CPLB Switch Tables are linked
816 into L1 data memory. (less latency)
1394f032 817
ca87b7ad
GY
818config APP_STACK_L1
819 bool "Support locating application stack in L1 Scratch Memory"
820 default y
821 help
822 If enabled the application stack can be located in L1
823 scratch memory (less latency).
824
825 Currently only works with FLAT binaries.
826
6ad2b84c
MF
827config EXCEPTION_L1_SCRATCH
828 bool "Locate exception stack in L1 Scratch Memory"
829 default n
f82e0a0c 830 depends on !APP_STACK_L1
6ad2b84c
MF
831 help
832 Whenever an exception occurs, use the L1 Scratch memory for
833 stack storage. You cannot place the stacks of FLAT binaries
834 in L1 when using this option.
835
836 If you don't use L1 Scratch, then you should say Y here.
837
251383c7
RG
838comment "Speed Optimizations"
839config BFIN_INS_LOWOVERHEAD
840 bool "ins[bwl] low overhead, higher interrupt latency"
841 default y
842 help
843 Reads on the Blackfin are speculative. In Blackfin terms, this means
844 they can be interrupted at any time (even after they have been issued
845 on to the external bus), and re-issued after the interrupt occurs.
846 For memory - this is not a big deal, since memory does not change if
847 it sees a read.
848
849 If a FIFO is sitting on the end of the read, it will see two reads,
850 when the core only sees one since the FIFO receives both the read
851 which is cancelled (and not delivered to the core) and the one which
852 is re-issued (which is delivered to the core).
853
854 To solve this, interrupts are turned off before reads occur to
855 I/O space. This option controls which the overhead/latency of
856 controlling interrupts during this time
857 "n" turns interrupts off every read
858 (higher overhead, but lower interrupt latency)
859 "y" turns interrupts off every loop
860 (low overhead, but longer interrupt latency)
861
862 default behavior is to leave this set to on (type "Y"). If you are experiencing
863 interrupt latency issues, it is safe and OK to turn this off.
864
1394f032
BW
865endmenu
866
1394f032
BW
867choice
868 prompt "Kernel executes from"
869 help
870 Choose the memory type that the kernel will be running in.
871
872config RAMKERNEL
873 bool "RAM"
874 help
875 The kernel will be resident in RAM when running.
876
877config ROMKERNEL
878 bool "ROM"
879 help
880 The kernel will be resident in FLASH/ROM when running.
881
882endchoice
883
884source "mm/Kconfig"
885
780431e3
MF
886config BFIN_GPTIMERS
887 tristate "Enable Blackfin General Purpose Timers API"
888 default n
889 help
890 Enable support for the General Purpose Timers API. If you
891 are unsure, say N.
892
893 To compile this driver as a module, choose M here: the module
4737f097 894 will be called gptimers.
780431e3 895
1394f032 896choice
d292b000 897 prompt "Uncached DMA region"
1394f032 898 default DMA_UNCACHED_1M
86ad7932
CC
899config DMA_UNCACHED_4M
900 bool "Enable 4M DMA region"
1394f032
BW
901config DMA_UNCACHED_2M
902 bool "Enable 2M DMA region"
903config DMA_UNCACHED_1M
904 bool "Enable 1M DMA region"
905config DMA_UNCACHED_NONE
906 bool "Disable DMA region"
907endchoice
908
909
910comment "Cache Support"
3bebca2d 911config BFIN_ICACHE
1394f032 912 bool "Enable ICACHE"
3bebca2d 913config BFIN_DCACHE
1394f032 914 bool "Enable DCACHE"
3bebca2d 915config BFIN_DCACHE_BANKA
1394f032 916 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
3bebca2d 917 depends on BFIN_DCACHE && !BF531
1394f032 918 default n
3bebca2d
RG
919config BFIN_ICACHE_LOCK
920 bool "Enable Instruction Cache Locking"
1394f032
BW
921
922choice
5ba76675 923 prompt "External memory cache policy"
3bebca2d 924 depends on BFIN_DCACHE
46fa5eec
GY
925 default BFIN_WB if !SMP
926 default BFIN_WT if SMP
3bebca2d 927config BFIN_WB
1394f032 928 bool "Write back"
46fa5eec 929 depends on !SMP
1394f032
BW
930 help
931 Write Back Policy:
932 Cached data will be written back to SDRAM only when needed.
933 This can give a nice increase in performance, but beware of
934 broken drivers that do not properly invalidate/flush their
935 cache.
936
937 Write Through Policy:
938 Cached data will always be written back to SDRAM when the
939 cache is updated. This is a completely safe setting, but
940 performance is worse than Write Back.
941
942 If you are unsure of the options and you want to be safe,
943 then go with Write Through.
944
3bebca2d 945config BFIN_WT
1394f032
BW
946 bool "Write through"
947 help
948 Write Back Policy:
949 Cached data will be written back to SDRAM only when needed.
950 This can give a nice increase in performance, but beware of
951 broken drivers that do not properly invalidate/flush their
952 cache.
953
954 Write Through Policy:
955 Cached data will always be written back to SDRAM when the
956 cache is updated. This is a completely safe setting, but
957 performance is worse than Write Back.
958
959 If you are unsure of the options and you want to be safe,
960 then go with Write Through.
961
962endchoice
963
5ba76675
GY
964choice
965 prompt "L2 SRAM cache policy"
966 depends on (BF54x || BF561)
967 default BFIN_L2_WT
968config BFIN_L2_WB
969 bool "Write back"
970 depends on !SMP
971
972config BFIN_L2_WT
973 bool "Write through"
974 depends on !SMP
975
976config BFIN_L2_NOT_CACHED
977 bool "Not cached"
978
979endchoice
f099f39a 980
b97b8a99
BS
981config MPU
982 bool "Enable the memory protection unit (EXPERIMENTAL)"
983 default n
984 help
985 Use the processor's MPU to protect applications from accessing
986 memory they do not own. This comes at a performance penalty
987 and is recommended only for debugging.
988
692105b8 989comment "Asynchronous Memory Configuration"
1394f032 990
ddf416b2 991menu "EBIU_AMGCTL Global Control"
1394f032
BW
992config C_AMCKEN
993 bool "Enable CLKOUT"
994 default y
995
996config C_CDPRIO
997 bool "DMA has priority over core for ext. accesses"
998 default n
999
1000config C_B0PEN
1001 depends on BF561
1002 bool "Bank 0 16 bit packing enable"
1003 default y
1004
1005config C_B1PEN
1006 depends on BF561
1007 bool "Bank 1 16 bit packing enable"
1008 default y
1009
1010config C_B2PEN
1011 depends on BF561
1012 bool "Bank 2 16 bit packing enable"
1013 default y
1014
1015config C_B3PEN
1016 depends on BF561
1017 bool "Bank 3 16 bit packing enable"
1018 default n
1019
1020choice
692105b8 1021 prompt "Enable Asynchronous Memory Banks"
1394f032
BW
1022 default C_AMBEN_ALL
1023
1024config C_AMBEN
1025 bool "Disable All Banks"
1026
1027config C_AMBEN_B0
1028 bool "Enable Bank 0"
1029
1030config C_AMBEN_B0_B1
1031 bool "Enable Bank 0 & 1"
1032
1033config C_AMBEN_B0_B1_B2
1034 bool "Enable Bank 0 & 1 & 2"
1035
1036config C_AMBEN_ALL
1037 bool "Enable All Banks"
1038endchoice
1039endmenu
1040
1041menu "EBIU_AMBCTL Control"
1042config BANK_0
c8342f87 1043 hex "Bank 0 (AMBCTL0.L)"
1394f032 1044 default 0x7BB0
c8342f87
MF
1045 help
1046 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1047 used to control the Asynchronous Memory Bank 0 settings.
1394f032
BW
1048
1049config BANK_1
c8342f87 1050 hex "Bank 1 (AMBCTL0.H)"
1394f032 1051 default 0x7BB0
197fba56 1052 default 0x5558 if BF54x
c8342f87
MF
1053 help
1054 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1055 used to control the Asynchronous Memory Bank 1 settings.
1394f032
BW
1056
1057config BANK_2
c8342f87 1058 hex "Bank 2 (AMBCTL1.L)"
1394f032 1059 default 0x7BB0
c8342f87
MF
1060 help
1061 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1062 used to control the Asynchronous Memory Bank 2 settings.
1394f032
BW
1063
1064config BANK_3
c8342f87 1065 hex "Bank 3 (AMBCTL1.H)"
1394f032 1066 default 0x99B3
c8342f87
MF
1067 help
1068 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1069 used to control the Asynchronous Memory Bank 3 settings.
1070
1394f032
BW
1071endmenu
1072
e40540b3
SZ
1073config EBIU_MBSCTLVAL
1074 hex "EBIU Bank Select Control Register"
1075 depends on BF54x
1076 default 0
1077
1078config EBIU_MODEVAL
1079 hex "Flash Memory Mode Control Register"
1080 depends on BF54x
1081 default 1
1082
1083config EBIU_FCTLVAL
1084 hex "Flash Memory Bank Control Register"
1085 depends on BF54x
1086 default 6
1394f032
BW
1087endmenu
1088
1089#############################################################################
1090menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1091
1092config PCI
1093 bool "PCI support"
a95ca3b2 1094 depends on BROKEN
1394f032
BW
1095 help
1096 Support for PCI bus.
1097
1098source "drivers/pci/Kconfig"
1099
1100config HOTPLUG
1101 bool "Support for hot-pluggable device"
1102 help
1103 Say Y here if you want to plug devices into your computer while
1104 the system is running, and be able to use them quickly. In many
1105 cases, the devices can likewise be unplugged at any time too.
1106
1107 One well known example of this is PCMCIA- or PC-cards, credit-card
1108 size devices such as network cards, modems or hard drives which are
1109 plugged into slots found on all modern laptop computers. Another
1110 example, used on modern desktops as well as laptops, is USB.
1111
a81792f6
JB
1112 Enable HOTPLUG and build a modular kernel. Get agent software
1113 (from <http://linux-hotplug.sourceforge.net/>) and install it.
1394f032
BW
1114 Then your kernel will automatically call out to a user mode "policy
1115 agent" (/sbin/hotplug) to load modules and set up software needed
1116 to use devices as you hotplug them.
1117
1118source "drivers/pcmcia/Kconfig"
1119
1120source "drivers/pci/hotplug/Kconfig"
1121
1122endmenu
1123
1124menu "Executable file formats"
1125
1126source "fs/Kconfig.binfmt"
1127
1128endmenu
1129
1130menu "Power management options"
1131source "kernel/power/Kconfig"
1132
f4cb5700
JB
1133config ARCH_SUSPEND_POSSIBLE
1134 def_bool y
1135 depends on !SMP
1136
1394f032 1137choice
1efc80b5 1138 prompt "Standby Power Saving Mode"
1394f032 1139 depends on PM
cfefe3c6
MH
1140 default PM_BFIN_SLEEP_DEEPER
1141config PM_BFIN_SLEEP_DEEPER
1142 bool "Sleep Deeper"
1143 help
1144 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1145 power dissipation by disabling the clock to the processor core (CCLK).
1146 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1147 to 0.85 V to provide the greatest power savings, while preserving the
1148 processor state.
1149 The PLL and system clock (SCLK) continue to operate at a very low
1150 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1151 the SDRAM is put into Self Refresh Mode. Typically an external event
1152 such as GPIO interrupt or RTC activity wakes up the processor.
1153 Various Peripherals such as UART, SPORT, PPI may not function as
1154 normal during Sleep Deeper, due to the reduced SCLK frequency.
1155 When in the sleep mode, system DMA access to L1 memory is not supported.
1156
1efc80b5
MH
1157 If unsure, select "Sleep Deeper".
1158
cfefe3c6
MH
1159config PM_BFIN_SLEEP
1160 bool "Sleep"
1161 help
1162 Sleep Mode (High Power Savings) - The sleep mode reduces power
1163 dissipation by disabling the clock to the processor core (CCLK).
1164 The PLL and system clock (SCLK), however, continue to operate in
1165 this mode. Typically an external event or RTC activity will wake
1efc80b5
MH
1166 up the processor. When in the sleep mode, system DMA access to L1
1167 memory is not supported.
1168
1169 If unsure, select "Sleep Deeper".
cfefe3c6 1170endchoice
1394f032 1171
1394f032 1172config PM_WAKEUP_BY_GPIO
1efc80b5 1173 bool "Allow Wakeup from Standby by GPIO"
ff19fed4 1174 depends on PM && !BF54x
1394f032
BW
1175
1176config PM_WAKEUP_GPIO_NUMBER
1efc80b5 1177 int "GPIO number"
1394f032
BW
1178 range 0 47
1179 depends on PM_WAKEUP_BY_GPIO
d1a3336e 1180 default 2
1394f032
BW
1181
1182choice
1183 prompt "GPIO Polarity"
1184 depends on PM_WAKEUP_BY_GPIO
1185 default PM_WAKEUP_GPIO_POLAR_H
1186config PM_WAKEUP_GPIO_POLAR_H
1187 bool "Active High"
1188config PM_WAKEUP_GPIO_POLAR_L
1189 bool "Active Low"
1190config PM_WAKEUP_GPIO_POLAR_EDGE_F
1191 bool "Falling EDGE"
1192config PM_WAKEUP_GPIO_POLAR_EDGE_R
1193 bool "Rising EDGE"
1194config PM_WAKEUP_GPIO_POLAR_EDGE_B
1195 bool "Both EDGE"
1196endchoice
1197
1efc80b5
MH
1198comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1199 depends on PM
1200
1efc80b5
MH
1201config PM_BFIN_WAKE_PH6
1202 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
2f6f4bcd 1203 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1efc80b5
MH
1204 default n
1205 help
1206 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1207
1efc80b5
MH
1208config PM_BFIN_WAKE_GP
1209 bool "Allow Wake-Up from GPIOs"
1210 depends on PM && BF54x
1211 default n
1212 help
1213 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
19986289
MH
1214 (all processors, except ADSP-BF549). This option sets
1215 the general-purpose wake-up enable (GPWE) control bit to enable
1216 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1217 On ADSP-BF549 this option enables the the same functionality on the
1218 /MRXON pin also PH7.
1219
1394f032
BW
1220endmenu
1221
1394f032
BW
1222menu "CPU Frequency scaling"
1223
1224source "drivers/cpufreq/Kconfig"
1225
5ad2ca5f
MH
1226config BFIN_CPU_FREQ
1227 bool
1228 depends on CPU_FREQ
1229 select CPU_FREQ_TABLE
1230 default y
1231
14b03204
MH
1232config CPU_VOLTAGE
1233 bool "CPU Voltage scaling"
73feb5c0 1234 depends on EXPERIMENTAL
14b03204
MH
1235 depends on CPU_FREQ
1236 default n
1237 help
1238 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1239 This option violates the PLL BYPASS recommendation in the Blackfin Processor
73feb5c0 1240 manuals. There is a theoretical risk that during VDDINT transitions
14b03204
MH
1241 the PLL may unlock.
1242
1394f032
BW
1243endmenu
1244
1394f032
BW
1245source "net/Kconfig"
1246
1247source "drivers/Kconfig"
1248
1249source "fs/Kconfig"
1250
74ce8322 1251source "arch/blackfin/Kconfig.debug"
1394f032
BW
1252
1253source "security/Kconfig"
1254
1255source "crypto/Kconfig"
1256
1257source "lib/Kconfig"