]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/blackfin/kernel/setup.c
Blackfin: drop dead flash_probe call
[mirror_ubuntu-zesty-kernel.git] / arch / blackfin / kernel / setup.c
CommitLineData
1394f032 1/*
550d5538 2 * arch/blackfin/kernel/setup.c
1394f032 3 *
550d5538 4 * Copyright 2004-2006 Analog Devices Inc.
1394f032 5 *
550d5538 6 * Enter bugs at http://blackfin.uclinux.org/
1394f032 7 *
550d5538 8 * Licensed under the GPL-2 or later.
1394f032
BW
9 */
10
11#include <linux/delay.h>
12#include <linux/console.h>
13#include <linux/bootmem.h>
14#include <linux/seq_file.h>
15#include <linux/cpu.h>
259fea42 16#include <linux/mm.h>
1394f032 17#include <linux/module.h>
1394f032 18#include <linux/tty.h>
856783b3 19#include <linux/pfn.h>
1394f032 20
79df1b69
MF
21#ifdef CONFIG_MTD_UCLINUX
22#include <linux/mtd/map.h>
1394f032
BW
23#include <linux/ext2_fs.h>
24#include <linux/cramfs_fs.h>
25#include <linux/romfs_fs.h>
79df1b69 26#endif
1394f032 27
3bebca2d 28#include <asm/cplb.h>
1394f032
BW
29#include <asm/cacheflush.h>
30#include <asm/blackfin.h>
31#include <asm/cplbinit.h>
1754a5d9 32#include <asm/div64.h>
8f65873e 33#include <asm/cpu.h>
7adfb58f 34#include <asm/fixed_code.h>
ce3afa1c 35#include <asm/early_printk.h>
1394f032 36
a9c59c27 37u16 _bfin_swrst;
d45118b1 38EXPORT_SYMBOL(_bfin_swrst);
a9c59c27 39
1394f032 40unsigned long memory_start, memory_end, physical_mem_end;
3132b586 41unsigned long _rambase, _ramstart, _ramend;
1394f032
BW
42unsigned long reserved_mem_dcache_on;
43unsigned long reserved_mem_icache_on;
44EXPORT_SYMBOL(memory_start);
45EXPORT_SYMBOL(memory_end);
46EXPORT_SYMBOL(physical_mem_end);
47EXPORT_SYMBOL(_ramend);
58c35bd3 48EXPORT_SYMBOL(reserved_mem_dcache_on);
1394f032
BW
49
50#ifdef CONFIG_MTD_UCLINUX
79df1b69 51extern struct map_info uclinux_ram_map;
1394f032
BW
52unsigned long memory_mtd_end, memory_mtd_start, mtd_size;
53unsigned long _ebss;
54EXPORT_SYMBOL(memory_mtd_end);
55EXPORT_SYMBOL(memory_mtd_start);
56EXPORT_SYMBOL(mtd_size);
57#endif
58
5e10b4a6 59char __initdata command_line[COMMAND_LINE_SIZE];
0c7a6b21
RG
60void __initdata *init_retx, *init_saved_retx, *init_saved_seqstat,
61 *init_saved_icplb_fault_addr, *init_saved_dcplb_fault_addr;
1394f032 62
856783b3
YL
63/* boot memmap, for parsing "memmap=" */
64#define BFIN_MEMMAP_MAX 128 /* number of entries in bfin_memmap */
65#define BFIN_MEMMAP_RAM 1
66#define BFIN_MEMMAP_RESERVED 2
af4c7d4b 67static struct bfin_memmap {
856783b3
YL
68 int nr_map;
69 struct bfin_memmap_entry {
70 unsigned long long addr; /* start of memory segment */
71 unsigned long long size;
72 unsigned long type;
73 } map[BFIN_MEMMAP_MAX];
74} bfin_memmap __initdata;
75
76/* for memmap sanitization */
77struct change_member {
78 struct bfin_memmap_entry *pentry; /* pointer to original entry */
79 unsigned long long addr; /* address for this change point */
80};
81static struct change_member change_point_list[2*BFIN_MEMMAP_MAX] __initdata;
82static struct change_member *change_point[2*BFIN_MEMMAP_MAX] __initdata;
83static struct bfin_memmap_entry *overlap_list[BFIN_MEMMAP_MAX] __initdata;
84static struct bfin_memmap_entry new_map[BFIN_MEMMAP_MAX] __initdata;
85
8f65873e
GY
86DEFINE_PER_CPU(struct blackfin_cpudata, cpu_data);
87
7f1e2f98
MF
88static int early_init_clkin_hz(char *buf);
89
3bebca2d 90#if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
8f65873e
GY
91void __init generate_cplb_tables(void)
92{
93 unsigned int cpu;
94
dbdf20db 95 generate_cplb_tables_all();
8f65873e
GY
96 /* Generate per-CPU I&D CPLB tables */
97 for (cpu = 0; cpu < num_possible_cpus(); ++cpu)
98 generate_cplb_tables_cpu(cpu);
99}
1394f032
BW
100#endif
101
8f65873e
GY
102void __cpuinit bfin_setup_caches(unsigned int cpu)
103{
3bebca2d 104#ifdef CONFIG_BFIN_ICACHE
8f65873e 105 bfin_icache_init(icplb_tbl[cpu]);
1394f032
BW
106#endif
107
3bebca2d 108#ifdef CONFIG_BFIN_DCACHE
8f65873e 109 bfin_dcache_init(dcplb_tbl[cpu]);
8f65873e
GY
110#endif
111
112 /*
113 * In cache coherence emulation mode, we need to have the
114 * D-cache enabled before running any atomic operation which
115 * might invove cache invalidation (i.e. spinlock, rwlock).
116 * So printk's are deferred until then.
117 */
118#ifdef CONFIG_BFIN_ICACHE
119 printk(KERN_INFO "Instruction Cache Enabled for CPU%u\n", cpu);
41ba653f
JZ
120 printk(KERN_INFO " External memory:"
121# ifdef CONFIG_BFIN_EXTMEM_ICACHEABLE
122 " cacheable"
123# else
124 " uncacheable"
125# endif
126 " in instruction cache\n");
127 if (L2_LENGTH)
128 printk(KERN_INFO " L2 SRAM :"
129# ifdef CONFIG_BFIN_L2_ICACHEABLE
130 " cacheable"
131# else
132 " uncacheable"
133# endif
134 " in instruction cache\n");
135
136#else
137 printk(KERN_INFO "Instruction Cache Disabled for CPU%u\n", cpu);
8f65873e 138#endif
41ba653f 139
8f65873e 140#ifdef CONFIG_BFIN_DCACHE
41ba653f
JZ
141 printk(KERN_INFO "Data Cache Enabled for CPU%u\n", cpu);
142 printk(KERN_INFO " External memory:"
143# if defined CONFIG_BFIN_EXTMEM_WRITEBACK
144 " cacheable (write-back)"
145# elif defined CONFIG_BFIN_EXTMEM_WRITETHROUGH
146 " cacheable (write-through)"
147# else
148 " uncacheable"
149# endif
150 " in data cache\n");
151 if (L2_LENGTH)
152 printk(KERN_INFO " L2 SRAM :"
153# if defined CONFIG_BFIN_L2_WRITEBACK
154 " cacheable (write-back)"
155# elif defined CONFIG_BFIN_L2_WRITETHROUGH
156 " cacheable (write-through)"
157# else
158 " uncacheable"
1394f032 159# endif
41ba653f
JZ
160 " in data cache\n");
161#else
162 printk(KERN_INFO "Data Cache Disabled for CPU%u\n", cpu);
1394f032
BW
163#endif
164}
165
8f65873e
GY
166void __cpuinit bfin_setup_cpudata(unsigned int cpu)
167{
168 struct blackfin_cpudata *cpudata = &per_cpu(cpu_data, cpu);
169
170 cpudata->idle = current;
171 cpudata->loops_per_jiffy = loops_per_jiffy;
8f65873e
GY
172 cpudata->imemctl = bfin_read_IMEM_CONTROL();
173 cpudata->dmemctl = bfin_read_DMEM_CONTROL();
174}
175
176void __init bfin_cache_init(void)
177{
178#if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
179 generate_cplb_tables();
180#endif
181 bfin_setup_caches(0);
182}
183
5b04f271 184void __init bfin_relocate_l1_mem(void)
1394f032
BW
185{
186 unsigned long l1_code_length;
187 unsigned long l1_data_a_length;
188 unsigned long l1_data_b_length;
262c3825 189 unsigned long l2_length;
1394f032 190
fecbd736
RG
191 /*
192 * due to the ALIGN(4) in the arch/blackfin/kernel/vmlinux.lds.S
193 * we know that everything about l1 text/data is nice and aligned,
194 * so copy by 4 byte chunks, and don't worry about overlapping
195 * src/dest.
196 *
197 * We can't use the dma_memcpy functions, since they can call
198 * scheduler functions which might be in L1 :( and core writes
199 * into L1 instruction cause bad access errors, so we are stuck,
200 * we are required to use DMA, but can't use the common dma
201 * functions. We can't use memcpy either - since that might be
202 * going to be in the relocated L1
203 */
204
dd3dd384
MF
205 blackfin_dma_early_init();
206
fecbd736 207 /* if necessary, copy _stext_l1 to _etext_l1 to L1 instruction SRAM */
1394f032 208 l1_code_length = _etext_l1 - _stext_l1;
fecbd736
RG
209 if (l1_code_length)
210 early_dma_memcpy(_stext_l1, _l1_lma_start, l1_code_length);
1394f032 211
fecbd736 212 /* if necessary, copy _sdata_l1 to _sbss_l1 to L1 data bank A SRAM */
3b1f26a5 213 l1_data_a_length = _sbss_l1 - _sdata_l1;
fecbd736
RG
214 if (l1_data_a_length)
215 early_dma_memcpy(_sdata_l1, _l1_lma_start + l1_code_length, l1_data_a_length);
1394f032 216
fecbd736 217 /* if necessary, copy _sdata_b_l1 to _sbss_b_l1 to L1 data bank B SRAM */
3b1f26a5 218 l1_data_b_length = _sbss_b_l1 - _sdata_b_l1;
fecbd736
RG
219 if (l1_data_b_length)
220 early_dma_memcpy(_sdata_b_l1, _l1_lma_start + l1_code_length +
1394f032 221 l1_data_a_length, l1_data_b_length);
262c3825 222
fecbd736
RG
223 early_dma_memcpy_done();
224
225 /* if necessary, copy _stext_l2 to _edata_l2 to L2 SRAM */
07aa7be5 226 if (L2_LENGTH != 0) {
3b1f26a5 227 l2_length = _sbss_l2 - _stext_l2;
fecbd736
RG
228 if (l2_length)
229 memcpy(_stext_l2, _l2_lma_start, l2_length);
07aa7be5 230 }
1394f032
BW
231}
232
856783b3
YL
233/* add_memory_region to memmap */
234static void __init add_memory_region(unsigned long long start,
235 unsigned long long size, int type)
236{
237 int i;
238
239 i = bfin_memmap.nr_map;
240
241 if (i == BFIN_MEMMAP_MAX) {
242 printk(KERN_ERR "Ooops! Too many entries in the memory map!\n");
243 return;
244 }
245
246 bfin_memmap.map[i].addr = start;
247 bfin_memmap.map[i].size = size;
248 bfin_memmap.map[i].type = type;
249 bfin_memmap.nr_map++;
250}
251
252/*
253 * Sanitize the boot memmap, removing overlaps.
254 */
255static int __init sanitize_memmap(struct bfin_memmap_entry *map, int *pnr_map)
256{
257 struct change_member *change_tmp;
258 unsigned long current_type, last_type;
259 unsigned long long last_addr;
260 int chgidx, still_changing;
261 int overlap_entries;
262 int new_entry;
263 int old_nr, new_nr, chg_nr;
264 int i;
265
266 /*
267 Visually we're performing the following (1,2,3,4 = memory types)
268
269 Sample memory map (w/overlaps):
270 ____22__________________
271 ______________________4_
272 ____1111________________
273 _44_____________________
274 11111111________________
275 ____________________33__
276 ___________44___________
277 __________33333_________
278 ______________22________
279 ___________________2222_
280 _________111111111______
281 _____________________11_
282 _________________4______
283
284 Sanitized equivalent (no overlap):
285 1_______________________
286 _44_____________________
287 ___1____________________
288 ____22__________________
289 ______11________________
290 _________1______________
291 __________3_____________
292 ___________44___________
293 _____________33_________
294 _______________2________
295 ________________1_______
296 _________________4______
297 ___________________2____
298 ____________________33__
299 ______________________4_
300 */
301 /* if there's only one memory region, don't bother */
302 if (*pnr_map < 2)
303 return -1;
304
305 old_nr = *pnr_map;
306
307 /* bail out if we find any unreasonable addresses in memmap */
308 for (i = 0; i < old_nr; i++)
309 if (map[i].addr + map[i].size < map[i].addr)
310 return -1;
311
312 /* create pointers for initial change-point information (for sorting) */
313 for (i = 0; i < 2*old_nr; i++)
314 change_point[i] = &change_point_list[i];
315
316 /* record all known change-points (starting and ending addresses),
317 omitting those that are for empty memory regions */
318 chgidx = 0;
8f65873e 319 for (i = 0; i < old_nr; i++) {
856783b3
YL
320 if (map[i].size != 0) {
321 change_point[chgidx]->addr = map[i].addr;
322 change_point[chgidx++]->pentry = &map[i];
323 change_point[chgidx]->addr = map[i].addr + map[i].size;
324 change_point[chgidx++]->pentry = &map[i];
325 }
326 }
8f65873e 327 chg_nr = chgidx; /* true number of change-points */
856783b3
YL
328
329 /* sort change-point list by memory addresses (low -> high) */
330 still_changing = 1;
8f65873e 331 while (still_changing) {
856783b3 332 still_changing = 0;
8f65873e 333 for (i = 1; i < chg_nr; i++) {
856783b3
YL
334 /* if <current_addr> > <last_addr>, swap */
335 /* or, if current=<start_addr> & last=<end_addr>, swap */
336 if ((change_point[i]->addr < change_point[i-1]->addr) ||
337 ((change_point[i]->addr == change_point[i-1]->addr) &&
338 (change_point[i]->addr == change_point[i]->pentry->addr) &&
339 (change_point[i-1]->addr != change_point[i-1]->pentry->addr))
340 ) {
341 change_tmp = change_point[i];
342 change_point[i] = change_point[i-1];
343 change_point[i-1] = change_tmp;
344 still_changing = 1;
345 }
346 }
347 }
348
349 /* create a new memmap, removing overlaps */
8f65873e
GY
350 overlap_entries = 0; /* number of entries in the overlap table */
351 new_entry = 0; /* index for creating new memmap entries */
352 last_type = 0; /* start with undefined memory type */
353 last_addr = 0; /* start with 0 as last starting address */
856783b3
YL
354 /* loop through change-points, determining affect on the new memmap */
355 for (chgidx = 0; chgidx < chg_nr; chgidx++) {
356 /* keep track of all overlapping memmap entries */
357 if (change_point[chgidx]->addr == change_point[chgidx]->pentry->addr) {
358 /* add map entry to overlap list (> 1 entry implies an overlap) */
359 overlap_list[overlap_entries++] = change_point[chgidx]->pentry;
360 } else {
361 /* remove entry from list (order independent, so swap with last) */
362 for (i = 0; i < overlap_entries; i++) {
363 if (overlap_list[i] == change_point[chgidx]->pentry)
364 overlap_list[i] = overlap_list[overlap_entries-1];
365 }
366 overlap_entries--;
367 }
368 /* if there are overlapping entries, decide which "type" to use */
369 /* (larger value takes precedence -- 1=usable, 2,3,4,4+=unusable) */
370 current_type = 0;
371 for (i = 0; i < overlap_entries; i++)
372 if (overlap_list[i]->type > current_type)
373 current_type = overlap_list[i]->type;
374 /* continue building up new memmap based on this information */
8f65873e 375 if (current_type != last_type) {
856783b3
YL
376 if (last_type != 0) {
377 new_map[new_entry].size =
378 change_point[chgidx]->addr - last_addr;
379 /* move forward only if the new size was non-zero */
380 if (new_map[new_entry].size != 0)
381 if (++new_entry >= BFIN_MEMMAP_MAX)
8f65873e 382 break; /* no more space left for new entries */
856783b3
YL
383 }
384 if (current_type != 0) {
385 new_map[new_entry].addr = change_point[chgidx]->addr;
386 new_map[new_entry].type = current_type;
387 last_addr = change_point[chgidx]->addr;
388 }
389 last_type = current_type;
390 }
391 }
8f65873e 392 new_nr = new_entry; /* retain count for new entries */
856783b3 393
8f65873e 394 /* copy new mapping into original location */
856783b3
YL
395 memcpy(map, new_map, new_nr*sizeof(struct bfin_memmap_entry));
396 *pnr_map = new_nr;
397
398 return 0;
399}
400
401static void __init print_memory_map(char *who)
402{
403 int i;
404
405 for (i = 0; i < bfin_memmap.nr_map; i++) {
406 printk(KERN_DEBUG " %s: %016Lx - %016Lx ", who,
407 bfin_memmap.map[i].addr,
408 bfin_memmap.map[i].addr + bfin_memmap.map[i].size);
409 switch (bfin_memmap.map[i].type) {
410 case BFIN_MEMMAP_RAM:
ad361c98
JP
411 printk(KERN_CONT "(usable)\n");
412 break;
856783b3 413 case BFIN_MEMMAP_RESERVED:
ad361c98
JP
414 printk(KERN_CONT "(reserved)\n");
415 break;
416 default:
417 printk(KERN_CONT "type %lu\n", bfin_memmap.map[i].type);
418 break;
856783b3
YL
419 }
420 }
421}
422
423static __init int parse_memmap(char *arg)
424{
425 unsigned long long start_at, mem_size;
426
427 if (!arg)
428 return -EINVAL;
429
430 mem_size = memparse(arg, &arg);
431 if (*arg == '@') {
432 start_at = memparse(arg+1, &arg);
433 add_memory_region(start_at, mem_size, BFIN_MEMMAP_RAM);
434 } else if (*arg == '$') {
435 start_at = memparse(arg+1, &arg);
436 add_memory_region(start_at, mem_size, BFIN_MEMMAP_RESERVED);
437 }
438
439 return 0;
440}
441
1394f032
BW
442/*
443 * Initial parsing of the command line. Currently, we support:
444 * - Controlling the linux memory size: mem=xxx[KMG]
445 * - Controlling the physical memory size: max_mem=xxx[KMG][$][#]
446 * $ -> reserved memory is dcacheable
447 * # -> reserved memory is icacheable
856783b3
YL
448 * - "memmap=XXX[KkmM][@][$]XXX[KkmM]" defines a memory region
449 * @ from <start> to <start>+<mem>, type RAM
450 * $ from <start> to <start>+<mem>, type RESERVED
1394f032
BW
451 */
452static __init void parse_cmdline_early(char *cmdline_p)
453{
454 char c = ' ', *to = cmdline_p;
455 unsigned int memsize;
456 for (;;) {
457 if (c == ' ') {
1394f032
BW
458 if (!memcmp(to, "mem=", 4)) {
459 to += 4;
460 memsize = memparse(to, &to);
461 if (memsize)
462 _ramend = memsize;
463
464 } else if (!memcmp(to, "max_mem=", 8)) {
465 to += 8;
466 memsize = memparse(to, &to);
467 if (memsize) {
468 physical_mem_end = memsize;
469 if (*to != ' ') {
470 if (*to == '$'
471 || *(to + 1) == '$')
8f65873e 472 reserved_mem_dcache_on = 1;
1394f032
BW
473 if (*to == '#'
474 || *(to + 1) == '#')
8f65873e 475 reserved_mem_icache_on = 1;
1394f032
BW
476 }
477 }
7f1e2f98
MF
478 } else if (!memcmp(to, "clkin_hz=", 9)) {
479 to += 9;
480 early_init_clkin_hz(to);
bd854c07 481#ifdef CONFIG_EARLY_PRINTK
ce3afa1c
RG
482 } else if (!memcmp(to, "earlyprintk=", 12)) {
483 to += 12;
484 setup_early_printk(to);
bd854c07 485#endif
856783b3
YL
486 } else if (!memcmp(to, "memmap=", 7)) {
487 to += 7;
488 parse_memmap(to);
1394f032 489 }
1394f032
BW
490 }
491 c = *(to++);
492 if (!c)
493 break;
494 }
495}
496
856783b3
YL
497/*
498 * Setup memory defaults from user config.
499 * The physical memory layout looks like:
500 *
501 * [_rambase, _ramstart]: kernel image
502 * [memory_start, memory_end]: dynamic memory managed by kernel
503 * [memory_end, _ramend]: reserved memory
3094c981 504 * [memory_mtd_start(memory_end),
856783b3
YL
505 * memory_mtd_start + mtd_size]: rootfs (if any)
506 * [_ramend - DMA_UNCACHED_REGION,
507 * _ramend]: uncached DMA region
508 * [_ramend, physical_mem_end]: memory not managed by kernel
856783b3 509 */
8f65873e 510static __init void memory_setup(void)
1394f032 511{
c0eab3b7
MF
512#ifdef CONFIG_MTD_UCLINUX
513 unsigned long mtd_phys = 0;
514#endif
515
856783b3 516 _rambase = (unsigned long)_stext;
b7627acc 517 _ramstart = (unsigned long)_end;
1394f032 518
856783b3
YL
519 if (DMA_UNCACHED_REGION > (_ramend - _ramstart)) {
520 console_init();
d8804adf 521 panic("DMA region exceeds memory limit: %lu.",
856783b3 522 _ramend - _ramstart);
1aafd909 523 }
1394f032
BW
524 memory_end = _ramend - DMA_UNCACHED_REGION;
525
b97b8a99 526#ifdef CONFIG_MPU
8f65873e 527 /* Round up to multiple of 4MB */
b97b8a99
BS
528 memory_start = (_ramstart + 0x3fffff) & ~0x3fffff;
529#else
1394f032 530 memory_start = PAGE_ALIGN(_ramstart);
b97b8a99 531#endif
1394f032
BW
532
533#if defined(CONFIG_MTD_UCLINUX)
534 /* generic memory mapped MTD driver */
535 memory_mtd_end = memory_end;
536
537 mtd_phys = _ramstart;
538 mtd_size = PAGE_ALIGN(*((unsigned long *)(mtd_phys + 8)));
539
540# if defined(CONFIG_EXT2_FS) || defined(CONFIG_EXT3_FS)
541 if (*((unsigned short *)(mtd_phys + 0x438)) == EXT2_SUPER_MAGIC)
542 mtd_size =
543 PAGE_ALIGN(*((unsigned long *)(mtd_phys + 0x404)) << 10);
544# endif
545
546# if defined(CONFIG_CRAMFS)
547 if (*((unsigned long *)(mtd_phys)) == CRAMFS_MAGIC)
548 mtd_size = PAGE_ALIGN(*((unsigned long *)(mtd_phys + 0x4)));
549# endif
550
551# if defined(CONFIG_ROMFS_FS)
552 if (((unsigned long *)mtd_phys)[0] == ROMSB_WORD0
553 && ((unsigned long *)mtd_phys)[1] == ROMSB_WORD1)
554 mtd_size =
555 PAGE_ALIGN(be32_to_cpu(((unsigned long *)mtd_phys)[2]));
41ba653f 556# if (defined(CONFIG_BFIN_EXTMEM_ICACHEABLE) && ANOMALY_05000263)
1394f032
BW
557 /* Due to a Hardware Anomaly we need to limit the size of usable
558 * instruction memory to max 60MB, 56 if HUNT_FOR_ZERO is on
559 * 05000263 - Hardware loop corrupted when taking an ICPLB exception
560 */
561# if (defined(CONFIG_DEBUG_HUNT_FOR_ZERO))
562 if (memory_end >= 56 * 1024 * 1024)
563 memory_end = 56 * 1024 * 1024;
564# else
565 if (memory_end >= 60 * 1024 * 1024)
566 memory_end = 60 * 1024 * 1024;
567# endif /* CONFIG_DEBUG_HUNT_FOR_ZERO */
568# endif /* ANOMALY_05000263 */
569# endif /* CONFIG_ROMFS_FS */
570
571 memory_end -= mtd_size;
572
573 if (mtd_size == 0) {
574 console_init();
d8804adf 575 panic("Don't boot kernel without rootfs attached.");
1394f032
BW
576 }
577
578 /* Relocate MTD image to the top of memory after the uncached memory area */
79df1b69
MF
579 uclinux_ram_map.phys = memory_mtd_start = memory_end;
580 uclinux_ram_map.size = mtd_size;
581 dma_memcpy((void *)uclinux_ram_map.phys, _end, uclinux_ram_map.size);
1394f032
BW
582#endif /* CONFIG_MTD_UCLINUX */
583
41ba653f 584#if (defined(CONFIG_BFIN_EXTMEM_ICACHEABLE) && ANOMALY_05000263)
1394f032
BW
585 /* Due to a Hardware Anomaly we need to limit the size of usable
586 * instruction memory to max 60MB, 56 if HUNT_FOR_ZERO is on
587 * 05000263 - Hardware loop corrupted when taking an ICPLB exception
588 */
589#if (defined(CONFIG_DEBUG_HUNT_FOR_ZERO))
590 if (memory_end >= 56 * 1024 * 1024)
591 memory_end = 56 * 1024 * 1024;
592#else
593 if (memory_end >= 60 * 1024 * 1024)
594 memory_end = 60 * 1024 * 1024;
595#endif /* CONFIG_DEBUG_HUNT_FOR_ZERO */
596 printk(KERN_NOTICE "Warning: limiting memory to %liMB due to hardware anomaly 05000263\n", memory_end >> 20);
597#endif /* ANOMALY_05000263 */
598
b97b8a99
BS
599#ifdef CONFIG_MPU
600 page_mask_nelts = ((_ramend >> PAGE_SHIFT) + 31) / 32;
601 page_mask_order = get_order(3 * page_mask_nelts * sizeof(long));
602#endif
603
1394f032 604#if !defined(CONFIG_MTD_UCLINUX)
856783b3
YL
605 /*In case there is no valid CPLB behind memory_end make sure we don't get to close*/
606 memory_end -= SIZE_4K;
1394f032 607#endif
856783b3 608
1394f032
BW
609 init_mm.start_code = (unsigned long)_stext;
610 init_mm.end_code = (unsigned long)_etext;
611 init_mm.end_data = (unsigned long)_edata;
612 init_mm.brk = (unsigned long)0;
613
856783b3
YL
614 printk(KERN_INFO "Board Memory: %ldMB\n", physical_mem_end >> 20);
615 printk(KERN_INFO "Kernel Managed Memory: %ldMB\n", _ramend >> 20);
616
b7627acc 617 printk(KERN_INFO "Memory map:\n"
ad361c98
JP
618 " fixedcode = 0x%p-0x%p\n"
619 " text = 0x%p-0x%p\n"
620 " rodata = 0x%p-0x%p\n"
621 " bss = 0x%p-0x%p\n"
622 " data = 0x%p-0x%p\n"
623 " stack = 0x%p-0x%p\n"
624 " init = 0x%p-0x%p\n"
625 " available = 0x%p-0x%p\n"
856783b3 626#ifdef CONFIG_MTD_UCLINUX
ad361c98 627 " rootfs = 0x%p-0x%p\n"
856783b3
YL
628#endif
629#if DMA_UNCACHED_REGION > 0
ad361c98 630 " DMA Zone = 0x%p-0x%p\n"
856783b3 631#endif
8929ecf8
MF
632 , (void *)FIXED_CODE_START, (void *)FIXED_CODE_END,
633 _stext, _etext,
856783b3 634 __start_rodata, __end_rodata,
b7627acc 635 __bss_start, __bss_stop,
856783b3
YL
636 _sdata, _edata,
637 (void *)&init_thread_union,
638 (void *)((int)(&init_thread_union) + 0x2000),
b7627acc
MF
639 __init_begin, __init_end,
640 (void *)_ramstart, (void *)memory_end
856783b3
YL
641#ifdef CONFIG_MTD_UCLINUX
642 , (void *)memory_mtd_start, (void *)(memory_mtd_start + mtd_size)
643#endif
644#if DMA_UNCACHED_REGION > 0
645 , (void *)(_ramend - DMA_UNCACHED_REGION), (void *)(_ramend)
646#endif
647 );
648}
649
2e8d7965
YL
650/*
651 * Find the lowest, highest page frame number we have available
652 */
653void __init find_min_max_pfn(void)
654{
655 int i;
656
657 max_pfn = 0;
658 min_low_pfn = memory_end;
659
660 for (i = 0; i < bfin_memmap.nr_map; i++) {
661 unsigned long start, end;
662 /* RAM? */
663 if (bfin_memmap.map[i].type != BFIN_MEMMAP_RAM)
664 continue;
665 start = PFN_UP(bfin_memmap.map[i].addr);
666 end = PFN_DOWN(bfin_memmap.map[i].addr +
667 bfin_memmap.map[i].size);
668 if (start >= end)
669 continue;
670 if (end > max_pfn)
671 max_pfn = end;
672 if (start < min_low_pfn)
673 min_low_pfn = start;
674 }
675}
676
856783b3
YL
677static __init void setup_bootmem_allocator(void)
678{
679 int bootmap_size;
680 int i;
2e8d7965 681 unsigned long start_pfn, end_pfn;
856783b3
YL
682 unsigned long curr_pfn, last_pfn, size;
683
684 /* mark memory between memory_start and memory_end usable */
685 add_memory_region(memory_start,
686 memory_end - memory_start, BFIN_MEMMAP_RAM);
687 /* sanity check for overlap */
688 sanitize_memmap(bfin_memmap.map, &bfin_memmap.nr_map);
689 print_memory_map("boot memmap");
690
2e8d7965
YL
691 /* intialize globals in linux/bootmem.h */
692 find_min_max_pfn();
693 /* pfn of the last usable page frame */
694 if (max_pfn > memory_end >> PAGE_SHIFT)
695 max_pfn = memory_end >> PAGE_SHIFT;
696 /* pfn of last page frame directly mapped by kernel */
697 max_low_pfn = max_pfn;
698 /* pfn of the first usable page frame after kernel image*/
699 if (min_low_pfn < memory_start >> PAGE_SHIFT)
700 min_low_pfn = memory_start >> PAGE_SHIFT;
701
702 start_pfn = PAGE_OFFSET >> PAGE_SHIFT;
703 end_pfn = memory_end >> PAGE_SHIFT;
856783b3
YL
704
705 /*
8f65873e 706 * give all the memory to the bootmap allocator, tell it to put the
856783b3
YL
707 * boot mem_map at the start of memory.
708 */
709 bootmap_size = init_bootmem_node(NODE_DATA(0),
710 memory_start >> PAGE_SHIFT, /* map goes here */
2e8d7965 711 start_pfn, end_pfn);
856783b3
YL
712
713 /* register the memmap regions with the bootmem allocator */
714 for (i = 0; i < bfin_memmap.nr_map; i++) {
715 /*
716 * Reserve usable memory
717 */
718 if (bfin_memmap.map[i].type != BFIN_MEMMAP_RAM)
719 continue;
720 /*
721 * We are rounding up the start address of usable memory:
722 */
723 curr_pfn = PFN_UP(bfin_memmap.map[i].addr);
2e8d7965 724 if (curr_pfn >= end_pfn)
856783b3
YL
725 continue;
726 /*
727 * ... and at the end of the usable range downwards:
728 */
729 last_pfn = PFN_DOWN(bfin_memmap.map[i].addr +
730 bfin_memmap.map[i].size);
731
2e8d7965
YL
732 if (last_pfn > end_pfn)
733 last_pfn = end_pfn;
856783b3
YL
734
735 /*
736 * .. finally, did all the rounding and playing
737 * around just make the area go away?
738 */
739 if (last_pfn <= curr_pfn)
740 continue;
741
742 size = last_pfn - curr_pfn;
743 free_bootmem(PFN_PHYS(curr_pfn), PFN_PHYS(size));
744 }
745
746 /* reserve memory before memory_start, including bootmap */
747 reserve_bootmem(PAGE_OFFSET,
748 memory_start + bootmap_size + PAGE_SIZE - 1 - PAGE_OFFSET,
749 BOOTMEM_DEFAULT);
750}
751
a086ee22
MF
752#define EBSZ_TO_MEG(ebsz) \
753({ \
754 int meg = 0; \
755 switch (ebsz & 0xf) { \
756 case 0x1: meg = 16; break; \
757 case 0x3: meg = 32; break; \
758 case 0x5: meg = 64; break; \
759 case 0x7: meg = 128; break; \
760 case 0x9: meg = 256; break; \
761 case 0xb: meg = 512; break; \
762 } \
763 meg; \
764})
765static inline int __init get_mem_size(void)
766{
99d95bbd
MH
767#if defined(EBIU_SDBCTL)
768# if defined(BF561_FAMILY)
a086ee22
MF
769 int ret = 0;
770 u32 sdbctl = bfin_read_EBIU_SDBCTL();
771 ret += EBSZ_TO_MEG(sdbctl >> 0);
772 ret += EBSZ_TO_MEG(sdbctl >> 8);
773 ret += EBSZ_TO_MEG(sdbctl >> 16);
774 ret += EBSZ_TO_MEG(sdbctl >> 24);
775 return ret;
99d95bbd 776# else
a086ee22 777 return EBSZ_TO_MEG(bfin_read_EBIU_SDBCTL());
99d95bbd
MH
778# endif
779#elif defined(EBIU_DDRCTL1)
1e78042c
MH
780 u32 ddrctl = bfin_read_EBIU_DDRCTL1();
781 int ret = 0;
782 switch (ddrctl & 0xc0000) {
783 case DEVSZ_64: ret = 64 / 8;
784 case DEVSZ_128: ret = 128 / 8;
785 case DEVSZ_256: ret = 256 / 8;
786 case DEVSZ_512: ret = 512 / 8;
787 }
788 switch (ddrctl & 0x30000) {
789 case DEVWD_4: ret *= 2;
790 case DEVWD_8: ret *= 2;
791 case DEVWD_16: break;
a086ee22 792 }
b1b154e5
MF
793 if ((ddrctl & 0xc000) == 0x4000)
794 ret *= 2;
1e78042c 795 return ret;
a086ee22
MF
796#endif
797 BUG();
798}
799
856783b3
YL
800void __init setup_arch(char **cmdline_p)
801{
9f8e895d 802 unsigned long sclk, cclk;
856783b3 803
bd854c07
RG
804 /* Check to make sure we are running on the right processor */
805 if (unlikely(CPUID != bfin_cpuid()))
806 printk(KERN_ERR "ERROR: Not running on ADSP-%s: unknown CPUID 0x%04x Rev 0.%d\n",
807 CPU, bfin_cpuid(), bfin_revid());
808
856783b3
YL
809#ifdef CONFIG_DUMMY_CONSOLE
810 conswitchp = &dummy_con;
811#endif
812
813#if defined(CONFIG_CMDLINE_BOOL)
814 strncpy(&command_line[0], CONFIG_CMDLINE, sizeof(command_line));
815 command_line[sizeof(command_line) - 1] = 0;
816#endif
817
818 /* Keep a copy of command line */
819 *cmdline_p = &command_line[0];
820 memcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
821 boot_command_line[COMMAND_LINE_SIZE - 1] = '\0';
822
856783b3
YL
823 memset(&bfin_memmap, 0, sizeof(bfin_memmap));
824
bd854c07
RG
825 /* If the user does not specify things on the command line, use
826 * what the bootloader set things up as
827 */
828 physical_mem_end = 0;
856783b3
YL
829 parse_cmdline_early(&command_line[0]);
830
bd854c07
RG
831 if (_ramend == 0)
832 _ramend = get_mem_size() * 1024 * 1024;
833
856783b3
YL
834 if (physical_mem_end == 0)
835 physical_mem_end = _ramend;
836
837 memory_setup();
838
7e64acab
MF
839 /* Initialize Async memory banks */
840 bfin_write_EBIU_AMBCTL0(AMBCTL0VAL);
841 bfin_write_EBIU_AMBCTL1(AMBCTL1VAL);
842 bfin_write_EBIU_AMGCTL(AMGCTLVAL);
843#ifdef CONFIG_EBIU_MBSCTLVAL
844 bfin_write_EBIU_MBSCTL(CONFIG_EBIU_MBSCTLVAL);
845 bfin_write_EBIU_MODE(CONFIG_EBIU_MODEVAL);
846 bfin_write_EBIU_FCTL(CONFIG_EBIU_FCTLVAL);
847#endif
848
856783b3
YL
849 cclk = get_cclk();
850 sclk = get_sclk();
851
7f3aee3c
SZ
852 if ((ANOMALY_05000273 || ANOMALY_05000274) && (cclk >> 1) < sclk)
853 panic("ANOMALY 05000273 or 05000274: CCLK must be >= 2*SCLK");
856783b3
YL
854
855#ifdef BF561_FAMILY
856 if (ANOMALY_05000266) {
857 bfin_read_IMDMA_D0_IRQ_STATUS();
858 bfin_read_IMDMA_D1_IRQ_STATUS();
859 }
860#endif
861 printk(KERN_INFO "Hardware Trace ");
862 if (bfin_read_TBUFCTL() & 0x1)
ad361c98 863 printk(KERN_CONT "Active ");
856783b3 864 else
ad361c98 865 printk(KERN_CONT "Off ");
856783b3 866 if (bfin_read_TBUFCTL() & 0x2)
ad361c98 867 printk(KERN_CONT "and Enabled\n");
856783b3 868 else
ad361c98 869 printk(KERN_CONT "and Disabled\n");
856783b3 870
76e8fe4d
RG
871 printk(KERN_INFO "Boot Mode: %i\n", bfin_read_SYSCR() & 0xF);
872
ed1fb604
MF
873 /* Newer parts mirror SWRST bits in SYSCR */
874#if defined(CONFIG_BF53x) || defined(CONFIG_BF561) || \
875 defined(CONFIG_BF538) || defined(CONFIG_BF539)
7728ec33 876 _bfin_swrst = bfin_read_SWRST();
ed1fb604 877#else
0de4adfb
SZ
878 /* Clear boot mode field */
879 _bfin_swrst = bfin_read_SYSCR() & ~0xf;
ed1fb604 880#endif
7728ec33 881
0c7a6b21
RG
882#ifdef CONFIG_DEBUG_DOUBLEFAULT_PRINT
883 bfin_write_SWRST(_bfin_swrst & ~DOUBLE_FAULT);
884#endif
885#ifdef CONFIG_DEBUG_DOUBLEFAULT_RESET
886 bfin_write_SWRST(_bfin_swrst | DOUBLE_FAULT);
887#endif
2d200980 888
8f65873e
GY
889#ifdef CONFIG_SMP
890 if (_bfin_swrst & SWRST_DBL_FAULT_A) {
891#else
0c7a6b21 892 if (_bfin_swrst & RESET_DOUBLE) {
8f65873e 893#endif
0c7a6b21
RG
894 printk(KERN_EMERG "Recovering from DOUBLE FAULT event\n");
895#ifdef CONFIG_DEBUG_DOUBLEFAULT
896 /* We assume the crashing kernel, and the current symbol table match */
897 printk(KERN_EMERG " While handling exception (EXCAUSE = 0x%x) at %pF\n",
898 (int)init_saved_seqstat & SEQSTAT_EXCAUSE, init_saved_retx);
899 printk(KERN_NOTICE " DCPLB_FAULT_ADDR: %pF\n", init_saved_dcplb_fault_addr);
900 printk(KERN_NOTICE " ICPLB_FAULT_ADDR: %pF\n", init_saved_icplb_fault_addr);
901#endif
902 printk(KERN_NOTICE " The instruction at %pF caused a double exception\n",
903 init_retx);
904 } else if (_bfin_swrst & RESET_WDOG)
7728ec33
RG
905 printk(KERN_INFO "Recovering from Watchdog event\n");
906 else if (_bfin_swrst & RESET_SOFTWARE)
907 printk(KERN_NOTICE "Reset caused by Software reset\n");
908
972de7d9 909 printk(KERN_INFO "Blackfin support (C) 2004-2009 Analog Devices, Inc.\n");
de3025f4
JZ
910 if (bfin_compiled_revid() == 0xffff)
911 printk(KERN_INFO "Compiled for ADSP-%s Rev any\n", CPU);
912 else if (bfin_compiled_revid() == -1)
913 printk(KERN_INFO "Compiled for ADSP-%s Rev none\n", CPU);
914 else
915 printk(KERN_INFO "Compiled for ADSP-%s Rev 0.%d\n", CPU, bfin_compiled_revid());
e482cad2 916
bd854c07 917 if (likely(CPUID == bfin_cpuid())) {
e482cad2
RG
918 if (bfin_revid() != bfin_compiled_revid()) {
919 if (bfin_compiled_revid() == -1)
920 printk(KERN_ERR "Warning: Compiled for Rev none, but running on Rev %d\n",
921 bfin_revid());
7419a327 922 else if (bfin_compiled_revid() != 0xffff) {
e482cad2
RG
923 printk(KERN_ERR "Warning: Compiled for Rev %d, but running on Rev %d\n",
924 bfin_compiled_revid(), bfin_revid());
7419a327 925 if (bfin_compiled_revid() > bfin_revid())
d8804adf 926 panic("Error: you are missing anomaly workarounds for this rev");
7419a327 927 }
e482cad2 928 }
da986b9f 929 if (bfin_revid() < CONFIG_BF_REV_MIN || bfin_revid() > CONFIG_BF_REV_MAX)
e482cad2
RG
930 printk(KERN_ERR "Warning: Unsupported Chip Revision ADSP-%s Rev 0.%d detected\n",
931 CPU, bfin_revid());
de3025f4 932 }
0c0497c2 933
00049522
RG
934 /* We can't run on BF548-0.1 due to ANOMALY 05000448 */
935 if (bfin_cpuid() == 0x27de && bfin_revid() == 1)
d8804adf 936 panic("You can't run on this processor due to 05000448");
00049522 937
1394f032
BW
938 printk(KERN_INFO "Blackfin Linux support by http://blackfin.uclinux.org/\n");
939
b5c0e2e8 940 printk(KERN_INFO "Processor Speed: %lu MHz core clock and %lu MHz System Clock\n",
8f65873e 941 cclk / 1000000, sclk / 1000000);
1394f032 942
856783b3 943 setup_bootmem_allocator();
1394f032 944
1394f032
BW
945 paging_init();
946
7adfb58f
BS
947 /* Copy atomic sequences to their fixed location, and sanity check that
948 these locations are the ones that we advertise to userspace. */
949 memcpy((void *)FIXED_CODE_START, &fixed_code_start,
950 FIXED_CODE_END - FIXED_CODE_START);
951 BUG_ON((char *)&sigreturn_stub - (char *)&fixed_code_start
952 != SIGRETURN_STUB - FIXED_CODE_START);
953 BUG_ON((char *)&atomic_xchg32 - (char *)&fixed_code_start
954 != ATOMIC_XCHG32 - FIXED_CODE_START);
955 BUG_ON((char *)&atomic_cas32 - (char *)&fixed_code_start
956 != ATOMIC_CAS32 - FIXED_CODE_START);
957 BUG_ON((char *)&atomic_add32 - (char *)&fixed_code_start
958 != ATOMIC_ADD32 - FIXED_CODE_START);
959 BUG_ON((char *)&atomic_sub32 - (char *)&fixed_code_start
960 != ATOMIC_SUB32 - FIXED_CODE_START);
961 BUG_ON((char *)&atomic_ior32 - (char *)&fixed_code_start
962 != ATOMIC_IOR32 - FIXED_CODE_START);
963 BUG_ON((char *)&atomic_and32 - (char *)&fixed_code_start
964 != ATOMIC_AND32 - FIXED_CODE_START);
965 BUG_ON((char *)&atomic_xor32 - (char *)&fixed_code_start
966 != ATOMIC_XOR32 - FIXED_CODE_START);
9f336a53
RG
967 BUG_ON((char *)&safe_user_instruction - (char *)&fixed_code_start
968 != SAFE_USER_INSTRUCTION - FIXED_CODE_START);
29440a2b 969
8f65873e
GY
970#ifdef CONFIG_SMP
971 platform_init_cpus();
972#endif
8be80ed3 973 init_exception_vectors();
8f65873e 974 bfin_cache_init(); /* Initialize caches for the boot CPU */
1394f032
BW
975}
976
1394f032
BW
977static int __init topology_init(void)
978{
8f65873e
GY
979 unsigned int cpu;
980 /* Record CPU-private information for the boot processor. */
981 bfin_setup_cpudata(0);
6cda2e90
MH
982
983 for_each_possible_cpu(cpu) {
8f65873e 984 register_cpu(&per_cpu(cpu_data, cpu).cpu, cpu);
6cda2e90
MH
985 }
986
1394f032 987 return 0;
1394f032
BW
988}
989
990subsys_initcall(topology_init);
991
7f1e2f98
MF
992/* Get the input clock frequency */
993static u_long cached_clkin_hz = CONFIG_CLKIN_HZ;
994static u_long get_clkin_hz(void)
995{
996 return cached_clkin_hz;
997}
998static int __init early_init_clkin_hz(char *buf)
999{
1000 cached_clkin_hz = simple_strtoul(buf, NULL, 0);
508808cd
MF
1001#ifdef BFIN_KERNEL_CLOCK
1002 if (cached_clkin_hz != CONFIG_CLKIN_HZ)
1003 panic("cannot change clkin_hz when reprogramming clocks");
1004#endif
7f1e2f98
MF
1005 return 1;
1006}
1007early_param("clkin_hz=", early_init_clkin_hz);
1008
3a2521fa 1009/* Get the voltage input multiplier */
52a07812 1010static u_long get_vco(void)
1394f032 1011{
e32f55d9
MF
1012 static u_long cached_vco;
1013 u_long msel, pll_ctl;
1394f032 1014
e32f55d9
MF
1015 /* The assumption here is that VCO never changes at runtime.
1016 * If, someday, we support that, then we'll have to change this.
1017 */
1018 if (cached_vco)
3a2521fa 1019 return cached_vco;
3a2521fa 1020
e32f55d9 1021 pll_ctl = bfin_read_PLL_CTL();
3a2521fa 1022 msel = (pll_ctl >> 9) & 0x3F;
1394f032
BW
1023 if (0 == msel)
1024 msel = 64;
1025
7f1e2f98 1026 cached_vco = get_clkin_hz();
3a2521fa
MF
1027 cached_vco >>= (1 & pll_ctl); /* DF bit */
1028 cached_vco *= msel;
1029 return cached_vco;
1394f032
BW
1030}
1031
2f6cf7bf 1032/* Get the Core clock */
1394f032
BW
1033u_long get_cclk(void)
1034{
e32f55d9 1035 static u_long cached_cclk_pll_div, cached_cclk;
1394f032 1036 u_long csel, ssel;
3a2521fa 1037
1394f032 1038 if (bfin_read_PLL_STAT() & 0x1)
7f1e2f98 1039 return get_clkin_hz();
1394f032
BW
1040
1041 ssel = bfin_read_PLL_DIV();
3a2521fa
MF
1042 if (ssel == cached_cclk_pll_div)
1043 return cached_cclk;
1044 else
1045 cached_cclk_pll_div = ssel;
1046
1394f032
BW
1047 csel = ((ssel >> 4) & 0x03);
1048 ssel &= 0xf;
1049 if (ssel && ssel < (1 << csel)) /* SCLK > CCLK */
3a2521fa
MF
1050 cached_cclk = get_vco() / ssel;
1051 else
1052 cached_cclk = get_vco() >> csel;
1053 return cached_cclk;
1394f032 1054}
1394f032
BW
1055EXPORT_SYMBOL(get_cclk);
1056
1057/* Get the System clock */
1058u_long get_sclk(void)
1059{
e32f55d9 1060 static u_long cached_sclk;
1394f032
BW
1061 u_long ssel;
1062
e32f55d9
MF
1063 /* The assumption here is that SCLK never changes at runtime.
1064 * If, someday, we support that, then we'll have to change this.
1065 */
1066 if (cached_sclk)
1067 return cached_sclk;
1068
1394f032 1069 if (bfin_read_PLL_STAT() & 0x1)
7f1e2f98 1070 return get_clkin_hz();
1394f032 1071
e32f55d9 1072 ssel = bfin_read_PLL_DIV() & 0xf;
1394f032
BW
1073 if (0 == ssel) {
1074 printk(KERN_WARNING "Invalid System Clock\n");
1075 ssel = 1;
1076 }
1077
3a2521fa
MF
1078 cached_sclk = get_vco() / ssel;
1079 return cached_sclk;
1394f032 1080}
1394f032
BW
1081EXPORT_SYMBOL(get_sclk);
1082
2f6cf7bf
MF
1083unsigned long sclk_to_usecs(unsigned long sclk)
1084{
1754a5d9
MF
1085 u64 tmp = USEC_PER_SEC * (u64)sclk;
1086 do_div(tmp, get_sclk());
1087 return tmp;
2f6cf7bf
MF
1088}
1089EXPORT_SYMBOL(sclk_to_usecs);
1090
1091unsigned long usecs_to_sclk(unsigned long usecs)
1092{
1754a5d9
MF
1093 u64 tmp = get_sclk() * (u64)usecs;
1094 do_div(tmp, USEC_PER_SEC);
1095 return tmp;
2f6cf7bf
MF
1096}
1097EXPORT_SYMBOL(usecs_to_sclk);
1098
1394f032
BW
1099/*
1100 * Get CPU information for use by the procfs.
1101 */
1102static int show_cpuinfo(struct seq_file *m, void *v)
1103{
066954a3 1104 char *cpu, *mmu, *fpu, *vendor, *cache;
1394f032 1105 uint32_t revid;
275123e8 1106 int cpu_num = *(unsigned int *)v;
a5f0717e 1107 u_long sclk, cclk;
9de3a0b6 1108 u_int icache_size = BFIN_ICACHESIZE / 1024, dcache_size = 0, dsup_banks = 0;
275123e8 1109 struct blackfin_cpudata *cpudata = &per_cpu(cpu_data, cpu_num);
1394f032
BW
1110
1111 cpu = CPU;
1112 mmu = "none";
1113 fpu = "none";
1114 revid = bfin_revid();
1394f032 1115
1394f032 1116 sclk = get_sclk();
a5f0717e 1117 cclk = get_cclk();
1394f032 1118
73b0c0b0 1119 switch (bfin_read_CHIPID() & CHIPID_MANUFACTURE) {
066954a3
MF
1120 case 0xca:
1121 vendor = "Analog Devices";
73b0c0b0
RG
1122 break;
1123 default:
066954a3
MF
1124 vendor = "unknown";
1125 break;
73b0c0b0 1126 }
1394f032 1127
275123e8 1128 seq_printf(m, "processor\t: %d\n" "vendor_id\t: %s\n", cpu_num, vendor);
e482cad2
RG
1129
1130 if (CPUID == bfin_cpuid())
1131 seq_printf(m, "cpu family\t: 0x%04x\n", CPUID);
1132 else
1133 seq_printf(m, "cpu family\t: Compiled for:0x%04x, running on:0x%04x\n",
1134 CPUID, bfin_cpuid());
1135
1136 seq_printf(m, "model name\t: ADSP-%s %lu(MHz CCLK) %lu(MHz SCLK) (%s)\n"
2466ac65 1137 "stepping\t: %d ",
a5f0717e 1138 cpu, cclk/1000000, sclk/1000000,
253bcf4f
RG
1139#ifdef CONFIG_MPU
1140 "mpu on",
1141#else
1142 "mpu off",
1143#endif
73b0c0b0
RG
1144 revid);
1145
2466ac65
RG
1146 if (bfin_revid() != bfin_compiled_revid()) {
1147 if (bfin_compiled_revid() == -1)
1148 seq_printf(m, "(Compiled for Rev none)");
1149 else if (bfin_compiled_revid() == 0xffff)
1150 seq_printf(m, "(Compiled for Rev any)");
1151 else
1152 seq_printf(m, "(Compiled for Rev %d)", bfin_compiled_revid());
1153 }
1154
1155 seq_printf(m, "\ncpu MHz\t\t: %lu.%03lu/%lu.%03lu\n",
a5f0717e 1156 cclk/1000000, cclk%1000000,
73b0c0b0
RG
1157 sclk/1000000, sclk%1000000);
1158 seq_printf(m, "bogomips\t: %lu.%02lu\n"
1159 "Calibration\t: %lu loops\n",
8f65873e
GY
1160 (cpudata->loops_per_jiffy * HZ) / 500000,
1161 ((cpudata->loops_per_jiffy * HZ) / 5000) % 100,
1162 (cpudata->loops_per_jiffy * HZ));
73b0c0b0
RG
1163
1164 /* Check Cache configutation */
8f65873e 1165 switch (cpudata->dmemctl & (1 << DMC0_P | 1 << DMC1_P)) {
1f83b8f1 1166 case ACACHE_BSRAM:
066954a3 1167 cache = "dbank-A/B\t: cache/sram";
1f83b8f1
MF
1168 dcache_size = 16;
1169 dsup_banks = 1;
1170 break;
1171 case ACACHE_BCACHE:
066954a3 1172 cache = "dbank-A/B\t: cache/cache";
1f83b8f1
MF
1173 dcache_size = 32;
1174 dsup_banks = 2;
1175 break;
1176 case ASRAM_BSRAM:
066954a3 1177 cache = "dbank-A/B\t: sram/sram";
1f83b8f1
MF
1178 dcache_size = 0;
1179 dsup_banks = 0;
1180 break;
1181 default:
066954a3 1182 cache = "unknown";
73b0c0b0
RG
1183 dcache_size = 0;
1184 dsup_banks = 0;
1394f032
BW
1185 break;
1186 }
1187
73b0c0b0 1188 /* Is it turned on? */
8f65873e 1189 if ((cpudata->dmemctl & (ENDCPLB | DMC_ENABLE)) != (ENDCPLB | DMC_ENABLE))
73b0c0b0 1190 dcache_size = 0;
1394f032 1191
8f65873e 1192 if ((cpudata->imemctl & (IMC | ENICPLB)) != (IMC | ENICPLB))
9de3a0b6
RG
1193 icache_size = 0;
1194
73b0c0b0 1195 seq_printf(m, "cache size\t: %d KB(L1 icache) "
41ba653f
JZ
1196 "%d KB(L1 dcache) %d KB(L2 cache)\n",
1197 icache_size, dcache_size, 0);
73b0c0b0 1198 seq_printf(m, "%s\n", cache);
41ba653f
JZ
1199 seq_printf(m, "external memory\t: "
1200#if defined(CONFIG_BFIN_EXTMEM_ICACHEABLE)
1201 "cacheable"
1202#else
1203 "uncacheable"
1204#endif
1205 " in instruction cache\n");
1206 seq_printf(m, "external memory\t: "
1207#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK)
1208 "cacheable (write-back)"
1209#elif defined(CONFIG_BFIN_EXTMEM_WRITETHROUGH)
1210 "cacheable (write-through)"
1211#else
1212 "uncacheable"
1213#endif
1214 " in data cache\n");
73b0c0b0 1215
9de3a0b6
RG
1216 if (icache_size)
1217 seq_printf(m, "icache setup\t: %d Sub-banks/%d Ways, %d Lines/Way\n",
1218 BFIN_ISUBBANKS, BFIN_IWAYS, BFIN_ILINES);
1219 else
1220 seq_printf(m, "icache setup\t: off\n");
1221
1394f032 1222 seq_printf(m,
73b0c0b0 1223 "dcache setup\t: %d Super-banks/%d Sub-banks/%d Ways, %d Lines/Way\n",
3bebca2d
RG
1224 dsup_banks, BFIN_DSUBBANKS, BFIN_DWAYS,
1225 BFIN_DLINES);
8f65873e 1226#ifdef __ARCH_SYNC_CORE_DCACHE
275123e8 1227 seq_printf(m, "SMP Dcache Flushes\t: %lu\n\n", cpudata->dcache_invld_count);
8f65873e 1228#endif
47e9dedb
SZ
1229#ifdef __ARCH_SYNC_CORE_ICACHE
1230 seq_printf(m, "SMP Icache Flushes\t: %lu\n\n", cpudata->icache_invld_count);
1231#endif
3bebca2d 1232#ifdef CONFIG_BFIN_ICACHE_LOCK
8f65873e 1233 switch ((cpudata->imemctl >> 3) & WAYALL_L) {
1394f032
BW
1234 case WAY0_L:
1235 seq_printf(m, "Way0 Locked-Down\n");
1236 break;
1237 case WAY1_L:
1238 seq_printf(m, "Way1 Locked-Down\n");
1239 break;
1240 case WAY01_L:
1241 seq_printf(m, "Way0,Way1 Locked-Down\n");
1242 break;
1243 case WAY2_L:
1244 seq_printf(m, "Way2 Locked-Down\n");
1245 break;
1246 case WAY02_L:
1247 seq_printf(m, "Way0,Way2 Locked-Down\n");
1248 break;
1249 case WAY12_L:
1250 seq_printf(m, "Way1,Way2 Locked-Down\n");
1251 break;
1252 case WAY012_L:
1253 seq_printf(m, "Way0,Way1 & Way2 Locked-Down\n");
1254 break;
1255 case WAY3_L:
1256 seq_printf(m, "Way3 Locked-Down\n");
1257 break;
1258 case WAY03_L:
1259 seq_printf(m, "Way0,Way3 Locked-Down\n");
1260 break;
1261 case WAY13_L:
1262 seq_printf(m, "Way1,Way3 Locked-Down\n");
1263 break;
1264 case WAY013_L:
1265 seq_printf(m, "Way 0,Way1,Way3 Locked-Down\n");
1266 break;
1267 case WAY32_L:
1268 seq_printf(m, "Way3,Way2 Locked-Down\n");
1269 break;
1270 case WAY320_L:
1271 seq_printf(m, "Way3,Way2,Way0 Locked-Down\n");
1272 break;
1273 case WAY321_L:
1274 seq_printf(m, "Way3,Way2,Way1 Locked-Down\n");
1275 break;
1276 case WAYALL_L:
1277 seq_printf(m, "All Ways are locked\n");
1278 break;
1279 default:
1280 seq_printf(m, "No Ways are locked\n");
1281 }
8f65873e 1282#endif
275123e8
MF
1283
1284 if (cpu_num != num_possible_cpus() - 1)
8f65873e
GY
1285 return 0;
1286
41ba653f 1287 if (L2_LENGTH) {
275123e8 1288 seq_printf(m, "L2 SRAM\t\t: %dKB\n", L2_LENGTH/0x400);
41ba653f
JZ
1289 seq_printf(m, "L2 SRAM\t\t: "
1290#if defined(CONFIG_BFIN_L2_ICACHEABLE)
1291 "cacheable"
1292#else
1293 "uncacheable"
1294#endif
1295 " in instruction cache\n");
1296 seq_printf(m, "L2 SRAM\t\t: "
1297#if defined(CONFIG_BFIN_L2_WRITEBACK)
1298 "cacheable (write-back)"
1299#elif defined(CONFIG_BFIN_L2_WRITETHROUGH)
1300 "cacheable (write-through)"
1301#else
1302 "uncacheable"
1303#endif
1304 " in data cache\n");
1305 }
066954a3 1306 seq_printf(m, "board name\t: %s\n", bfin_board_name);
73b0c0b0
RG
1307 seq_printf(m, "board memory\t: %ld kB (0x%p -> 0x%p)\n",
1308 physical_mem_end >> 10, (void *)0, (void *)physical_mem_end);
1309 seq_printf(m, "kernel memory\t: %d kB (0x%p -> 0x%p)\n",
1310 ((int)memory_end - (int)_stext) >> 10,
1311 _stext,
1312 (void *)memory_end);
8f65873e 1313 seq_printf(m, "\n");
73b0c0b0 1314
1394f032
BW
1315 return 0;
1316}
1317
1318static void *c_start(struct seq_file *m, loff_t *pos)
1319{
55f2feae
GY
1320 if (*pos == 0)
1321 *pos = first_cpu(cpu_online_map);
1322 if (*pos >= num_online_cpus())
1323 return NULL;
1324
1325 return pos;
1394f032
BW
1326}
1327
1328static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1329{
55f2feae
GY
1330 *pos = next_cpu(*pos, cpu_online_map);
1331
1394f032
BW
1332 return c_start(m, pos);
1333}
1334
1335static void c_stop(struct seq_file *m, void *v)
1336{
1337}
1338
03a44825 1339const struct seq_operations cpuinfo_op = {
1394f032
BW
1340 .start = c_start,
1341 .next = c_next,
1342 .stop = c_stop,
1343 .show = show_cpuinfo,
1344};
1345
5e10b4a6 1346void __init cmdline_init(const char *r0)
1394f032
BW
1347{
1348 if (r0)
52a07812 1349 strncpy(command_line, r0, COMMAND_LINE_SIZE);
1394f032 1350}