]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/ia64/kernel/setup.c
cpumask: arch_send_call_function_ipi_mask: ia64
[mirror_ubuntu-bionic-kernel.git] / arch / ia64 / kernel / setup.c
CommitLineData
1da177e4
LT
1/*
2 * Architecture-specific setup.
3 *
4 * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
5 * David Mosberger-Tang <davidm@hpl.hp.com>
6 * Stephane Eranian <eranian@hpl.hp.com>
e927ecb0
SS
7 * Copyright (C) 2000, 2004 Intel Corp
8 * Rohit Seth <rohit.seth@intel.com>
9 * Suresh Siddha <suresh.b.siddha@intel.com>
10 * Gordon Jin <gordon.jin@intel.com>
1da177e4
LT
11 * Copyright (C) 1999 VA Linux Systems
12 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
13 *
e927ecb0
SS
14 * 12/26/04 S.Siddha, G.Jin, R.Seth
15 * Add multi-threading and multi-core detection
1da177e4
LT
16 * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
17 * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
18 * 03/31/00 R.Seth cpu_initialized and current->processor fixes
19 * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
20 * 02/01/00 R.Seth fixed get_cpuinfo for SMP
21 * 01/07/99 S.Eranian added the support for command line argument
22 * 06/24/99 W.Drummond added boot_cpu_data.
08357f82 23 * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
1da177e4 24 */
1da177e4
LT
25#include <linux/module.h>
26#include <linux/init.h>
27
28#include <linux/acpi.h>
29#include <linux/bootmem.h>
30#include <linux/console.h>
31#include <linux/delay.h>
32#include <linux/kernel.h>
33#include <linux/reboot.h>
34#include <linux/sched.h>
35#include <linux/seq_file.h>
36#include <linux/string.h>
37#include <linux/threads.h>
894673ee 38#include <linux/screen_info.h>
3ed3bce8 39#include <linux/dmi.h>
1da177e4
LT
40#include <linux/serial.h>
41#include <linux/serial_core.h>
42#include <linux/efi.h>
43#include <linux/initrd.h>
6c4fa560 44#include <linux/pm.h>
95235ca2 45#include <linux/cpufreq.h>
a7956113
ZN
46#include <linux/kexec.h>
47#include <linux/crash_dump.h>
1da177e4
LT
48
49#include <asm/ia32.h>
50#include <asm/machvec.h>
51#include <asm/mca.h>
52#include <asm/meminit.h>
53#include <asm/page.h>
e51835d5 54#include <asm/paravirt.h>
1da177e4
LT
55#include <asm/patch.h>
56#include <asm/pgtable.h>
57#include <asm/processor.h>
58#include <asm/sal.h>
59#include <asm/sections.h>
1da177e4
LT
60#include <asm/setup.h>
61#include <asm/smp.h>
62#include <asm/system.h>
2046b94e 63#include <asm/tlbflush.h>
1da177e4 64#include <asm/unistd.h>
8b713c67 65#include <asm/hpsim.h>
1da177e4
LT
66
67#if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
68# error "struct cpuinfo_ia64 too big!"
69#endif
70
71#ifdef CONFIG_SMP
72unsigned long __per_cpu_offset[NR_CPUS];
73EXPORT_SYMBOL(__per_cpu_offset);
74#endif
75
76DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
77DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
1da177e4
LT
78unsigned long ia64_cycles_per_usec;
79struct ia64_boot_param *ia64_boot_param;
80struct screen_info screen_info;
66b7f8a3
MM
81unsigned long vga_console_iobase;
82unsigned long vga_console_membase;
1da177e4 83
be379124
KA
84static struct resource data_resource = {
85 .name = "Kernel data",
86 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
87};
88
89static struct resource code_resource = {
90 .name = "Kernel code",
91 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
92};
00bf4098
BW
93
94static struct resource bss_resource = {
95 .name = "Kernel bss",
96 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
97};
be379124 98
1da177e4 99unsigned long ia64_max_cacheline_size;
e1531b42
JL
100
101int dma_get_cache_alignment(void)
102{
103 return ia64_max_cacheline_size;
104}
105EXPORT_SYMBOL(dma_get_cache_alignment);
106
1da177e4
LT
107unsigned long ia64_iobase; /* virtual address for I/O accesses */
108EXPORT_SYMBOL(ia64_iobase);
109struct io_space io_space[MAX_IO_SPACES];
110EXPORT_SYMBOL(io_space);
111unsigned int num_io_spaces;
112
08357f82
ZM
113/*
114 * "flush_icache_range()" needs to know what processor dependent stride size to use
115 * when it makes i-cache(s) coherent with d-caches.
116 */
117#define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
118unsigned long ia64_i_cache_stride_shift = ~0;
62fdd767
FY
119/*
120 * "clflush_cache_range()" needs to know what processor dependent stride size to
121 * use when it flushes cache lines including both d-cache and i-cache.
122 */
123/* Safest way to go: 32 bytes by 32 bytes */
124#define CACHE_STRIDE_SHIFT 5
125unsigned long ia64_cache_stride_shift = ~0;
08357f82 126
1da177e4
LT
127/*
128 * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
129 * mask specifies a mask of address bits that must be 0 in order for two buffers to be
130 * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
131 * address of the second buffer must be aligned to (merge_mask+1) in order to be
132 * mergeable). By default, we assume there is no I/O MMU which can merge physically
133 * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
134 * page-size of 2^64.
135 */
136unsigned long ia64_max_iommu_merge_mask = ~0UL;
137EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
138
139/*
140 * We use a special marker for the end of memory and it uses the extra (+1) slot
141 */
dae28066
KC
142struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
143int num_rsvd_regions __initdata;
1da177e4
LT
144
145
146/*
147 * Filter incoming memory segments based on the primitive map created from the boot
148 * parameters. Segments contained in the map are removed from the memory ranges. A
149 * caller-specified function is called with the memory ranges that remain after filtering.
150 * This routine does not assume the incoming segments are sorted.
151 */
dae28066 152int __init
1da177e4
LT
153filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
154{
155 unsigned long range_start, range_end, prev_start;
156 void (*func)(unsigned long, unsigned long, int);
157 int i;
158
159#if IGNORE_PFN0
160 if (start == PAGE_OFFSET) {
161 printk(KERN_WARNING "warning: skipping physical page 0\n");
162 start += PAGE_SIZE;
163 if (start >= end) return 0;
164 }
165#endif
166 /*
167 * lowest possible address(walker uses virtual)
168 */
169 prev_start = PAGE_OFFSET;
170 func = arg;
171
172 for (i = 0; i < num_rsvd_regions; ++i) {
173 range_start = max(start, prev_start);
174 range_end = min(end, rsvd_region[i].start);
175
176 if (range_start < range_end)
177 call_pernode_memory(__pa(range_start), range_end - range_start, func);
178
179 /* nothing more available in this segment */
180 if (range_end == end) return 0;
181
182 prev_start = rsvd_region[i].end;
183 }
184 /* end of memory marker allows full processing inside loop body */
185 return 0;
186}
187
98075d24
ZM
188/*
189 * Similar to "filter_rsvd_memory()", but the reserved memory ranges
190 * are not filtered out.
191 */
192int __init
193filter_memory(unsigned long start, unsigned long end, void *arg)
194{
195 void (*func)(unsigned long, unsigned long, int);
196
197#if IGNORE_PFN0
198 if (start == PAGE_OFFSET) {
199 printk(KERN_WARNING "warning: skipping physical page 0\n");
200 start += PAGE_SIZE;
201 if (start >= end)
202 return 0;
203 }
204#endif
205 func = arg;
206 if (start < end)
207 call_pernode_memory(__pa(start), end - start, func);
208 return 0;
209}
210
dae28066 211static void __init
1da177e4
LT
212sort_regions (struct rsvd_region *rsvd_region, int max)
213{
214 int j;
215
216 /* simple bubble sorting */
217 while (max--) {
218 for (j = 0; j < max; ++j) {
219 if (rsvd_region[j].start > rsvd_region[j+1].start) {
220 struct rsvd_region tmp;
221 tmp = rsvd_region[j];
222 rsvd_region[j] = rsvd_region[j + 1];
223 rsvd_region[j + 1] = tmp;
224 }
225 }
226 }
227}
228
be379124
KA
229/*
230 * Request address space for all standard resources
231 */
232static int __init register_memory(void)
233{
234 code_resource.start = ia64_tpa(_text);
235 code_resource.end = ia64_tpa(_etext) - 1;
236 data_resource.start = ia64_tpa(_etext);
00bf4098 237 data_resource.end = ia64_tpa(_edata) - 1;
b898a424 238 bss_resource.start = ia64_tpa(__bss_start);
00bf4098
BW
239 bss_resource.end = ia64_tpa(_end) - 1;
240 efi_initialize_iomem_resources(&code_resource, &data_resource,
241 &bss_resource);
be379124
KA
242
243 return 0;
244}
245
246__initcall(register_memory);
247
cb380853
BW
248
249#ifdef CONFIG_KEXEC
8a3360f0
BW
250
251/*
252 * This function checks if the reserved crashkernel is allowed on the specific
253 * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
254 * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
255 * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
256 * in kdump case. See the comment in sba_init() in sba_iommu.c.
257 *
258 * So, the only machvec that really supports loading the kdump kernel
259 * over 4 GB is "sn2".
260 */
261static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
262{
263 if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
264 return 1;
265 else
266 return pbase < (1UL << 32);
267}
268
cb380853
BW
269static void __init setup_crashkernel(unsigned long total, int *n)
270{
271 unsigned long long base = 0, size = 0;
272 int ret;
273
274 ret = parse_crashkernel(boot_command_line, total,
275 &size, &base);
276 if (ret == 0 && size > 0) {
277 if (!base) {
278 sort_regions(rsvd_region, *n);
279 base = kdump_find_rsvd_region(size,
280 rsvd_region, *n);
281 }
8a3360f0
BW
282
283 if (!check_crashkernel_memory(base, size)) {
284 pr_warning("crashkernel: There would be kdump memory "
285 "at %ld GB but this is unusable because it "
286 "must\nbe below 4 GB. Change the memory "
287 "configuration of the machine.\n",
288 (unsigned long)(base >> 30));
289 return;
290 }
291
cb380853
BW
292 if (base != ~0UL) {
293 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
294 "for crashkernel (System RAM: %ldMB)\n",
295 (unsigned long)(size >> 20),
296 (unsigned long)(base >> 20),
297 (unsigned long)(total >> 20));
298 rsvd_region[*n].start =
299 (unsigned long)__va(base);
300 rsvd_region[*n].end =
301 (unsigned long)__va(base + size);
302 (*n)++;
303 crashk_res.start = base;
304 crashk_res.end = base + size - 1;
305 }
306 }
307 efi_memmap_res.start = ia64_boot_param->efi_memmap;
308 efi_memmap_res.end = efi_memmap_res.start +
309 ia64_boot_param->efi_memmap_size;
310 boot_param_res.start = __pa(ia64_boot_param);
311 boot_param_res.end = boot_param_res.start +
312 sizeof(*ia64_boot_param);
313}
314#else
315static inline void __init setup_crashkernel(unsigned long total, int *n)
316{}
317#endif
318
1da177e4
LT
319/**
320 * reserve_memory - setup reserved memory areas
321 *
322 * Setup the reserved memory areas set aside for the boot parameters,
323 * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
7f30491c 324 * see arch/ia64/include/asm/meminit.h if you need to define more.
1da177e4 325 */
dae28066 326void __init
1da177e4
LT
327reserve_memory (void)
328{
329 int n = 0;
cb380853 330 unsigned long total_memory;
1da177e4
LT
331
332 /*
333 * none of the entries in this table overlap
334 */
335 rsvd_region[n].start = (unsigned long) ia64_boot_param;
336 rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
337 n++;
338
339 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
340 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
341 n++;
342
343 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
344 rsvd_region[n].end = (rsvd_region[n].start
345 + strlen(__va(ia64_boot_param->command_line)) + 1);
346 n++;
347
348 rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
349 rsvd_region[n].end = (unsigned long) ia64_imva(_end);
350 n++;
351
e51835d5
IY
352 n += paravirt_reserve_memory(&rsvd_region[n]);
353
1da177e4
LT
354#ifdef CONFIG_BLK_DEV_INITRD
355 if (ia64_boot_param->initrd_start) {
356 rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
357 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
358 n++;
359 }
360#endif
361
17c1f07e 362#ifdef CONFIG_CRASH_DUMP
cee87af2
MD
363 if (reserve_elfcorehdr(&rsvd_region[n].start,
364 &rsvd_region[n].end) == 0)
365 n++;
366#endif
367
cb380853 368 total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
d8c97d5f
TL
369 n++;
370
cb380853
BW
371 setup_crashkernel(total_memory, &n);
372
1da177e4
LT
373 /* end of memory marker */
374 rsvd_region[n].start = ~0UL;
375 rsvd_region[n].end = ~0UL;
376 n++;
377
378 num_rsvd_regions = n;
5eb1d63f 379 BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
1da177e4
LT
380
381 sort_regions(rsvd_region, num_rsvd_regions);
382}
383
a7956113 384
1da177e4
LT
385/**
386 * find_initrd - get initrd parameters from the boot parameter structure
387 *
388 * Grab the initrd start and end from the boot parameter struct given us by
389 * the boot loader.
390 */
dae28066 391void __init
1da177e4
LT
392find_initrd (void)
393{
394#ifdef CONFIG_BLK_DEV_INITRD
395 if (ia64_boot_param->initrd_start) {
396 initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
397 initrd_end = initrd_start+ia64_boot_param->initrd_size;
398
399 printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
400 initrd_start, ia64_boot_param->initrd_size);
401 }
402#endif
403}
404
405static void __init
406io_port_init (void)
407{
1da177e4
LT
408 unsigned long phys_iobase;
409
410 /*
44c45120
BH
411 * Set `iobase' based on the EFI memory map or, failing that, the
412 * value firmware left in ar.k0.
1da177e4 413 *
44c45120
BH
414 * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
415 * the port's virtual address, so ia32_load_state() loads it with a
416 * user virtual address. But in ia64 mode, glibc uses the
417 * *physical* address in ar.k0 to mmap the appropriate area from
418 * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
419 * cases, user-mode can only use the legacy 0-64K I/O port space.
420 *
421 * ar.k0 is not involved in kernel I/O port accesses, which can use
422 * any of the I/O port spaces and are done via MMIO using the
423 * virtual mmio_base from the appropriate io_space[].
1da177e4
LT
424 */
425 phys_iobase = efi_get_iobase();
44c45120 426 if (!phys_iobase) {
1da177e4 427 phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
44c45120
BH
428 printk(KERN_INFO "No I/O port range found in EFI memory map, "
429 "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
1da177e4
LT
430 }
431 ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
44c45120 432 ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
1da177e4
LT
433
434 /* setup legacy IO port space */
435 io_space[0].mmio_base = ia64_iobase;
436 io_space[0].sparse = 1;
437 num_io_spaces = 1;
438}
439
440/**
441 * early_console_setup - setup debugging console
442 *
443 * Consoles started here require little enough setup that we can start using
444 * them very early in the boot process, either right after the machine
445 * vector initialization, or even before if the drivers can detect their hw.
446 *
447 * Returns non-zero if a console couldn't be setup.
448 */
449static inline int __init
450early_console_setup (char *cmdline)
451{
66b7f8a3
MM
452 int earlycons = 0;
453
1da177e4
LT
454#ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
455 {
456 extern int sn_serial_console_early_setup(void);
457 if (!sn_serial_console_early_setup())
66b7f8a3 458 earlycons++;
1da177e4
LT
459 }
460#endif
461#ifdef CONFIG_EFI_PCDP
462 if (!efi_setup_pcdp_console(cmdline))
66b7f8a3 463 earlycons++;
1da177e4 464#endif
8b713c67 465 if (!simcons_register())
471e7a44 466 earlycons++;
1da177e4 467
66b7f8a3 468 return (earlycons) ? 0 : -1;
1da177e4
LT
469}
470
471static inline void
472mark_bsp_online (void)
473{
474#ifdef CONFIG_SMP
475 /* If we register an early console, allow CPU 0 to printk */
476 cpu_set(smp_processor_id(), cpu_online_map);
477#endif
478}
479
a5b00bb4
H
480static __initdata int nomca;
481static __init int setup_nomca(char *s)
482{
483 nomca = 1;
484 return 0;
485}
486early_param("nomca", setup_nomca);
487
57cac4d1
VG
488/*
489 * Note: elfcorehdr_addr is not just limited to vmcore. It is also used by
490 * is_kdump_kernel() to determine if we are booting after a panic. Hence
491 * ifdef it under CONFIG_CRASH_DUMP and not CONFIG_PROC_VMCORE.
492 */
493#ifdef CONFIG_CRASH_DUMP
45a98fc6
H
494/* elfcorehdr= specifies the location of elf core header
495 * stored by the crashed kernel.
496 */
497static int __init parse_elfcorehdr(char *arg)
498{
499 if (!arg)
500 return -EINVAL;
501
502 elfcorehdr_addr = memparse(arg, &arg);
503 return 0;
504}
505early_param("elfcorehdr", parse_elfcorehdr);
cee87af2
MD
506
507int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
508{
509 unsigned long length;
510
511 /* We get the address using the kernel command line,
512 * but the size is extracted from the EFI tables.
513 * Both address and size are required for reservation
514 * to work properly.
515 */
516
85a0ee34 517 if (!is_vmcore_usable())
cee87af2
MD
518 return -EINVAL;
519
520 if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
85a0ee34 521 vmcore_unusable();
cee87af2
MD
522 return -EINVAL;
523 }
524
525 *start = (unsigned long)__va(elfcorehdr_addr);
526 *end = *start + length;
527 return 0;
528}
529
45a98fc6
H
530#endif /* CONFIG_PROC_VMCORE */
531
1da177e4
LT
532void __init
533setup_arch (char **cmdline_p)
534{
535 unw_init();
536
e51835d5
IY
537 paravirt_arch_setup_early();
538
1da177e4
LT
539 ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
540
541 *cmdline_p = __va(ia64_boot_param->command_line);
a8d91b84 542 strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
1da177e4
LT
543
544 efi_init();
545 io_port_init();
546
547#ifdef CONFIG_IA64_GENERIC
a07ee862
H
548 /* machvec needs to be parsed from the command line
549 * before parse_early_param() is called to ensure
550 * that ia64_mv is initialised before any command line
551 * settings may cause console setup to occur
552 */
553 machvec_init_from_cmdline(*cmdline_p);
1da177e4
LT
554#endif
555
a07ee862
H
556 parse_early_param();
557
1da177e4
LT
558 if (early_console_setup(*cmdline_p) == 0)
559 mark_bsp_online();
560
888ba6c6 561#ifdef CONFIG_ACPI
1da177e4
LT
562 /* Initialize the ACPI boot-time table parser */
563 acpi_table_init();
62ee0540 564 early_acpi_boot_init();
1da177e4
LT
565# ifdef CONFIG_ACPI_NUMA
566 acpi_numa_init();
62ee0540
DC
567#ifdef CONFIG_ACPI_HOTPLUG_CPU
568 prefill_possible_map();
569#endif
2c6e6db4 570 per_cpu_scan_finalize((cpus_weight(early_cpu_possible_map) == 0 ?
dd4f0888
TL
571 32 : cpus_weight(early_cpu_possible_map)),
572 additional_cpus > 0 ? additional_cpus : 0);
1da177e4
LT
573# endif
574#else
575# ifdef CONFIG_SMP
576 smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
577# endif
578#endif /* CONFIG_APCI_BOOT */
579
580 find_memory();
581
582 /* process SAL system table: */
b2c99e3c 583 ia64_sal_init(__va(efi.sal_systab));
1da177e4 584
4dcc29e1
TL
585#ifdef CONFIG_ITANIUM
586 ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
587#else
588 {
589 u64 num_phys_stacked;
590
591 if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
592 ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
593 }
594#endif
595
1da177e4
LT
596#ifdef CONFIG_SMP
597 cpu_physical_id(0) = hard_smp_processor_id();
598#endif
599
600 cpu_init(); /* initialize the bootstrap CPU */
dcc17d1b 601 mmu_context_init(); /* initialize context_id bitmap */
1da177e4 602
888ba6c6 603#ifdef CONFIG_ACPI
1da177e4
LT
604 acpi_boot_init();
605#endif
606
e51835d5
IY
607 paravirt_banner();
608 paravirt_arch_setup_console(cmdline_p);
609
1da177e4
LT
610#ifdef CONFIG_VT
611 if (!conswitchp) {
612# if defined(CONFIG_DUMMY_CONSOLE)
613 conswitchp = &dummy_con;
614# endif
615# if defined(CONFIG_VGA_CONSOLE)
616 /*
617 * Non-legacy systems may route legacy VGA MMIO range to system
618 * memory. vga_con probes the MMIO hole, so memory looks like
619 * a VGA device to it. The EFI memory map can tell us if it's
620 * memory so we can avoid this problem.
621 */
622 if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
623 conswitchp = &vga_con;
624# endif
625 }
626#endif
627
628 /* enable IA-64 Machine Check Abort Handling unless disabled */
e51835d5
IY
629 if (paravirt_arch_setup_nomca())
630 nomca = 1;
a5b00bb4 631 if (!nomca)
1da177e4
LT
632 ia64_mca_init();
633
634 platform_setup(cmdline_p);
06f95ea8 635#ifndef CONFIG_IA64_HP_SIM
2826f8c0 636 check_sal_cache_flush();
06f95ea8 637#endif
1da177e4
LT
638 paging_init();
639}
640
641/*
72fdbdce 642 * Display cpu info for all CPUs.
1da177e4
LT
643 */
644static int
645show_cpuinfo (struct seq_file *m, void *v)
646{
647#ifdef CONFIG_SMP
648# define lpj c->loops_per_jiffy
649# define cpunum c->cpu
650#else
651# define lpj loops_per_jiffy
652# define cpunum 0
653#endif
654 static struct {
655 unsigned long mask;
656 const char *feature_name;
657 } feature_bits[] = {
658 { 1UL << 0, "branchlong" },
659 { 1UL << 1, "spontaneous deferral"},
660 { 1UL << 2, "16-byte atomic ops" }
661 };
ae0af3e3 662 char features[128], *cp, *sep;
1da177e4
LT
663 struct cpuinfo_ia64 *c = v;
664 unsigned long mask;
38c0b2c2 665 unsigned long proc_freq;
ae0af3e3 666 int i, size;
1da177e4
LT
667
668 mask = c->features;
669
1da177e4 670 /* build the feature string: */
ae0af3e3 671 memcpy(features, "standard", 9);
1da177e4 672 cp = features;
ae0af3e3
AG
673 size = sizeof(features);
674 sep = "";
675 for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
1da177e4 676 if (mask & feature_bits[i].mask) {
ae0af3e3
AG
677 cp += snprintf(cp, size, "%s%s", sep,
678 feature_bits[i].feature_name),
679 sep = ", ";
1da177e4 680 mask &= ~feature_bits[i].mask;
ae0af3e3 681 size = sizeof(features) - (cp - features);
1da177e4
LT
682 }
683 }
ae0af3e3
AG
684 if (mask && size > 1) {
685 /* print unknown features as a hex value */
686 snprintf(cp, size, "%s0x%lx", sep, mask);
1da177e4
LT
687 }
688
95235ca2
VP
689 proc_freq = cpufreq_quick_get(cpunum);
690 if (!proc_freq)
691 proc_freq = c->proc_freq / 1000;
692
1da177e4
LT
693 seq_printf(m,
694 "processor : %d\n"
695 "vendor : %s\n"
696 "arch : IA-64\n"
76d08bb3 697 "family : %u\n"
1da177e4 698 "model : %u\n"
76d08bb3 699 "model name : %s\n"
1da177e4
LT
700 "revision : %u\n"
701 "archrev : %u\n"
ae0af3e3 702 "features : %s\n"
1da177e4
LT
703 "cpu number : %lu\n"
704 "cpu regs : %u\n"
8a3a78d1 705 "cpu MHz : %lu.%03lu\n"
1da177e4 706 "itc MHz : %lu.%06lu\n"
e927ecb0 707 "BogoMIPS : %lu.%02lu\n",
76d08bb3
TL
708 cpunum, c->vendor, c->family, c->model,
709 c->model_name, c->revision, c->archrev,
1da177e4 710 features, c->ppn, c->number,
95235ca2 711 proc_freq / 1000, proc_freq % 1000,
1da177e4
LT
712 c->itc_freq / 1000000, c->itc_freq % 1000000,
713 lpj*HZ/500000, (lpj*HZ/5000) % 100);
e927ecb0 714#ifdef CONFIG_SMP
ce6e71ad 715 seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
113134fc
AC
716 if (c->socket_id != -1)
717 seq_printf(m, "physical id: %u\n", c->socket_id);
e927ecb0
SS
718 if (c->threads_per_core > 1 || c->cores_per_socket > 1)
719 seq_printf(m,
113134fc
AC
720 "core id : %u\n"
721 "thread id : %u\n",
722 c->core_id, c->thread_id);
e927ecb0
SS
723#endif
724 seq_printf(m,"\n");
725
1da177e4
LT
726 return 0;
727}
728
729static void *
730c_start (struct seq_file *m, loff_t *pos)
731{
732#ifdef CONFIG_SMP
733 while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
734 ++*pos;
735#endif
736 return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
737}
738
739static void *
740c_next (struct seq_file *m, void *v, loff_t *pos)
741{
742 ++*pos;
743 return c_start(m, pos);
744}
745
746static void
747c_stop (struct seq_file *m, void *v)
748{
749}
750
a23fe55e 751const struct seq_operations cpuinfo_op = {
1da177e4
LT
752 .start = c_start,
753 .next = c_next,
754 .stop = c_stop,
755 .show = show_cpuinfo
756};
757
c5e83e3f
JS
758#define MAX_BRANDS 8
759static char brandname[MAX_BRANDS][128];
76d08bb3
TL
760
761static char * __cpuinit
762get_model_name(__u8 family, __u8 model)
763{
c5e83e3f 764 static int overflow;
76d08bb3 765 char brand[128];
c5e83e3f 766 int i;
76d08bb3 767
75f6a1de 768 memcpy(brand, "Unknown", 8);
76d08bb3
TL
769 if (ia64_pal_get_brand_info(brand)) {
770 if (family == 0x7)
771 memcpy(brand, "Merced", 7);
772 else if (family == 0x1f) switch (model) {
773 case 0: memcpy(brand, "McKinley", 9); break;
774 case 1: memcpy(brand, "Madison", 8); break;
775 case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
75f6a1de 776 }
76d08bb3 777 }
c5e83e3f
JS
778 for (i = 0; i < MAX_BRANDS; i++)
779 if (strcmp(brandname[i], brand) == 0)
780 return brandname[i];
781 for (i = 0; i < MAX_BRANDS; i++)
782 if (brandname[i][0] == '\0')
783 return strcpy(brandname[i], brand);
784 if (overflow++ == 0)
785 printk(KERN_ERR
786 "%s: Table overflow. Some processor model information will be missing\n",
d4ed8084 787 __func__);
c5e83e3f 788 return "Unknown";
76d08bb3
TL
789}
790
244fd545 791static void __cpuinit
1da177e4
LT
792identify_cpu (struct cpuinfo_ia64 *c)
793{
794 union {
795 unsigned long bits[5];
796 struct {
797 /* id 0 & 1: */
798 char vendor[16];
799
800 /* id 2 */
801 u64 ppn; /* processor serial number */
802
803 /* id 3: */
804 unsigned number : 8;
805 unsigned revision : 8;
806 unsigned model : 8;
807 unsigned family : 8;
808 unsigned archrev : 8;
809 unsigned reserved : 24;
810
811 /* id 4: */
812 u64 features;
813 } field;
814 } cpuid;
815 pal_vm_info_1_u_t vm1;
816 pal_vm_info_2_u_t vm2;
817 pal_status_t status;
818 unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
819 int i;
1da177e4
LT
820 for (i = 0; i < 5; ++i)
821 cpuid.bits[i] = ia64_get_cpuid(i);
822
823 memcpy(c->vendor, cpuid.field.vendor, 16);
824#ifdef CONFIG_SMP
825 c->cpu = smp_processor_id();
e927ecb0
SS
826
827 /* below default values will be overwritten by identify_siblings()
72fdbdce 828 * for Multi-Threading/Multi-Core capable CPUs
e927ecb0
SS
829 */
830 c->threads_per_core = c->cores_per_socket = c->num_log = 1;
831 c->socket_id = -1;
832
833 identify_siblings(c);
113134fc
AC
834
835 if (c->threads_per_core > smp_num_siblings)
836 smp_num_siblings = c->threads_per_core;
1da177e4
LT
837#endif
838 c->ppn = cpuid.field.ppn;
839 c->number = cpuid.field.number;
840 c->revision = cpuid.field.revision;
841 c->model = cpuid.field.model;
842 c->family = cpuid.field.family;
843 c->archrev = cpuid.field.archrev;
844 c->features = cpuid.field.features;
76d08bb3 845 c->model_name = get_model_name(c->family, c->model);
1da177e4
LT
846
847 status = ia64_pal_vm_summary(&vm1, &vm2);
848 if (status == PAL_STATUS_SUCCESS) {
849 impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
850 phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
851 }
852 c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
853 c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
854}
855
0f7ac29e 856void __init
1da177e4
LT
857setup_per_cpu_areas (void)
858{
859 /* start_kernel() requires this... */
860}
861
08357f82 862/*
62fdd767 863 * Do the following calculations:
08357f82 864 *
62fdd767
FY
865 * 1. the max. cache line size.
866 * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
867 * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
08357f82 868 */
244fd545 869static void __cpuinit
62fdd767 870get_cache_info(void)
1da177e4
LT
871{
872 unsigned long line_size, max = 1;
873 u64 l, levels, unique_caches;
874 pal_cache_config_info_t cci;
875 s64 status;
876
877 status = ia64_pal_cache_summary(&levels, &unique_caches);
878 if (status != 0) {
879 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
d4ed8084 880 __func__, status);
1da177e4 881 max = SMP_CACHE_BYTES;
08357f82
ZM
882 /* Safest setup for "flush_icache_range()" */
883 ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
62fdd767
FY
884 /* Safest setup for "clflush_cache_range()" */
885 ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
1da177e4
LT
886 goto out;
887 }
888
889 for (l = 0; l < levels; ++l) {
62fdd767
FY
890 /* cache_type (data_or_unified)=2 */
891 status = ia64_pal_cache_config_info(l, 2, &cci);
1da177e4
LT
892 if (status != 0) {
893 printk(KERN_ERR
08357f82 894 "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
d4ed8084 895 __func__, l, status);
1da177e4 896 max = SMP_CACHE_BYTES;
08357f82
ZM
897 /* The safest setup for "flush_icache_range()" */
898 cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
62fdd767
FY
899 /* The safest setup for "clflush_cache_range()" */
900 ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
08357f82 901 cci.pcci_unified = 1;
62fdd767
FY
902 } else {
903 if (cci.pcci_stride < ia64_cache_stride_shift)
904 ia64_cache_stride_shift = cci.pcci_stride;
905
906 line_size = 1 << cci.pcci_line_size;
907 if (line_size > max)
908 max = line_size;
1da177e4 909 }
62fdd767 910
08357f82 911 if (!cci.pcci_unified) {
62fdd767
FY
912 /* cache_type (instruction)=1*/
913 status = ia64_pal_cache_config_info(l, 1, &cci);
08357f82
ZM
914 if (status != 0) {
915 printk(KERN_ERR
916 "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
d4ed8084 917 __func__, l, status);
08357f82
ZM
918 /* The safest setup for "flush_icache_range()" */
919 cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
920 }
921 }
922 if (cci.pcci_stride < ia64_i_cache_stride_shift)
923 ia64_i_cache_stride_shift = cci.pcci_stride;
924 }
1da177e4
LT
925 out:
926 if (max > ia64_max_cacheline_size)
927 ia64_max_cacheline_size = max;
928}
929
930/*
931 * cpu_init() initializes state that is per-CPU. This function acts
932 * as a 'CPU state barrier', nothing should get across.
933 */
244fd545 934void __cpuinit
1da177e4
LT
935cpu_init (void)
936{
244fd545 937 extern void __cpuinit ia64_mmu_init (void *);
a0776ec8 938 static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
1da177e4
LT
939 unsigned long num_phys_stacked;
940 pal_vm_info_2_u_t vmi;
941 unsigned int max_ctx;
942 struct cpuinfo_ia64 *cpu_info;
943 void *cpu_data;
944
945 cpu_data = per_cpu_init();
4d1efed5 946#ifdef CONFIG_SMP
d5a7430d
MT
947 /*
948 * insert boot cpu into sibling and core mapes
949 * (must be done after per_cpu area is setup)
950 */
951 if (smp_processor_id() == 0) {
952 cpu_set(0, per_cpu(cpu_sibling_map, 0));
953 cpu_set(0, cpu_core_map[0]);
10617bbe
TL
954 } else {
955 /*
956 * Set ar.k3 so that assembly code in MCA handler can compute
957 * physical addresses of per cpu variables with a simple:
958 * phys = ar.k3 + &per_cpu_var
959 * and the alt-dtlb-miss handler can set per-cpu mapping into
960 * the TLB when needed. head.S already did this for cpu0.
961 */
962 ia64_set_kr(IA64_KR_PER_CPU_DATA,
963 ia64_tpa(cpu_data) - (long) __per_cpu_start);
d5a7430d 964 }
4d1efed5 965#endif
1da177e4 966
62fdd767 967 get_cache_info();
1da177e4
LT
968
969 /*
970 * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
971 * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
972 * depends on the data returned by identify_cpu(). We break the dependency by
973 * accessing cpu_data() through the canonical per-CPU address.
974 */
975 cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
976 identify_cpu(cpu_info);
977
978#ifdef CONFIG_MCKINLEY
979 {
980# define FEATURE_SET 16
981 struct ia64_pal_retval iprv;
982
983 if (cpu_info->family == 0x1f) {
984 PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
985 if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
986 PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
987 (iprv.v1 | 0x80), FEATURE_SET, 0);
988 }
989 }
990#endif
991
992 /* Clear the stack memory reserved for pt_regs: */
6450578f 993 memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
1da177e4
LT
994
995 ia64_set_kr(IA64_KR_FPU_OWNER, 0);
996
997 /*
998 * Initialize the page-table base register to a global
999 * directory with all zeroes. This ensure that we can handle
1000 * TLB-misses to user address-space even before we created the
1001 * first user address-space. This may happen, e.g., due to
1002 * aggressive use of lfetch.fault.
1003 */
1004 ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
1005
1006 /*
86ebacd3
TL
1007 * Initialize default control register to defer speculative faults except
1008 * for those arising from TLB misses, which are not deferred. The
1da177e4
LT
1009 * kernel MUST NOT depend on a particular setting of these bits (in other words,
1010 * the kernel must have recovery code for all speculative accesses). Turn on
1011 * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
1012 * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
1013 * be fine).
1014 */
1015 ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
1016 | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
1017 atomic_inc(&init_mm.mm_count);
1018 current->active_mm = &init_mm;
1019 if (current->mm)
1020 BUG();
1021
1022 ia64_mmu_init(ia64_imva(cpu_data));
1023 ia64_mca_cpu_init(ia64_imva(cpu_data));
1024
1025#ifdef CONFIG_IA32_SUPPORT
1026 ia32_cpu_init();
1027#endif
1028
72fdbdce 1029 /* Clear ITC to eliminate sched_clock() overflows in human time. */
1da177e4
LT
1030 ia64_set_itc(0);
1031
1032 /* disable all local interrupt sources: */
1033 ia64_set_itv(1 << 16);
1034 ia64_set_lrr0(1 << 16);
1035 ia64_set_lrr1(1 << 16);
1036 ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
1037 ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
1038
1039 /* clear TPR & XTP to enable all interrupt classes: */
1040 ia64_setreg(_IA64_REG_CR_TPR, 0);
f740e6c9
KK
1041
1042 /* Clear any pending interrupts left by SAL/EFI */
1043 while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
1044 ia64_eoi();
1045
1da177e4
LT
1046#ifdef CONFIG_SMP
1047 normal_xtp();
1048#endif
1049
1050 /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
2046b94e 1051 if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
1da177e4 1052 max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
a6c75b86 1053 setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
2046b94e 1054 } else {
1da177e4
LT
1055 printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
1056 max_ctx = (1U << 15) - 1; /* use architected minimum */
1057 }
1058 while (max_ctx < ia64_ctx.max_ctx) {
1059 unsigned int old = ia64_ctx.max_ctx;
1060 if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
1061 break;
1062 }
1063
1064 if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
1065 printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
1066 "stacked regs\n");
1067 num_phys_stacked = 96;
1068 }
1069 /* size of physical stacked register partition plus 8 bytes: */
a0776ec8
KC
1070 if (num_phys_stacked > max_num_phys_stacked) {
1071 ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
1072 max_num_phys_stacked = num_phys_stacked;
1073 }
1da177e4 1074 platform_cpu_init();
6c4fa560 1075 pm_idle = default_idle;
1da177e4
LT
1076}
1077
244fd545 1078void __init
1da177e4
LT
1079check_bugs (void)
1080{
1081 ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
1082 (unsigned long) __end___mckinley_e9_bundles);
1083}
3ed3bce8
MD
1084
1085static int __init run_dmi_scan(void)
1086{
1087 dmi_scan_machine();
1088 return 0;
1089}
1090core_initcall(run_dmi_scan);