]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/mips/alchemy/common/setup.c
MIPS: Replace MIPS-specific 64BIT_PHYS_ADDR with generic PHYS_ADDR_T_64BIT
[mirror_ubuntu-artful-kernel.git] / arch / mips / alchemy / common / setup.c
CommitLineData
1da177e4 1/*
c1dcb14e
SS
2 * Copyright 2000, 2007-2008 MontaVista Software Inc.
3 * Author: MontaVista Software, Inc. <source@mvista.com
1da177e4
LT
4 *
5 * Updates to 2.6, Pete Popov, Embedded Alley Solutions, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 *
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
13 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
15 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
16 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
17 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
18 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
19 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
20 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
21 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
22 *
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
26 */
ce28f94c 27
1da177e4 28#include <linux/init.h>
1da177e4 29#include <linux/ioport.h>
1da177e4 30
88e9a93c 31#include <asm/dma-coherence.h>
1da177e4 32#include <asm/mipsregs.h>
1da177e4 33
25b31cb1 34#include <au1000.h>
25b31cb1 35
1da177e4 36extern void __init board_setup(void);
1da177e4
LT
37extern void set_cpuspec(void);
38
2925aba4 39void __init plat_mem_setup(void)
1da177e4 40{
074cf656 41 if (au1xxx_cpu_needs_config_od())
c1dcb14e
SS
42 /* Various early Au1xx0 errata corrected by this */
43 set_c0_config(1 << 19); /* Set Config[OD] */
44 else
1da177e4 45 /* Clear to obtain best system bus performance */
c1dcb14e 46 clear_c0_config(1 << 19); /* Clear Config[OD] */
1da177e4 47
88e9a93c
ML
48 hw_coherentio = 0;
49 coherentio = 1;
50 switch (alchemy_get_cputype()) {
51 case ALCHEMY_CPU_AU1000:
52 case ALCHEMY_CPU_AU1500:
53 case ALCHEMY_CPU_AU1100:
54 coherentio = 0;
739cec8f
ML
55 break;
56 case ALCHEMY_CPU_AU1200:
57 /* Au1200 AB USB does not support coherent memory */
58 if (0 == (read_c0_prid() & PRID_REV_MASK))
59 coherentio = 0;
60 break;
88e9a93c
ML
61 }
62
70342287 63 board_setup(); /* board specific setup */
05911280 64
1da177e4
LT
65 /* IO/MEM resources. */
66 set_io_port_base(0);
67 ioport_resource.start = IOPORT_RESOURCE_START;
68 ioport_resource.end = IOPORT_RESOURCE_END;
69 iomem_resource.start = IOMEM_RESOURCE_START;
70 iomem_resource.end = IOMEM_RESOURCE_END;
1da177e4
LT
71}
72
34adb28d 73#if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_PCI)
1da177e4 74/* This routine should be valid for all Au1x based boards */
c3455b0e 75phys_t __fixup_bigphys_addr(phys_t phys_addr, phys_t size)
1da177e4 76{
7517de34
ML
77 unsigned long start = ALCHEMY_PCI_MEMWIN_START;
78 unsigned long end = ALCHEMY_PCI_MEMWIN_END;
11b897cf 79
c1dcb14e 80 /* Don't fixup 36-bit addresses */
722b05a0
RB
81 if ((phys_addr >> 32) != 0)
82 return phys_addr;
1da177e4 83
11b897cf
ML
84 /* Check for PCI memory window */
85 if (phys_addr >= start && (phys_addr + size - 1) <= end)
7517de34 86 return (phys_t)(AU1500_PCI_MEM_PHYS_ADDR + phys_addr);
1da177e4
LT
87
88 /* default nop */
89 return phys_addr;
90}
efe29c0f 91EXPORT_SYMBOL(__fixup_bigphys_addr);
1da177e4 92#endif