]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/mips/include/asm/io.h
Fix common misspellings
[mirror_ubuntu-bionic-kernel.git] / arch / mips / include / asm / io.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995 Waldorf GmbH
966f4406 7 * Copyright (C) 1994 - 2000, 06 Ralf Baechle
1da177e4
LT
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
10 * Author: Maciej W. Rozycki <macro@mips.com>
11 */
12#ifndef _ASM_IO_H
13#define _ASM_IO_H
14
1da177e4
LT
15#include <linux/compiler.h>
16#include <linux/kernel.h>
17#include <linux/types.h>
18
19#include <asm/addrspace.h>
1da177e4
LT
20#include <asm/byteorder.h>
21#include <asm/cpu.h>
22#include <asm/cpu-features.h>
140c1729 23#include <asm-generic/iomap.h>
1da177e4
LT
24#include <asm/page.h>
25#include <asm/pgtable-bits.h>
26#include <asm/processor.h>
fe00f943 27#include <asm/string.h>
1da177e4 28
c3455b0e 29#include <ioremap.h>
1da177e4
LT
30#include <mangle-port.h>
31
32/*
33 * Slowdown I/O port space accesses for antique hardware.
34 */
35#undef CONF_SLOWDOWN_IO
36
37/*
4912ba72 38 * Raw operations are never swapped in software. OTOH values that raw
1da177e4
LT
39 * operations are working on may or may not have been swapped by the bus
40 * hardware. An example use would be for flash memory that's used for
41 * execute in place.
42 */
21a151d8
RB
43# define __raw_ioswabb(a, x) (x)
44# define __raw_ioswabw(a, x) (x)
45# define __raw_ioswabl(a, x) (x)
46# define __raw_ioswabq(a, x) (x)
47# define ____raw_ioswabq(a, x) (x)
1da177e4 48
a8433137 49/* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
1da177e4 50
1da177e4
LT
51#define IO_SPACE_LIMIT 0xffff
52
53/*
54 * On MIPS I/O ports are memory mapped, so we access them using normal
55 * load/store instructions. mips_io_port_base is the virtual address to
56 * which all ports are being mapped. For sake of efficiency some code
57 * assumes that this is an address that can be loaded with a single lui
58 * instruction, so the lower 16 bits must be zero. Should be true on
59 * on any sane architecture; generic code does not use this assumption.
60 */
61extern const unsigned long mips_io_port_base;
62
966f4406
RB
63/*
64 * Gcc will generate code to load the value of mips_io_port_base after each
65 * function call which may be fairly wasteful in some cases. So we don't
66 * play quite by the book. We tell gcc mips_io_port_base is a long variable
67 * which solves the code generation issue. Now we need to violate the
68 * aliasing rules a little to make initialization possible and finally we
69 * will need the barrier() to fight side effects of the aliasing chat.
70 * This trickery will eventually collapse under gcc's optimizer. Oh well.
71 */
72static inline void set_io_port_base(unsigned long base)
73{
74 * (unsigned long *) &mips_io_port_base = base;
75 barrier();
76}
1da177e4
LT
77
78/*
79 * Thanks to James van Artsdalen for a better timing-fix than
80 * the two short jumps: using outb's to a nonexistent port seems
81 * to guarantee better timings even on fast machines.
82 *
83 * On the other hand, I'd like to be sure of a non-existent port:
84 * I feel a bit unsafe about using 0x80 (should be safe, though)
85 *
86 * Linus
87 *
88 */
89
90#define __SLOW_DOWN_IO \
91 __asm__ __volatile__( \
92 "sb\t$0,0x80(%0)" \
93 : : "r" (mips_io_port_base));
94
95#ifdef CONF_SLOWDOWN_IO
96#ifdef REALLY_SLOW_IO
97#define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
98#else
99#define SLOW_DOWN_IO __SLOW_DOWN_IO
100#endif
101#else
102#define SLOW_DOWN_IO
103#endif
104
105/*
106 * virt_to_phys - map virtual addresses to physical
107 * @address: address to remap
108 *
109 * The returned physical address is the physical (CPU) mapping for
110 * the memory address given. It is only valid to use this function on
111 * addresses directly mapped or allocated via kmalloc.
112 *
113 * This function does not give bus mappings for DMA transfers. In
114 * almost all conceivable cases a device driver should not be using
115 * this function
116 */
99e3b942 117static inline unsigned long virt_to_phys(volatile const void *address)
1da177e4 118{
6f284a2c 119 return (unsigned long)address - PAGE_OFFSET + PHYS_OFFSET;
1da177e4
LT
120}
121
122/*
123 * phys_to_virt - map physical address to virtual
124 * @address: address to remap
125 *
126 * The returned virtual address is a current CPU mapping for
127 * the memory address given. It is only valid to use this function on
128 * addresses that have a kernel mapping
129 *
130 * This function does not handle bus mappings for DMA transfers. In
131 * almost all conceivable cases a device driver should not be using
132 * this function
133 */
134static inline void * phys_to_virt(unsigned long address)
135{
6f284a2c 136 return (void *)(address + PAGE_OFFSET - PHYS_OFFSET);
1da177e4
LT
137}
138
139/*
140 * ISA I/O bus memory addresses are 1:1 with the physical address.
141 */
142static inline unsigned long isa_virt_to_bus(volatile void * address)
143{
144 return (unsigned long)address - PAGE_OFFSET;
145}
146
147static inline void * isa_bus_to_virt(unsigned long address)
148{
149 return (void *)(address + PAGE_OFFSET);
150}
151
152#define isa_page_to_bus page_to_phys
153
154/*
155 * However PCI ones are not necessarily 1:1 and therefore these interfaces
156 * are forbidden in portable PCI drivers.
157 *
158 * Allow them for x86 for legacy drivers, though.
159 */
160#define virt_to_bus virt_to_phys
161#define bus_to_virt phys_to_virt
162
1da177e4
LT
163/*
164 * Change "struct page" to physical address.
165 */
166#define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
167
0f04afb5 168extern void __iomem * __ioremap(phys_t offset, phys_t size, unsigned long flags);
d89e36d8 169extern void __iounmap(const volatile void __iomem *addr);
1da177e4 170
0f04afb5 171static inline void __iomem * __ioremap_mode(phys_t offset, unsigned long size,
1da177e4
LT
172 unsigned long flags)
173{
5ddcb3c3
AN
174 void __iomem *addr = plat_ioremap(offset, size, flags);
175
176 if (addr)
177 return addr;
178
c3455b0e
MR
179#define __IS_LOW512(addr) (!((phys_t)(addr) & (phys_t) ~0x1fffffffULL))
180
1da177e4
LT
181 if (cpu_has_64bit_addresses) {
182 u64 base = UNCAC_BASE;
183
184 /*
185 * R10000 supports a 2 bit uncached attribute therefore
186 * UNCAC_BASE may not equal IO_BASE.
187 */
188 if (flags == _CACHE_UNCACHED)
189 base = (u64) IO_BASE;
fe00f943 190 return (void __iomem *) (unsigned long) (base + offset);
c3455b0e
MR
191 } else if (__builtin_constant_p(offset) &&
192 __builtin_constant_p(size) && __builtin_constant_p(flags)) {
193 phys_t phys_addr, last_addr;
194
195 phys_addr = fixup_bigphys_addr(offset, size);
196
197 /* Don't allow wraparound or zero size. */
198 last_addr = phys_addr + size - 1;
199 if (!size || last_addr < phys_addr)
200 return NULL;
201
202 /*
203 * Map uncached objects in the low 512MB of address
204 * space using KSEG1.
205 */
206 if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
207 flags == _CACHE_UNCACHED)
c0cf5001
AN
208 return (void __iomem *)
209 (unsigned long)CKSEG1ADDR(phys_addr);
1da177e4
LT
210 }
211
212 return __ioremap(offset, size, flags);
c3455b0e
MR
213
214#undef __IS_LOW512
1da177e4
LT
215}
216
217/*
218 * ioremap - map bus memory into CPU space
219 * @offset: bus address of the memory
220 * @size: size of the resource to map
221 *
222 * ioremap performs a platform specific sequence of operations to
223 * make bus memory CPU accessible via the readb/readw/readl/writeb/
224 * writew/writel functions and the other mmio helpers. The returned
225 * address is not guaranteed to be usable directly as a virtual
226 * address.
227 */
228#define ioremap(offset, size) \
229 __ioremap_mode((offset), (size), _CACHE_UNCACHED)
230
231/*
232 * ioremap_nocache - map bus memory into CPU space
233 * @offset: bus address of the memory
234 * @size: size of the resource to map
235 *
236 * ioremap_nocache performs a platform specific sequence of operations to
237 * make bus memory CPU accessible via the readb/readw/readl/writeb/
238 * writew/writel functions and the other mmio helpers. The returned
239 * address is not guaranteed to be usable directly as a virtual
240 * address.
241 *
242 * This version of ioremap ensures that the memory is marked uncachable
243 * on the CPU as well as honouring existing caching rules from things like
244 * the PCI bus. Note that there are other caches and buffers on many
25985edc 245 * busses. In particular driver authors should read up on PCI writes
1da177e4
LT
246 *
247 * It's useful if some control registers are in such an area and
248 * write combining or read caching is not desirable:
249 */
250#define ioremap_nocache(offset, size) \
251 __ioremap_mode((offset), (size), _CACHE_UNCACHED)
252
778e2ac5
RB
253/*
254 * ioremap_cachable - map bus memory into CPU space
255 * @offset: bus address of the memory
256 * @size: size of the resource to map
257 *
258 * ioremap_nocache performs a platform specific sequence of operations to
259 * make bus memory CPU accessible via the readb/readw/readl/writeb/
260 * writew/writel functions and the other mmio helpers. The returned
261 * address is not guaranteed to be usable directly as a virtual
262 * address.
263 *
264 * This version of ioremap ensures that the memory is marked cachable by
265 * the CPU. Also enables full write-combining. Useful for some
266 * memory-like regions on I/O busses.
267 */
268#define ioremap_cachable(offset, size) \
35133692 269 __ioremap_mode((offset), (size), _page_cachable_default)
778e2ac5 270
1da177e4
LT
271/*
272 * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
273 * requests a cachable mapping, ioremap_uncached_accelerated requests a
274 * mapping using the uncached accelerated mode which isn't supported on
275 * all processors.
276 */
277#define ioremap_cacheable_cow(offset, size) \
278 __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
279#define ioremap_uncached_accelerated(offset, size) \
280 __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
281
d89e36d8 282static inline void iounmap(const volatile void __iomem *addr)
1da177e4 283{
5ddcb3c3
AN
284 if (plat_iounmap(addr))
285 return;
286
c3455b0e
MR
287#define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
288
289 if (cpu_has_64bit_addresses ||
290 (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
1da177e4
LT
291 return;
292
293 __iounmap(addr);
1da177e4 294
c3455b0e
MR
295#undef __IS_KSEG1
296}
1da177e4 297
8faca49a
DD
298#ifdef CONFIG_CPU_CAVIUM_OCTEON
299#define war_octeon_io_reorder_wmb() wmb()
300#else
301#define war_octeon_io_reorder_wmb() do { } while (0)
302#endif
303
1da177e4
LT
304#define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
305 \
306static inline void pfx##write##bwlq(type val, \
307 volatile void __iomem *mem) \
308{ \
309 volatile type *__mem; \
310 type __val; \
311 \
8faca49a
DD
312 war_octeon_io_reorder_wmb(); \
313 \
1da177e4
LT
314 __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
315 \
a8433137 316 __val = pfx##ioswab##bwlq(__mem, val); \
1da177e4
LT
317 \
318 if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
319 *__mem = __val; \
320 else if (cpu_has_64bits) { \
321 unsigned long __flags; \
322 type __tmp; \
323 \
324 if (irq) \
325 local_irq_save(__flags); \
326 __asm__ __volatile__( \
327 ".set mips3" "\t\t# __writeq""\n\t" \
328 "dsll32 %L0, %L0, 0" "\n\t" \
329 "dsrl32 %L0, %L0, 0" "\n\t" \
330 "dsll32 %M0, %M0, 0" "\n\t" \
331 "or %L0, %L0, %M0" "\n\t" \
82b89152
MR
332 ".set push" "\n\t" \
333 ".set noreorder" "\n\t" \
334 ".set nomacro" "\n\t" \
1da177e4 335 "sd %L0, %2" "\n\t" \
82b89152 336 ".set pop" "\n\t" \
1da177e4
LT
337 ".set mips0" "\n" \
338 : "=r" (__tmp) \
82b89152 339 : "0" (__val), "R" (*__mem)); \
1da177e4
LT
340 if (irq) \
341 local_irq_restore(__flags); \
342 } else \
343 BUG(); \
344} \
345 \
b887d3f2 346static inline type pfx##read##bwlq(const volatile void __iomem *mem) \
1da177e4
LT
347{ \
348 volatile type *__mem; \
349 type __val; \
350 \
351 __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
352 \
353 if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
354 __val = *__mem; \
355 else if (cpu_has_64bits) { \
356 unsigned long __flags; \
357 \
049b13c3
TS
358 if (irq) \
359 local_irq_save(__flags); \
1da177e4
LT
360 __asm__ __volatile__( \
361 ".set mips3" "\t\t# __readq" "\n\t" \
82b89152
MR
362 ".set push" "\n\t" \
363 ".set noreorder" "\n\t" \
364 ".set nomacro" "\n\t" \
1da177e4 365 "ld %L0, %1" "\n\t" \
82b89152 366 ".set pop" "\n\t" \
1da177e4
LT
367 "dsra32 %M0, %L0, 0" "\n\t" \
368 "sll %L0, %L0, 0" "\n\t" \
369 ".set mips0" "\n" \
370 : "=r" (__val) \
82b89152 371 : "R" (*__mem)); \
049b13c3
TS
372 if (irq) \
373 local_irq_restore(__flags); \
1da177e4
LT
374 } else { \
375 __val = 0; \
376 BUG(); \
377 } \
378 \
a8433137 379 return pfx##ioswab##bwlq(__mem, __val); \
1da177e4
LT
380}
381
382#define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
383 \
384static inline void pfx##out##bwlq##p(type val, unsigned long port) \
385{ \
386 volatile type *__addr; \
387 type __val; \
388 \
8faca49a
DD
389 war_octeon_io_reorder_wmb(); \
390 \
a8433137 391 __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
1da177e4 392 \
a8433137 393 __val = pfx##ioswab##bwlq(__addr, val); \
1da177e4 394 \
9d58f302
RB
395 /* Really, we want this to be atomic */ \
396 BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
397 \
398 *__addr = __val; \
399 slow; \
1da177e4
LT
400} \
401 \
402static inline type pfx##in##bwlq##p(unsigned long port) \
403{ \
404 volatile type *__addr; \
405 type __val; \
406 \
a8433137 407 __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
1da177e4 408 \
9d58f302
RB
409 BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
410 \
411 __val = *__addr; \
412 slow; \
1da177e4 413 \
a8433137 414 return pfx##ioswab##bwlq(__addr, __val); \
1da177e4
LT
415}
416
417#define __BUILD_MEMORY_PFX(bus, bwlq, type) \
418 \
419__BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
420
9d58f302 421#define BUILDIO_MEM(bwlq, type) \
1da177e4 422 \
1da177e4 423__BUILD_MEMORY_PFX(__raw_, bwlq, type) \
4912ba72 424__BUILD_MEMORY_PFX(, bwlq, type) \
290f10ae 425__BUILD_MEMORY_PFX(__mem_, bwlq, type) \
9d58f302
RB
426
427BUILDIO_MEM(b, u8)
428BUILDIO_MEM(w, u16)
429BUILDIO_MEM(l, u32)
430BUILDIO_MEM(q, u64)
431
432#define __BUILD_IOPORT_PFX(bus, bwlq, type) \
433 __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
434 __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
435
436#define BUILDIO_IOPORT(bwlq, type) \
437 __BUILD_IOPORT_PFX(, bwlq, type) \
290f10ae 438 __BUILD_IOPORT_PFX(__mem_, bwlq, type)
9d58f302
RB
439
440BUILDIO_IOPORT(b, u8)
441BUILDIO_IOPORT(w, u16)
442BUILDIO_IOPORT(l, u32)
443#ifdef CONFIG_64BIT
444BUILDIO_IOPORT(q, u64)
445#endif
1da177e4
LT
446
447#define __BUILDIO(bwlq, type) \
448 \
4912ba72 449__BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
1da177e4 450
1da177e4
LT
451__BUILDIO(q, u64)
452
453#define readb_relaxed readb
454#define readw_relaxed readw
455#define readl_relaxed readl
456#define readq_relaxed readq
457
f868ba29
FF
458#define readb_be(addr) \
459 __raw_readb((__force unsigned *)(addr))
460#define readw_be(addr) \
461 be16_to_cpu(__raw_readw((__force unsigned *)(addr)))
462#define readl_be(addr) \
463 be32_to_cpu(__raw_readl((__force unsigned *)(addr)))
464#define readq_be(addr) \
465 be64_to_cpu(__raw_readq((__force unsigned *)(addr)))
466
467#define writeb_be(val, addr) \
468 __raw_writeb((val), (__force unsigned *)(addr))
469#define writew_be(val, addr) \
470 __raw_writew(cpu_to_be16((val)), (__force unsigned *)(addr))
471#define writel_be(val, addr) \
472 __raw_writel(cpu_to_be32((val)), (__force unsigned *)(addr))
473#define writeq_be(val, addr) \
474 __raw_writeq(cpu_to_be64((val)), (__force unsigned *)(addr))
475
1da177e4
LT
476/*
477 * Some code tests for these symbols
478 */
479#define readq readq
480#define writeq writeq
481
482#define __BUILD_MEMORY_STRING(bwlq, type) \
483 \
99289a4e
AG
484static inline void writes##bwlq(volatile void __iomem *mem, \
485 const void *addr, unsigned int count) \
1da177e4 486{ \
99289a4e 487 const volatile type *__addr = addr; \
1da177e4
LT
488 \
489 while (count--) { \
290f10ae 490 __mem_write##bwlq(*__addr, mem); \
1da177e4
LT
491 __addr++; \
492 } \
493} \
494 \
495static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
496 unsigned int count) \
497{ \
498 volatile type *__addr = addr; \
499 \
500 while (count--) { \
290f10ae 501 *__addr = __mem_read##bwlq(mem); \
1da177e4
LT
502 __addr++; \
503 } \
504}
505
506#define __BUILD_IOPORT_STRING(bwlq, type) \
507 \
ecba36da 508static inline void outs##bwlq(unsigned long port, const void *addr, \
1da177e4
LT
509 unsigned int count) \
510{ \
ecba36da 511 const volatile type *__addr = addr; \
1da177e4
LT
512 \
513 while (count--) { \
290f10ae 514 __mem_out##bwlq(*__addr, port); \
1da177e4
LT
515 __addr++; \
516 } \
517} \
518 \
519static inline void ins##bwlq(unsigned long port, void *addr, \
520 unsigned int count) \
521{ \
522 volatile type *__addr = addr; \
523 \
524 while (count--) { \
290f10ae 525 *__addr = __mem_in##bwlq(port); \
1da177e4
LT
526 __addr++; \
527 } \
528}
529
530#define BUILDSTRING(bwlq, type) \
531 \
532__BUILD_MEMORY_STRING(bwlq, type) \
533__BUILD_IOPORT_STRING(bwlq, type)
534
535BUILDSTRING(b, u8)
536BUILDSTRING(w, u16)
537BUILDSTRING(l, u32)
9d58f302 538#ifdef CONFIG_64BIT
1da177e4 539BUILDSTRING(q, u64)
9d58f302 540#endif
1da177e4
LT
541
542
8faca49a
DD
543#ifdef CONFIG_CPU_CAVIUM_OCTEON
544#define mmiowb() wmb()
545#else
1da177e4
LT
546/* Depends on MIPS II instruction set */
547#define mmiowb() asm volatile ("sync" ::: "memory")
8faca49a 548#endif
1da177e4 549
fe00f943
RB
550static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
551{
552 memset((void __force *) addr, val, count);
553}
554static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
555{
556 memcpy(dst, (void __force *) src, count);
557}
558static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
559{
560 memcpy((void __force *) dst, src, count);
561}
1da177e4 562
1da177e4
LT
563/*
564 * The caches on some architectures aren't dma-coherent and have need to
565 * handle this in software. There are three types of operations that
566 * can be applied to dma buffers.
567 *
568 * - dma_cache_wback_inv(start, size) makes caches and coherent by
569 * writing the content of the caches back to memory, if necessary.
570 * The function also invalidates the affected part of the caches as
571 * necessary before DMA transfers from outside to memory.
572 * - dma_cache_wback(start, size) makes caches and coherent by
573 * writing the content of the caches back to memory, if necessary.
574 * The function also invalidates the affected part of the caches as
575 * necessary before DMA transfers from outside to memory.
576 * - dma_cache_inv(start, size) invalidates the affected parts of the
577 * caches. Dirty lines of the caches may be written back or simply
578 * be discarded. This operation is necessary before dma operations
579 * to the memory.
622a9edd
RB
580 *
581 * This API used to be exported; it now is for arch code internal use only.
1da177e4
LT
582 */
583#ifdef CONFIG_DMA_NONCOHERENT
584
585extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
586extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
587extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
588
21a151d8
RB
589#define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start, size)
590#define dma_cache_wback(start, size) _dma_cache_wback(start, size)
591#define dma_cache_inv(start, size) _dma_cache_inv(start, size)
1da177e4
LT
592
593#else /* Sane hardware */
594
595#define dma_cache_wback_inv(start,size) \
596 do { (void) (start); (void) (size); } while (0)
597#define dma_cache_wback(start,size) \
598 do { (void) (start); (void) (size); } while (0)
599#define dma_cache_inv(start,size) \
600 do { (void) (start); (void) (size); } while (0)
601
602#endif /* CONFIG_DMA_NONCOHERENT */
603
604/*
605 * Read a 32-bit register that requires a 64-bit read cycle on the bus.
606 * Avoid interrupt mucking, just adjust the address for 4-byte access.
607 * Assume the addresses are 8-byte aligned.
608 */
609#ifdef __MIPSEB__
610#define __CSR_32_ADJUST 4
611#else
612#define __CSR_32_ADJUST 0
613#endif
614
21a151d8 615#define csr_out32(v, a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
1da177e4
LT
616#define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
617
618/*
619 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
620 * access
621 */
622#define xlate_dev_mem_ptr(p) __va(p)
623
624/*
625 * Convert a virtual cached pointer to an uncached pointer
626 */
627#define xlate_dev_kmem_ptr(p) p
628
629#endif /* _ASM_IO_H */