]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/mips/jz4740/irq.c
devicetree: document Ingenic SoC interrupt controller binding
[mirror_ubuntu-bionic-kernel.git] / arch / mips / jz4740 / irq.c
CommitLineData
9869848d
LPC
1/*
2 * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
3 * JZ4740 platform IRQ support
4 *
5 * This program is free software; you can redistribute it and/or modify it
70342287 6 * under the terms of the GNU General Public License as published by the
9869848d
LPC
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * You should have received a copy of the GNU General Public License along
11 * with this program; if not, write to the Free Software Foundation, Inc.,
12 * 675 Mass Ave, Cambridge, MA 02139, USA.
13 *
14 */
15
16#include <linux/errno.h>
17#include <linux/init.h>
18#include <linux/types.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/timex.h>
22#include <linux/slab.h>
23#include <linux/delay.h>
24
25#include <linux/debugfs.h>
26#include <linux/seq_file.h>
27
28#include <asm/io.h>
9869848d
LPC
29
30#include <asm/mach-jz4740/base.h>
942e22df
BN
31#include <asm/mach-jz4740/irq.h>
32
33#include "irq.h"
9869848d
LPC
34
35static void __iomem *jz_intc_base;
9869848d
LPC
36
37#define JZ_REG_INTC_STATUS 0x00
38#define JZ_REG_INTC_MASK 0x04
39#define JZ_REG_INTC_SET_MASK 0x08
40#define JZ_REG_INTC_CLEAR_MASK 0x0c
41#define JZ_REG_INTC_PENDING 0x10
42
83bc7692 43static irqreturn_t jz4740_cascade(int irq, void *data)
9869848d 44{
83bc7692 45 uint32_t irq_reg;
9869848d 46
83bc7692 47 irq_reg = readl(jz_intc_base + JZ_REG_INTC_PENDING);
9869848d 48
83bc7692
LPC
49 if (irq_reg)
50 generic_handle_irq(__fls(irq_reg) + JZ4740_IRQ_BASE);
51
52 return IRQ_HANDLED;
42b64f38
TG
53}
54
83bc7692 55static void jz4740_irq_set_mask(struct irq_chip_generic *gc, uint32_t mask)
9869848d 56{
83bc7692 57 struct irq_chip_regs *regs = &gc->chip_types->regs;
9869848d 58
83bc7692
LPC
59 writel(mask, gc->reg_base + regs->enable);
60 writel(~mask, gc->reg_base + regs->disable);
9869848d
LPC
61}
62
83bc7692 63void jz4740_irq_suspend(struct irq_data *data)
9869848d 64{
83bc7692
LPC
65 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
66 jz4740_irq_set_mask(gc, gc->wake_active);
67}
9869848d 68
83bc7692
LPC
69void jz4740_irq_resume(struct irq_data *data)
70{
71 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
72 jz4740_irq_set_mask(gc, gc->mask_cache);
9869848d
LPC
73}
74
75static struct irqaction jz4740_cascade_action = {
76 .handler = jz4740_cascade,
77 .name = "JZ4740 cascade interrupt",
78};
79
0e81db8f 80void __init jz4740_intc_init(void)
9869848d 81{
83bc7692
LPC
82 struct irq_chip_generic *gc;
83 struct irq_chip_type *ct;
84
9869848d
LPC
85 jz_intc_base = ioremap(JZ4740_INTC_BASE_ADDR, 0x14);
86
42b64f38
TG
87 /* Mask all irqs */
88 writel(0xffffffff, jz_intc_base + JZ_REG_INTC_SET_MASK);
89
83bc7692
LPC
90 gc = irq_alloc_generic_chip("INTC", 1, JZ4740_IRQ_BASE, jz_intc_base,
91 handle_level_irq);
92
93 gc->wake_enabled = IRQ_MSK(32);
94
95 ct = gc->chip_types;
96 ct->regs.enable = JZ_REG_INTC_CLEAR_MASK;
97 ct->regs.disable = JZ_REG_INTC_SET_MASK;
98 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
99 ct->chip.irq_mask = irq_gc_mask_disable_reg;
100 ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
101 ct->chip.irq_set_wake = irq_gc_set_wake;
102 ct->chip.irq_suspend = jz4740_irq_suspend;
103 ct->chip.irq_resume = jz4740_irq_resume;
104
105 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, 0, IRQ_NOPROBE | IRQ_LEVEL);
9869848d
LPC
106
107 setup_irq(2, &jz4740_cascade_action);
108}
109
9869848d
LPC
110#ifdef CONFIG_DEBUG_FS
111
112static inline void intc_seq_reg(struct seq_file *s, const char *name,
113 unsigned int reg)
114{
115 seq_printf(s, "%s:\t\t%08x\n", name, readl(jz_intc_base + reg));
116}
117
118static int intc_regs_show(struct seq_file *s, void *unused)
119{
120 intc_seq_reg(s, "Status", JZ_REG_INTC_STATUS);
121 intc_seq_reg(s, "Mask", JZ_REG_INTC_MASK);
122 intc_seq_reg(s, "Pending", JZ_REG_INTC_PENDING);
123
124 return 0;
125}
126
127static int intc_regs_open(struct inode *inode, struct file *file)
128{
129 return single_open(file, intc_regs_show, NULL);
130}
131
132static const struct file_operations intc_regs_operations = {
133 .open = intc_regs_open,
134 .read = seq_read,
135 .llseek = seq_lseek,
136 .release = single_release,
137};
138
139static int __init intc_debugfs_init(void)
140{
141 (void) debugfs_create_file("jz_regs_intc", S_IFREG | S_IRUGO,
142 NULL, NULL, &intc_regs_operations);
143 return 0;
144}
145subsys_initcall(intc_debugfs_init);
146
147#endif