]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/mips/kernel/cpu-probe.c
MIPS: Clean-ups for MIPS Technologies Inc. generic header file.
[mirror_ubuntu-zesty-kernel.git] / arch / mips / kernel / cpu-probe.c
CommitLineData
1da177e4
LT
1/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
010b853b 5 * Copyright (C) 1994 - 2006 Ralf Baechle
4194318c 6 * Copyright (C) 2003, 2004 Maciej W. Rozycki
113c62d9 7 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
1da177e4
LT
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
1da177e4
LT
14#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
631330f5 17#include <linux/smp.h>
1da177e4 18#include <linux/stddef.h>
73bc256d 19#include <linux/export.h>
1da177e4 20
5759906c 21#include <asm/bugs.h>
1da177e4
LT
22#include <asm/cpu.h>
23#include <asm/fpu.h>
24#include <asm/mipsregs.h>
654f57bf 25#include <asm/watch.h>
06372a63 26#include <asm/elf.h>
a074f0e8 27#include <asm/spram.h>
949e51be
DD
28#include <asm/uaccess.h>
29
1da177e4
LT
30/*
31 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
32 * the implementation of the "wait" feature differs between CPU families. This
33 * points to the function that implements CPU specific wait.
34 * The wait instruction stops the pipeline and reduces the power consumption of
35 * the CPU very much.
36 */
982f6ffe 37void (*cpu_wait)(void);
f8ede0f7 38EXPORT_SYMBOL(cpu_wait);
1da177e4
LT
39
40static void r3081_wait(void)
41{
42 unsigned long cfg = read_c0_conf();
43 write_c0_conf(cfg | R30XX_CONF_HALT);
44}
45
46static void r39xx_wait(void)
47{
60a6c377
AN
48 local_irq_disable();
49 if (!need_resched())
50 write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
51 local_irq_enable();
1da177e4
LT
52}
53
c65a5480 54extern void r4k_wait(void);
60a6c377
AN
55
56/*
57 * This variant is preferable as it allows testing need_resched and going to
58 * sleep depending on the outcome atomically. Unfortunately the "It is
59 * implementation-dependent whether the pipeline restarts when a non-enabled
60 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
61 * using this version a gamble.
62 */
8531a35e 63void r4k_wait_irqoff(void)
60a6c377
AN
64{
65 local_irq_disable();
66 if (!need_resched())
8531a35e
KK
67 __asm__(" .set push \n"
68 " .set mips3 \n"
60a6c377 69 " wait \n"
8531a35e 70 " .set pop \n");
60a6c377 71 local_irq_enable();
8531a35e
KK
72 __asm__(" .globl __pastwait \n"
73 "__pastwait: \n");
1da177e4
LT
74}
75
5a812999
RB
76/*
77 * The RM7000 variant has to handle erratum 38. The workaround is to not
78 * have any pending stores when the WAIT instruction is executed.
79 */
80static void rm7k_wait_irqoff(void)
81{
82 local_irq_disable();
83 if (!need_resched())
84 __asm__(
85 " .set push \n"
86 " .set mips3 \n"
87 " .set noat \n"
88 " mfc0 $1, $12 \n"
89 " sync \n"
90 " mtc0 $1, $12 # stalls until W stage \n"
91 " wait \n"
92 " mtc0 $1, $12 # stalls until W stage \n"
93 " .set pop \n");
94 local_irq_enable();
95}
96
2882b0c6
ML
97/*
98 * The Au1xxx wait is available only if using 32khz counter or
99 * external timer source, but specifically not CP0 Counter.
100 * alchemy/common/time.c may override cpu_wait!
101 */
494900af 102static void au1k_wait(void)
1da177e4 103{
60a6c377
AN
104 __asm__(" .set mips3 \n"
105 " cache 0x14, 0(%0) \n"
106 " cache 0x14, 32(%0) \n"
107 " sync \n"
108 " nop \n"
109 " wait \n"
110 " nop \n"
111 " nop \n"
112 " nop \n"
113 " nop \n"
114 " .set mips0 \n"
10f650db 115 : : "r" (au1k_wait));
1da177e4
LT
116}
117
982f6ffe 118static int __initdata nowait;
55d04dff 119
f49a747c 120static int __init wait_disable(char *s)
55d04dff
RB
121{
122 nowait = 1;
123
124 return 1;
125}
126
127__setup("nowait", wait_disable);
128
0103d23f
KC
129static int __cpuinitdata mips_fpu_disabled;
130
131static int __init fpu_disable(char *s)
132{
133 cpu_data[0].options &= ~MIPS_CPU_FPU;
134 mips_fpu_disabled = 1;
135
136 return 1;
137}
138
139__setup("nofpu", fpu_disable);
140
141int __cpuinitdata mips_dsp_disabled;
142
143static int __init dsp_disable(char *s)
144{
ee80f7c7 145 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
0103d23f
KC
146 mips_dsp_disabled = 1;
147
148 return 1;
149}
150
151__setup("nodsp", dsp_disable);
152
c65a5480 153void __init check_wait(void)
1da177e4
LT
154{
155 struct cpuinfo_mips *c = &current_cpu_data;
156
55d04dff 157 if (nowait) {
c2379230 158 printk("Wait instruction disabled.\n");
55d04dff
RB
159 return;
160 }
161
1da177e4
LT
162 switch (c->cputype) {
163 case CPU_R3081:
164 case CPU_R3081E:
165 cpu_wait = r3081_wait;
1da177e4
LT
166 break;
167 case CPU_TX3927:
168 cpu_wait = r39xx_wait;
1da177e4
LT
169 break;
170 case CPU_R4200:
171/* case CPU_R4300: */
172 case CPU_R4600:
173 case CPU_R4640:
174 case CPU_R4650:
175 case CPU_R4700:
176 case CPU_R5000:
a644b277 177 case CPU_R5500:
1da177e4 178 case CPU_NEVADA:
1da177e4
LT
179 case CPU_4KC:
180 case CPU_4KEC:
181 case CPU_4KSC:
182 case CPU_5KC:
1da177e4 183 case CPU_25KF:
4b3e975e 184 case CPU_PR4450:
602977b0
KC
185 case CPU_BMIPS3300:
186 case CPU_BMIPS4350:
187 case CPU_BMIPS4380:
188 case CPU_BMIPS5000:
0dd4781b 189 case CPU_CAVIUM_OCTEON:
6f329468 190 case CPU_CAVIUM_OCTEON_PLUS:
0e56b385 191 case CPU_CAVIUM_OCTEON2:
83ccf69d 192 case CPU_JZRISC:
2fa36399 193 case CPU_LOONGSON1:
11d48aac 194 case CPU_XLR:
a3d4fb2d 195 case CPU_XLP:
4b3e975e
RB
196 cpu_wait = r4k_wait;
197 break;
198
5a812999
RB
199 case CPU_RM7000:
200 cpu_wait = rm7k_wait_irqoff;
201 break;
202
113c62d9 203 case CPU_M14KC:
4b3e975e 204 case CPU_24K:
bbc7f22f 205 case CPU_34K:
39b8d525 206 case CPU_1004K:
4b3e975e
RB
207 cpu_wait = r4k_wait;
208 if (read_c0_config7() & MIPS_CONF7_WII)
209 cpu_wait = r4k_wait_irqoff;
210 break;
211
c620953c 212 case CPU_74K:
1da177e4 213 cpu_wait = r4k_wait;
4b3e975e
RB
214 if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
215 cpu_wait = r4k_wait_irqoff;
1da177e4 216 break;
4b3e975e 217
60a6c377
AN
218 case CPU_TX49XX:
219 cpu_wait = r4k_wait_irqoff;
60a6c377 220 break;
270717a8 221 case CPU_ALCHEMY:
0c694de1 222 cpu_wait = au1k_wait;
1da177e4 223 break;
c8eae71d
RB
224 case CPU_20KC:
225 /*
226 * WAIT on Rev1.0 has E1, E2, E3 and E16.
227 * WAIT on Rev2.0 and Rev3.0 has E16.
228 * Rev3.1 WAIT is nop, why bother
229 */
230 if ((c->processor_id & 0xff) <= 0x64)
231 break;
232
50da469a
RB
233 /*
234 * Another rev is incremeting c0_count at a reduced clock
235 * rate while in WAIT mode. So we basically have the choice
236 * between using the cp0 timer as clocksource or avoiding
237 * the WAIT instruction. Until more details are known,
238 * disable the use of WAIT for 20Kc entirely.
239 cpu_wait = r4k_wait;
240 */
c8eae71d 241 break;
441ee341 242 case CPU_RM9000:
c2379230 243 if ((c->processor_id & 0x00ff) >= 0x40)
441ee341 244 cpu_wait = r4k_wait;
441ee341 245 break;
1da177e4 246 default:
1da177e4
LT
247 break;
248 }
249}
250
9267a30d
MSJ
251static inline void check_errata(void)
252{
253 struct cpuinfo_mips *c = &current_cpu_data;
254
255 switch (c->cputype) {
256 case CPU_34K:
257 /*
258 * Erratum "RPS May Cause Incorrect Instruction Execution"
259 * This code only handles VPE0, any SMP/SMTC/RTOS code
260 * making use of VPE1 will be responsable for that VPE.
261 */
262 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
263 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
264 break;
265 default:
266 break;
267 }
268}
269
1da177e4
LT
270void __init check_bugs32(void)
271{
9267a30d 272 check_errata();
1da177e4
LT
273}
274
275/*
276 * Probe whether cpu has config register by trying to play with
277 * alternate cache bit and see whether it matters.
278 * It's used by cpu_probe to distinguish between R3000A and R3081.
279 */
280static inline int cpu_has_confreg(void)
281{
282#ifdef CONFIG_CPU_R3000
283 extern unsigned long r3k_cache_size(unsigned long);
284 unsigned long size1, size2;
285 unsigned long cfg = read_c0_conf();
286
287 size1 = r3k_cache_size(ST0_ISC);
288 write_c0_conf(cfg ^ R30XX_CONF_AC);
289 size2 = r3k_cache_size(ST0_ISC);
290 write_c0_conf(cfg);
291 return size1 != size2;
292#else
293 return 0;
294#endif
295}
296
c094c99e
RM
297static inline void set_elf_platform(int cpu, const char *plat)
298{
299 if (cpu == 0)
300 __elf_platform = plat;
301}
302
1da177e4
LT
303/*
304 * Get the FPU Implementation/Revision.
305 */
306static inline unsigned long cpu_get_fpu_id(void)
307{
308 unsigned long tmp, fpu_id;
309
310 tmp = read_c0_status();
311 __enable_fpu();
312 fpu_id = read_32bit_cp1_register(CP1_REVISION);
313 write_c0_status(tmp);
314 return fpu_id;
315}
316
317/*
318 * Check the CPU has an FPU the official way.
319 */
320static inline int __cpu_has_fpu(void)
321{
322 return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
323}
324
91dfc423
GR
325static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
326{
327#ifdef __NEED_VMBITS_PROBE
5b7efa89 328 write_c0_entryhi(0x3fffffffffffe000ULL);
91dfc423 329 back_to_back_c0_hazard();
5b7efa89 330 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
91dfc423
GR
331#endif
332}
333
2fa36399
KC
334static char unknown_isa[] __cpuinitdata = KERN_ERR \
335 "Unsupported ISA type, c0.config0: %d.";
336
337static inline unsigned int decode_config0(struct cpuinfo_mips *c)
338{
339 unsigned int config0;
340 int isa;
341
342 config0 = read_c0_config();
343
344 if (((config0 & MIPS_CONF_MT) >> 7) == 1)
345 c->options |= MIPS_CPU_TLB;
346 isa = (config0 & MIPS_CONF_AT) >> 13;
347 switch (isa) {
348 case 0:
349 switch ((config0 & MIPS_CONF_AR) >> 10) {
350 case 0:
351 c->isa_level = MIPS_CPU_ISA_M32R1;
352 break;
353 case 1:
354 c->isa_level = MIPS_CPU_ISA_M32R2;
355 break;
356 default:
357 goto unknown;
358 }
359 break;
360 case 2:
361 switch ((config0 & MIPS_CONF_AR) >> 10) {
362 case 0:
363 c->isa_level = MIPS_CPU_ISA_M64R1;
364 break;
365 case 1:
366 c->isa_level = MIPS_CPU_ISA_M64R2;
367 break;
368 default:
369 goto unknown;
370 }
371 break;
372 default:
373 goto unknown;
374 }
375
376 return config0 & MIPS_CONF_M;
377
378unknown:
379 panic(unknown_isa, config0);
380}
381
382static inline unsigned int decode_config1(struct cpuinfo_mips *c)
383{
384 unsigned int config1;
385
386 config1 = read_c0_config1();
387
388 if (config1 & MIPS_CONF1_MD)
389 c->ases |= MIPS_ASE_MDMX;
390 if (config1 & MIPS_CONF1_WR)
391 c->options |= MIPS_CPU_WATCH;
392 if (config1 & MIPS_CONF1_CA)
393 c->ases |= MIPS_ASE_MIPS16;
394 if (config1 & MIPS_CONF1_EP)
395 c->options |= MIPS_CPU_EJTAG;
396 if (config1 & MIPS_CONF1_FP) {
397 c->options |= MIPS_CPU_FPU;
398 c->options |= MIPS_CPU_32FPR;
399 }
400 if (cpu_has_tlb)
401 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
402
403 return config1 & MIPS_CONF_M;
404}
405
406static inline unsigned int decode_config2(struct cpuinfo_mips *c)
407{
408 unsigned int config2;
409
410 config2 = read_c0_config2();
411
412 if (config2 & MIPS_CONF2_SL)
413 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
414
415 return config2 & MIPS_CONF_M;
416}
417
418static inline unsigned int decode_config3(struct cpuinfo_mips *c)
419{
420 unsigned int config3;
421
422 config3 = read_c0_config3();
423
b2ab4f08 424 if (config3 & MIPS_CONF3_SM) {
2fa36399 425 c->ases |= MIPS_ASE_SMARTMIPS;
b2ab4f08
SH
426 c->options |= MIPS_CPU_RIXI;
427 }
428 if (config3 & MIPS_CONF3_RXI)
429 c->options |= MIPS_CPU_RIXI;
2fa36399
KC
430 if (config3 & MIPS_CONF3_DSP)
431 c->ases |= MIPS_ASE_DSP;
ee80f7c7
SH
432 if (config3 & MIPS_CONF3_DSP2P)
433 c->ases |= MIPS_ASE_DSP2P;
2fa36399
KC
434 if (config3 & MIPS_CONF3_VINT)
435 c->options |= MIPS_CPU_VINT;
436 if (config3 & MIPS_CONF3_VEIC)
437 c->options |= MIPS_CPU_VEIC;
438 if (config3 & MIPS_CONF3_MT)
439 c->ases |= MIPS_ASE_MIPSMT;
440 if (config3 & MIPS_CONF3_ULRI)
441 c->options |= MIPS_CPU_ULRI;
442
443 return config3 & MIPS_CONF_M;
444}
445
446static inline unsigned int decode_config4(struct cpuinfo_mips *c)
447{
448 unsigned int config4;
449
450 config4 = read_c0_config4();
451
452 if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
453 && cpu_has_tlb)
454 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
455
456 c->kscratch_mask = (config4 >> 16) & 0xff;
457
458 return config4 & MIPS_CONF_M;
459}
460
461static void __cpuinit decode_configs(struct cpuinfo_mips *c)
462{
463 int ok;
464
465 /* MIPS32 or MIPS64 compliant CPU. */
466 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
467 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
468
469 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
470
471 ok = decode_config0(c); /* Read Config registers. */
472 BUG_ON(!ok); /* Arch spec violation! */
473 if (ok)
474 ok = decode_config1(c);
475 if (ok)
476 ok = decode_config2(c);
477 if (ok)
478 ok = decode_config3(c);
479 if (ok)
480 ok = decode_config4(c);
481
482 mips_probe_watch_registers(c);
483
484 if (cpu_has_mips_r2)
485 c->core = read_c0_ebase() & 0x3ff;
486}
487
02cf2119 488#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
1da177e4
LT
489 | MIPS_CPU_COUNTER)
490
cea7e2df 491static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
1da177e4
LT
492{
493 switch (c->processor_id & 0xff00) {
494 case PRID_IMP_R2000:
495 c->cputype = CPU_R2000;
cea7e2df 496 __cpu_name[cpu] = "R2000";
1da177e4 497 c->isa_level = MIPS_CPU_ISA_I;
02cf2119 498 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
03751e79 499 MIPS_CPU_NOFPUEX;
1da177e4
LT
500 if (__cpu_has_fpu())
501 c->options |= MIPS_CPU_FPU;
502 c->tlbsize = 64;
503 break;
504 case PRID_IMP_R3000:
cea7e2df
RB
505 if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
506 if (cpu_has_confreg()) {
1da177e4 507 c->cputype = CPU_R3081E;
cea7e2df
RB
508 __cpu_name[cpu] = "R3081";
509 } else {
1da177e4 510 c->cputype = CPU_R3000A;
cea7e2df
RB
511 __cpu_name[cpu] = "R3000A";
512 }
cea7e2df 513 } else {
1da177e4 514 c->cputype = CPU_R3000;
cea7e2df
RB
515 __cpu_name[cpu] = "R3000";
516 }
1da177e4 517 c->isa_level = MIPS_CPU_ISA_I;
02cf2119 518 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
03751e79 519 MIPS_CPU_NOFPUEX;
1da177e4
LT
520 if (__cpu_has_fpu())
521 c->options |= MIPS_CPU_FPU;
522 c->tlbsize = 64;
523 break;
524 case PRID_IMP_R4000:
525 if (read_c0_config() & CONF_SC) {
cea7e2df 526 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
1da177e4 527 c->cputype = CPU_R4400PC;
cea7e2df
RB
528 __cpu_name[cpu] = "R4400PC";
529 } else {
1da177e4 530 c->cputype = CPU_R4000PC;
cea7e2df
RB
531 __cpu_name[cpu] = "R4000PC";
532 }
1da177e4 533 } else {
cea7e2df 534 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
1da177e4 535 c->cputype = CPU_R4400SC;
cea7e2df
RB
536 __cpu_name[cpu] = "R4400SC";
537 } else {
1da177e4 538 c->cputype = CPU_R4000SC;
cea7e2df
RB
539 __cpu_name[cpu] = "R4000SC";
540 }
1da177e4
LT
541 }
542
543 c->isa_level = MIPS_CPU_ISA_III;
544 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79
SH
545 MIPS_CPU_WATCH | MIPS_CPU_VCE |
546 MIPS_CPU_LLSC;
1da177e4
LT
547 c->tlbsize = 48;
548 break;
549 case PRID_IMP_VR41XX:
550 switch (c->processor_id & 0xf0) {
1da177e4
LT
551 case PRID_REV_VR4111:
552 c->cputype = CPU_VR4111;
cea7e2df 553 __cpu_name[cpu] = "NEC VR4111";
1da177e4 554 break;
1da177e4
LT
555 case PRID_REV_VR4121:
556 c->cputype = CPU_VR4121;
cea7e2df 557 __cpu_name[cpu] = "NEC VR4121";
1da177e4
LT
558 break;
559 case PRID_REV_VR4122:
cea7e2df 560 if ((c->processor_id & 0xf) < 0x3) {
1da177e4 561 c->cputype = CPU_VR4122;
cea7e2df
RB
562 __cpu_name[cpu] = "NEC VR4122";
563 } else {
1da177e4 564 c->cputype = CPU_VR4181A;
cea7e2df
RB
565 __cpu_name[cpu] = "NEC VR4181A";
566 }
1da177e4
LT
567 break;
568 case PRID_REV_VR4130:
cea7e2df 569 if ((c->processor_id & 0xf) < 0x4) {
1da177e4 570 c->cputype = CPU_VR4131;
cea7e2df
RB
571 __cpu_name[cpu] = "NEC VR4131";
572 } else {
1da177e4 573 c->cputype = CPU_VR4133;
cea7e2df
RB
574 __cpu_name[cpu] = "NEC VR4133";
575 }
1da177e4
LT
576 break;
577 default:
578 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
579 c->cputype = CPU_VR41XX;
cea7e2df 580 __cpu_name[cpu] = "NEC Vr41xx";
1da177e4
LT
581 break;
582 }
583 c->isa_level = MIPS_CPU_ISA_III;
584 c->options = R4K_OPTS;
585 c->tlbsize = 32;
586 break;
587 case PRID_IMP_R4300:
588 c->cputype = CPU_R4300;
cea7e2df 589 __cpu_name[cpu] = "R4300";
1da177e4
LT
590 c->isa_level = MIPS_CPU_ISA_III;
591 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 592 MIPS_CPU_LLSC;
1da177e4
LT
593 c->tlbsize = 32;
594 break;
595 case PRID_IMP_R4600:
596 c->cputype = CPU_R4600;
cea7e2df 597 __cpu_name[cpu] = "R4600";
1da177e4 598 c->isa_level = MIPS_CPU_ISA_III;
075e7502
TS
599 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
600 MIPS_CPU_LLSC;
1da177e4
LT
601 c->tlbsize = 48;
602 break;
603 #if 0
03751e79 604 case PRID_IMP_R4650:
1da177e4
LT
605 /*
606 * This processor doesn't have an MMU, so it's not
607 * "real easy" to run Linux on it. It is left purely
608 * for documentation. Commented out because it shares
609 * it's c0_prid id number with the TX3900.
610 */
a3dddd56 611 c->cputype = CPU_R4650;
cea7e2df 612 __cpu_name[cpu] = "R4650";
03751e79 613 c->isa_level = MIPS_CPU_ISA_III;
1da177e4 614 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
03751e79 615 c->tlbsize = 48;
1da177e4
LT
616 break;
617 #endif
618 case PRID_IMP_TX39:
619 c->isa_level = MIPS_CPU_ISA_I;
02cf2119 620 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
1da177e4
LT
621
622 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
623 c->cputype = CPU_TX3927;
cea7e2df 624 __cpu_name[cpu] = "TX3927";
1da177e4
LT
625 c->tlbsize = 64;
626 } else {
627 switch (c->processor_id & 0xff) {
628 case PRID_REV_TX3912:
629 c->cputype = CPU_TX3912;
cea7e2df 630 __cpu_name[cpu] = "TX3912";
1da177e4
LT
631 c->tlbsize = 32;
632 break;
633 case PRID_REV_TX3922:
634 c->cputype = CPU_TX3922;
cea7e2df 635 __cpu_name[cpu] = "TX3922";
1da177e4
LT
636 c->tlbsize = 64;
637 break;
1da177e4
LT
638 }
639 }
640 break;
641 case PRID_IMP_R4700:
642 c->cputype = CPU_R4700;
cea7e2df 643 __cpu_name[cpu] = "R4700";
1da177e4
LT
644 c->isa_level = MIPS_CPU_ISA_III;
645 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 646 MIPS_CPU_LLSC;
1da177e4
LT
647 c->tlbsize = 48;
648 break;
649 case PRID_IMP_TX49:
650 c->cputype = CPU_TX49XX;
cea7e2df 651 __cpu_name[cpu] = "R49XX";
1da177e4
LT
652 c->isa_level = MIPS_CPU_ISA_III;
653 c->options = R4K_OPTS | MIPS_CPU_LLSC;
654 if (!(c->processor_id & 0x08))
655 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
656 c->tlbsize = 48;
657 break;
658 case PRID_IMP_R5000:
659 c->cputype = CPU_R5000;
cea7e2df 660 __cpu_name[cpu] = "R5000";
1da177e4
LT
661 c->isa_level = MIPS_CPU_ISA_IV;
662 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 663 MIPS_CPU_LLSC;
1da177e4
LT
664 c->tlbsize = 48;
665 break;
666 case PRID_IMP_R5432:
667 c->cputype = CPU_R5432;
cea7e2df 668 __cpu_name[cpu] = "R5432";
1da177e4
LT
669 c->isa_level = MIPS_CPU_ISA_IV;
670 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 671 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
1da177e4
LT
672 c->tlbsize = 48;
673 break;
674 case PRID_IMP_R5500:
675 c->cputype = CPU_R5500;
cea7e2df 676 __cpu_name[cpu] = "R5500";
1da177e4
LT
677 c->isa_level = MIPS_CPU_ISA_IV;
678 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 679 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
1da177e4
LT
680 c->tlbsize = 48;
681 break;
682 case PRID_IMP_NEVADA:
683 c->cputype = CPU_NEVADA;
cea7e2df 684 __cpu_name[cpu] = "Nevada";
1da177e4
LT
685 c->isa_level = MIPS_CPU_ISA_IV;
686 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 687 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
1da177e4
LT
688 c->tlbsize = 48;
689 break;
690 case PRID_IMP_R6000:
691 c->cputype = CPU_R6000;
cea7e2df 692 __cpu_name[cpu] = "R6000";
1da177e4
LT
693 c->isa_level = MIPS_CPU_ISA_II;
694 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
03751e79 695 MIPS_CPU_LLSC;
1da177e4
LT
696 c->tlbsize = 32;
697 break;
698 case PRID_IMP_R6000A:
699 c->cputype = CPU_R6000A;
cea7e2df 700 __cpu_name[cpu] = "R6000A";
1da177e4
LT
701 c->isa_level = MIPS_CPU_ISA_II;
702 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
03751e79 703 MIPS_CPU_LLSC;
1da177e4
LT
704 c->tlbsize = 32;
705 break;
706 case PRID_IMP_RM7000:
707 c->cputype = CPU_RM7000;
cea7e2df 708 __cpu_name[cpu] = "RM7000";
1da177e4
LT
709 c->isa_level = MIPS_CPU_ISA_IV;
710 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 711 MIPS_CPU_LLSC;
1da177e4
LT
712 /*
713 * Undocumented RM7000: Bit 29 in the info register of
714 * the RM7000 v2.0 indicates if the TLB has 48 or 64
715 * entries.
716 *
717 * 29 1 => 64 entry JTLB
718 * 0 => 48 entry JTLB
719 */
720 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
721 break;
722 case PRID_IMP_RM9000:
723 c->cputype = CPU_RM9000;
cea7e2df 724 __cpu_name[cpu] = "RM9000";
1da177e4
LT
725 c->isa_level = MIPS_CPU_ISA_IV;
726 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
03751e79 727 MIPS_CPU_LLSC;
1da177e4
LT
728 /*
729 * Bit 29 in the info register of the RM9000
730 * indicates if the TLB has 48 or 64 entries.
731 *
732 * 29 1 => 64 entry JTLB
733 * 0 => 48 entry JTLB
734 */
735 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
736 break;
737 case PRID_IMP_R8000:
738 c->cputype = CPU_R8000;
cea7e2df 739 __cpu_name[cpu] = "RM8000";
1da177e4
LT
740 c->isa_level = MIPS_CPU_ISA_IV;
741 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
03751e79
SH
742 MIPS_CPU_FPU | MIPS_CPU_32FPR |
743 MIPS_CPU_LLSC;
1da177e4
LT
744 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
745 break;
746 case PRID_IMP_R10000:
747 c->cputype = CPU_R10000;
cea7e2df 748 __cpu_name[cpu] = "R10000";
1da177e4 749 c->isa_level = MIPS_CPU_ISA_IV;
8b36612a 750 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
03751e79 751 MIPS_CPU_FPU | MIPS_CPU_32FPR |
1da177e4 752 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
03751e79 753 MIPS_CPU_LLSC;
1da177e4
LT
754 c->tlbsize = 64;
755 break;
756 case PRID_IMP_R12000:
757 c->cputype = CPU_R12000;
cea7e2df 758 __cpu_name[cpu] = "R12000";
1da177e4 759 c->isa_level = MIPS_CPU_ISA_IV;
8b36612a 760 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
03751e79 761 MIPS_CPU_FPU | MIPS_CPU_32FPR |
1da177e4 762 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
03751e79 763 MIPS_CPU_LLSC;
1da177e4
LT
764 c->tlbsize = 64;
765 break;
44d921b2
K
766 case PRID_IMP_R14000:
767 c->cputype = CPU_R14000;
cea7e2df 768 __cpu_name[cpu] = "R14000";
44d921b2
K
769 c->isa_level = MIPS_CPU_ISA_IV;
770 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
03751e79 771 MIPS_CPU_FPU | MIPS_CPU_32FPR |
44d921b2 772 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
03751e79 773 MIPS_CPU_LLSC;
44d921b2
K
774 c->tlbsize = 64;
775 break;
2a21c730
FZ
776 case PRID_IMP_LOONGSON2:
777 c->cputype = CPU_LOONGSON2;
cea7e2df 778 __cpu_name[cpu] = "ICT Loongson-2";
5aac1e8a
RM
779
780 switch (c->processor_id & PRID_REV_MASK) {
781 case PRID_REV_LOONGSON2E:
782 set_elf_platform(cpu, "loongson2e");
783 break;
784 case PRID_REV_LOONGSON2F:
785 set_elf_platform(cpu, "loongson2f");
786 break;
787 }
788
2a21c730
FZ
789 c->isa_level = MIPS_CPU_ISA_III;
790 c->options = R4K_OPTS |
791 MIPS_CPU_FPU | MIPS_CPU_LLSC |
792 MIPS_CPU_32FPR;
793 c->tlbsize = 64;
794 break;
2fa36399
KC
795 case PRID_IMP_LOONGSON1:
796 decode_configs(c);
b4672d37 797
2fa36399 798 c->cputype = CPU_LOONGSON1;
1da177e4 799
2fa36399
KC
800 switch (c->processor_id & PRID_REV_MASK) {
801 case PRID_REV_LOONGSON1B:
802 __cpu_name[cpu] = "Loongson 1B";
b4672d37 803 break;
b4672d37 804 }
4194318c 805
2fa36399 806 break;
1da177e4 807 }
1da177e4
LT
808}
809
cea7e2df 810static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
1da177e4 811{
4194318c 812 decode_configs(c);
1da177e4
LT
813 switch (c->processor_id & 0xff00) {
814 case PRID_IMP_4KC:
815 c->cputype = CPU_4KC;
cea7e2df 816 __cpu_name[cpu] = "MIPS 4Kc";
1da177e4
LT
817 break;
818 case PRID_IMP_4KEC:
2b07bd02
RB
819 case PRID_IMP_4KECR2:
820 c->cputype = CPU_4KEC;
cea7e2df 821 __cpu_name[cpu] = "MIPS 4KEc";
2b07bd02 822 break;
1da177e4 823 case PRID_IMP_4KSC:
8afcb5d8 824 case PRID_IMP_4KSD:
1da177e4 825 c->cputype = CPU_4KSC;
cea7e2df 826 __cpu_name[cpu] = "MIPS 4KSc";
1da177e4
LT
827 break;
828 case PRID_IMP_5KC:
829 c->cputype = CPU_5KC;
cea7e2df 830 __cpu_name[cpu] = "MIPS 5Kc";
1da177e4 831 break;
78d4803f
LY
832 case PRID_IMP_5KE:
833 c->cputype = CPU_5KE;
834 __cpu_name[cpu] = "MIPS 5KE";
835 break;
1da177e4
LT
836 case PRID_IMP_20KC:
837 c->cputype = CPU_20KC;
cea7e2df 838 __cpu_name[cpu] = "MIPS 20Kc";
1da177e4
LT
839 break;
840 case PRID_IMP_24K:
841 c->cputype = CPU_24K;
cea7e2df 842 __cpu_name[cpu] = "MIPS 24Kc";
1da177e4 843 break;
42f3caef
JC
844 case PRID_IMP_24KE:
845 c->cputype = CPU_24K;
846 __cpu_name[cpu] = "MIPS 24KEc";
847 break;
1da177e4
LT
848 case PRID_IMP_25KF:
849 c->cputype = CPU_25KF;
cea7e2df 850 __cpu_name[cpu] = "MIPS 25Kc";
1da177e4 851 break;
bbc7f22f
RB
852 case PRID_IMP_34K:
853 c->cputype = CPU_34K;
cea7e2df 854 __cpu_name[cpu] = "MIPS 34Kc";
bbc7f22f 855 break;
c620953c
CD
856 case PRID_IMP_74K:
857 c->cputype = CPU_74K;
cea7e2df 858 __cpu_name[cpu] = "MIPS 74Kc";
c620953c 859 break;
113c62d9
SH
860 case PRID_IMP_M14KC:
861 c->cputype = CPU_M14KC;
862 __cpu_name[cpu] = "MIPS M14Kc";
863 break;
39b8d525
RB
864 case PRID_IMP_1004K:
865 c->cputype = CPU_1004K;
cea7e2df 866 __cpu_name[cpu] = "MIPS 1004Kc";
39b8d525 867 break;
006a851b
SH
868 case PRID_IMP_1074K:
869 c->cputype = CPU_74K;
870 __cpu_name[cpu] = "MIPS 1074Kc";
871 break;
1da177e4 872 }
0b6d497f
CD
873
874 spram_config();
1da177e4
LT
875}
876
cea7e2df 877static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
1da177e4 878{
4194318c 879 decode_configs(c);
1da177e4
LT
880 switch (c->processor_id & 0xff00) {
881 case PRID_IMP_AU1_REV1:
882 case PRID_IMP_AU1_REV2:
270717a8 883 c->cputype = CPU_ALCHEMY;
1da177e4
LT
884 switch ((c->processor_id >> 24) & 0xff) {
885 case 0:
cea7e2df 886 __cpu_name[cpu] = "Au1000";
1da177e4
LT
887 break;
888 case 1:
cea7e2df 889 __cpu_name[cpu] = "Au1500";
1da177e4
LT
890 break;
891 case 2:
cea7e2df 892 __cpu_name[cpu] = "Au1100";
1da177e4
LT
893 break;
894 case 3:
cea7e2df 895 __cpu_name[cpu] = "Au1550";
1da177e4 896 break;
e3ad1c23 897 case 4:
cea7e2df 898 __cpu_name[cpu] = "Au1200";
270717a8 899 if ((c->processor_id & 0xff) == 2)
cea7e2df 900 __cpu_name[cpu] = "Au1250";
237cfee1
ML
901 break;
902 case 5:
cea7e2df 903 __cpu_name[cpu] = "Au1210";
e3ad1c23 904 break;
1da177e4 905 default:
270717a8 906 __cpu_name[cpu] = "Au1xxx";
1da177e4
LT
907 break;
908 }
1da177e4
LT
909 break;
910 }
911}
912
cea7e2df 913static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
1da177e4 914{
4194318c 915 decode_configs(c);
02cf2119 916
1da177e4
LT
917 switch (c->processor_id & 0xff00) {
918 case PRID_IMP_SB1:
919 c->cputype = CPU_SB1;
cea7e2df 920 __cpu_name[cpu] = "SiByte SB1";
1da177e4 921 /* FPU in pass1 is known to have issues. */
aa32374a 922 if ((c->processor_id & 0xff) < 0x02)
010b853b 923 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
1da177e4 924 break;
93ce2f52
AI
925 case PRID_IMP_SB1A:
926 c->cputype = CPU_SB1A;
cea7e2df 927 __cpu_name[cpu] = "SiByte SB1A";
93ce2f52 928 break;
1da177e4
LT
929 }
930}
931
cea7e2df 932static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
1da177e4 933{
4194318c 934 decode_configs(c);
1da177e4
LT
935 switch (c->processor_id & 0xff00) {
936 case PRID_IMP_SR71000:
937 c->cputype = CPU_SR71000;
cea7e2df 938 __cpu_name[cpu] = "Sandcraft SR71000";
1da177e4
LT
939 c->scache.ways = 8;
940 c->tlbsize = 64;
941 break;
942 }
943}
944
cea7e2df 945static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
bdf21b18
PP
946{
947 decode_configs(c);
948 switch (c->processor_id & 0xff00) {
949 case PRID_IMP_PR4450:
950 c->cputype = CPU_PR4450;
cea7e2df 951 __cpu_name[cpu] = "Philips PR4450";
e7958bb9 952 c->isa_level = MIPS_CPU_ISA_M32R1;
bdf21b18 953 break;
bdf21b18
PP
954 }
955}
956
cea7e2df 957static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
1c0c13eb
AJ
958{
959 decode_configs(c);
960 switch (c->processor_id & 0xff00) {
190fca3e
KC
961 case PRID_IMP_BMIPS32_REV4:
962 case PRID_IMP_BMIPS32_REV8:
602977b0
KC
963 c->cputype = CPU_BMIPS32;
964 __cpu_name[cpu] = "Broadcom BMIPS32";
06785df0 965 set_elf_platform(cpu, "bmips32");
602977b0
KC
966 break;
967 case PRID_IMP_BMIPS3300:
968 case PRID_IMP_BMIPS3300_ALT:
969 case PRID_IMP_BMIPS3300_BUG:
970 c->cputype = CPU_BMIPS3300;
971 __cpu_name[cpu] = "Broadcom BMIPS3300";
06785df0 972 set_elf_platform(cpu, "bmips3300");
602977b0
KC
973 break;
974 case PRID_IMP_BMIPS43XX: {
975 int rev = c->processor_id & 0xff;
976
977 if (rev >= PRID_REV_BMIPS4380_LO &&
978 rev <= PRID_REV_BMIPS4380_HI) {
979 c->cputype = CPU_BMIPS4380;
980 __cpu_name[cpu] = "Broadcom BMIPS4380";
06785df0 981 set_elf_platform(cpu, "bmips4380");
602977b0
KC
982 } else {
983 c->cputype = CPU_BMIPS4350;
984 __cpu_name[cpu] = "Broadcom BMIPS4350";
06785df0 985 set_elf_platform(cpu, "bmips4350");
602977b0 986 }
0de663ef 987 break;
602977b0
KC
988 }
989 case PRID_IMP_BMIPS5000:
990 c->cputype = CPU_BMIPS5000;
991 __cpu_name[cpu] = "Broadcom BMIPS5000";
06785df0 992 set_elf_platform(cpu, "bmips5000");
602977b0 993 c->options |= MIPS_CPU_ULRI;
0de663ef 994 break;
1c0c13eb
AJ
995 }
996}
997
0dd4781b
DD
998static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
999{
1000 decode_configs(c);
1001 switch (c->processor_id & 0xff00) {
1002 case PRID_IMP_CAVIUM_CN38XX:
1003 case PRID_IMP_CAVIUM_CN31XX:
1004 case PRID_IMP_CAVIUM_CN30XX:
6f329468
DD
1005 c->cputype = CPU_CAVIUM_OCTEON;
1006 __cpu_name[cpu] = "Cavium Octeon";
1007 goto platform;
0dd4781b
DD
1008 case PRID_IMP_CAVIUM_CN58XX:
1009 case PRID_IMP_CAVIUM_CN56XX:
1010 case PRID_IMP_CAVIUM_CN50XX:
1011 case PRID_IMP_CAVIUM_CN52XX:
6f329468
DD
1012 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1013 __cpu_name[cpu] = "Cavium Octeon+";
1014platform:
c094c99e 1015 set_elf_platform(cpu, "octeon");
0dd4781b 1016 break;
a1431b61 1017 case PRID_IMP_CAVIUM_CN61XX:
0e56b385 1018 case PRID_IMP_CAVIUM_CN63XX:
a1431b61
DD
1019 case PRID_IMP_CAVIUM_CN66XX:
1020 case PRID_IMP_CAVIUM_CN68XX:
0e56b385
DD
1021 c->cputype = CPU_CAVIUM_OCTEON2;
1022 __cpu_name[cpu] = "Cavium Octeon II";
c094c99e 1023 set_elf_platform(cpu, "octeon2");
0e56b385 1024 break;
0dd4781b
DD
1025 default:
1026 printk(KERN_INFO "Unknown Octeon chip!\n");
1027 c->cputype = CPU_UNKNOWN;
1028 break;
1029 }
1030}
1031
83ccf69d
LPC
1032static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1033{
1034 decode_configs(c);
1035 /* JZRISC does not implement the CP0 counter. */
1036 c->options &= ~MIPS_CPU_COUNTER;
1037 switch (c->processor_id & 0xff00) {
1038 case PRID_IMP_JZRISC:
1039 c->cputype = CPU_JZRISC;
1040 __cpu_name[cpu] = "Ingenic JZRISC";
1041 break;
1042 default:
1043 panic("Unknown Ingenic Processor ID!");
1044 break;
1045 }
1046}
1047
a7117c6b
J
1048static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1049{
1050 decode_configs(c);
1051
809f36c6
ML
1052 if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
1053 c->cputype = CPU_ALCHEMY;
1054 __cpu_name[cpu] = "Au1300";
1055 /* following stuff is not for Alchemy */
1056 return;
1057 }
1058
a7117c6b
J
1059 c->options = (MIPS_CPU_TLB |
1060 MIPS_CPU_4KEX |
1061 MIPS_CPU_COUNTER |
1062 MIPS_CPU_DIVEC |
1063 MIPS_CPU_WATCH |
1064 MIPS_CPU_EJTAG |
1065 MIPS_CPU_LLSC);
1066
1067 switch (c->processor_id & 0xff00) {
2aa54b20
J
1068 case PRID_IMP_NETLOGIC_XLP8XX:
1069 case PRID_IMP_NETLOGIC_XLP3XX:
a3d4fb2d
J
1070 c->cputype = CPU_XLP;
1071 __cpu_name[cpu] = "Netlogic XLP";
1072 break;
1073
a7117c6b
J
1074 case PRID_IMP_NETLOGIC_XLR732:
1075 case PRID_IMP_NETLOGIC_XLR716:
1076 case PRID_IMP_NETLOGIC_XLR532:
1077 case PRID_IMP_NETLOGIC_XLR308:
1078 case PRID_IMP_NETLOGIC_XLR532C:
1079 case PRID_IMP_NETLOGIC_XLR516C:
1080 case PRID_IMP_NETLOGIC_XLR508C:
1081 case PRID_IMP_NETLOGIC_XLR308C:
1082 c->cputype = CPU_XLR;
1083 __cpu_name[cpu] = "Netlogic XLR";
1084 break;
1085
1086 case PRID_IMP_NETLOGIC_XLS608:
1087 case PRID_IMP_NETLOGIC_XLS408:
1088 case PRID_IMP_NETLOGIC_XLS404:
1089 case PRID_IMP_NETLOGIC_XLS208:
1090 case PRID_IMP_NETLOGIC_XLS204:
1091 case PRID_IMP_NETLOGIC_XLS108:
1092 case PRID_IMP_NETLOGIC_XLS104:
1093 case PRID_IMP_NETLOGIC_XLS616B:
1094 case PRID_IMP_NETLOGIC_XLS608B:
1095 case PRID_IMP_NETLOGIC_XLS416B:
1096 case PRID_IMP_NETLOGIC_XLS412B:
1097 case PRID_IMP_NETLOGIC_XLS408B:
1098 case PRID_IMP_NETLOGIC_XLS404B:
1099 c->cputype = CPU_XLR;
1100 __cpu_name[cpu] = "Netlogic XLS";
1101 break;
1102
1103 default:
a3d4fb2d 1104 pr_info("Unknown Netlogic chip id [%02x]!\n",
a7117c6b
J
1105 c->processor_id);
1106 c->cputype = CPU_XLR;
1107 break;
1108 }
1109
a3d4fb2d
J
1110 if (c->cputype == CPU_XLP) {
1111 c->isa_level = MIPS_CPU_ISA_M64R2;
1112 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1113 /* This will be updated again after all threads are woken up */
1114 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1115 } else {
1116 c->isa_level = MIPS_CPU_ISA_M64R1;
1117 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1118 }
a7117c6b
J
1119}
1120
949e51be
DD
1121#ifdef CONFIG_64BIT
1122/* For use by uaccess.h */
1123u64 __ua_limit;
1124EXPORT_SYMBOL(__ua_limit);
1125#endif
1126
9966db25 1127const char *__cpu_name[NR_CPUS];
874fd3b5 1128const char *__elf_platform;
9966db25 1129
234fcd14 1130__cpuinit void cpu_probe(void)
1da177e4
LT
1131{
1132 struct cpuinfo_mips *c = &current_cpu_data;
9966db25 1133 unsigned int cpu = smp_processor_id();
1da177e4
LT
1134
1135 c->processor_id = PRID_IMP_UNKNOWN;
1136 c->fpu_id = FPIR_IMP_NONE;
1137 c->cputype = CPU_UNKNOWN;
1138
1139 c->processor_id = read_c0_prid();
1140 switch (c->processor_id & 0xff0000) {
1141 case PRID_COMP_LEGACY:
cea7e2df 1142 cpu_probe_legacy(c, cpu);
1da177e4
LT
1143 break;
1144 case PRID_COMP_MIPS:
cea7e2df 1145 cpu_probe_mips(c, cpu);
1da177e4
LT
1146 break;
1147 case PRID_COMP_ALCHEMY:
cea7e2df 1148 cpu_probe_alchemy(c, cpu);
1da177e4
LT
1149 break;
1150 case PRID_COMP_SIBYTE:
cea7e2df 1151 cpu_probe_sibyte(c, cpu);
1da177e4 1152 break;
1c0c13eb 1153 case PRID_COMP_BROADCOM:
cea7e2df 1154 cpu_probe_broadcom(c, cpu);
1c0c13eb 1155 break;
1da177e4 1156 case PRID_COMP_SANDCRAFT:
cea7e2df 1157 cpu_probe_sandcraft(c, cpu);
1da177e4 1158 break;
a92b0588 1159 case PRID_COMP_NXP:
cea7e2df 1160 cpu_probe_nxp(c, cpu);
a3dddd56 1161 break;
0dd4781b
DD
1162 case PRID_COMP_CAVIUM:
1163 cpu_probe_cavium(c, cpu);
1164 break;
83ccf69d
LPC
1165 case PRID_COMP_INGENIC:
1166 cpu_probe_ingenic(c, cpu);
1167 break;
a7117c6b
J
1168 case PRID_COMP_NETLOGIC:
1169 cpu_probe_netlogic(c, cpu);
1170 break;
1da177e4 1171 }
dec8b1ca 1172
cea7e2df
RB
1173 BUG_ON(!__cpu_name[cpu]);
1174 BUG_ON(c->cputype == CPU_UNKNOWN);
1175
dec8b1ca
FBH
1176 /*
1177 * Platform code can force the cpu type to optimize code
1178 * generation. In that case be sure the cpu type is correctly
1179 * manually setup otherwise it could trigger some nasty bugs.
1180 */
1181 BUG_ON(current_cpu_type() != c->cputype);
1182
0103d23f
KC
1183 if (mips_fpu_disabled)
1184 c->options &= ~MIPS_CPU_FPU;
1185
1186 if (mips_dsp_disabled)
ee80f7c7 1187 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
0103d23f 1188
4194318c 1189 if (c->options & MIPS_CPU_FPU) {
1da177e4 1190 c->fpu_id = cpu_get_fpu_id();
4194318c 1191
e7958bb9 1192 if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
b4672d37
RB
1193 c->isa_level == MIPS_CPU_ISA_M32R2 ||
1194 c->isa_level == MIPS_CPU_ISA_M64R1 ||
1195 c->isa_level == MIPS_CPU_ISA_M64R2) {
4194318c
RB
1196 if (c->fpu_id & MIPS_FPIR_3D)
1197 c->ases |= MIPS_ASE_MIPS3D;
1198 }
1199 }
9966db25 1200
da4b62cd 1201 if (cpu_has_mips_r2) {
f6771dbb 1202 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
da4b62cd
AC
1203 /* R2 has Performance Counter Interrupt indicator */
1204 c->options |= MIPS_CPU_PCI;
1205 }
f6771dbb
RB
1206 else
1207 c->srsets = 1;
91dfc423
GR
1208
1209 cpu_probe_vmbits(c);
949e51be
DD
1210
1211#ifdef CONFIG_64BIT
1212 if (cpu == 0)
1213 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1214#endif
1da177e4
LT
1215}
1216
234fcd14 1217__cpuinit void cpu_report(void)
1da177e4
LT
1218{
1219 struct cpuinfo_mips *c = &current_cpu_data;
1220
9966db25
RB
1221 printk(KERN_INFO "CPU revision is: %08x (%s)\n",
1222 c->processor_id, cpu_name_string());
1da177e4 1223 if (c->options & MIPS_CPU_FPU)
9966db25 1224 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
1da177e4 1225}