]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/mips/kernel/traps.c
Merge tag 'sound-4.1-rc5' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai...
[mirror_ubuntu-artful-kernel.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
60b0d655 11 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
2a0b24f5 12 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
b08a9c95 13 * Copyright (C) 2014, Imagination Technologies Ltd.
1da177e4 14 */
ed2d72c1 15#include <linux/bitops.h>
8e8a52ed 16#include <linux/bug.h>
60b0d655 17#include <linux/compiler.h>
c3fc5cd5 18#include <linux/context_tracking.h>
ae4ce454 19#include <linux/cpu_pm.h>
7aa1c8f4 20#include <linux/kexec.h>
1da177e4 21#include <linux/init.h>
8742cd23 22#include <linux/kernel.h>
f9ded569 23#include <linux/module.h>
1da177e4 24#include <linux/mm.h>
1da177e4
LT
25#include <linux/sched.h>
26#include <linux/smp.h>
1da177e4
LT
27#include <linux/spinlock.h>
28#include <linux/kallsyms.h>
e01402b1 29#include <linux/bootmem.h>
d4fd1989 30#include <linux/interrupt.h>
39b8d525 31#include <linux/ptrace.h>
88547001
JW
32#include <linux/kgdb.h>
33#include <linux/kdebug.h>
c1bf207d 34#include <linux/kprobes.h>
69f3a7de 35#include <linux/notifier.h>
5dd11d5d 36#include <linux/kdb.h>
ca4d3e67 37#include <linux/irq.h>
7f788d2d 38#include <linux/perf_event.h>
1da177e4
LT
39
40#include <asm/bootinfo.h>
41#include <asm/branch.h>
42#include <asm/break.h>
69f3a7de 43#include <asm/cop2.h>
1da177e4 44#include <asm/cpu.h>
69f24d17 45#include <asm/cpu-type.h>
e50c0a8f 46#include <asm/dsp.h>
1da177e4 47#include <asm/fpu.h>
ba3049ed 48#include <asm/fpu_emulator.h>
bdc92d74 49#include <asm/idle.h>
b0a668fb 50#include <asm/mips-r2-to-r6-emul.h>
340ee4b9
RB
51#include <asm/mipsregs.h>
52#include <asm/mipsmtregs.h>
1da177e4 53#include <asm/module.h>
1db1af84 54#include <asm/msa.h>
1da177e4
LT
55#include <asm/pgtable.h>
56#include <asm/ptrace.h>
57#include <asm/sections.h>
1da177e4
LT
58#include <asm/tlbdebug.h>
59#include <asm/traps.h>
60#include <asm/uaccess.h>
b67b2b70 61#include <asm/watch.h>
1da177e4 62#include <asm/mmu_context.h>
1da177e4 63#include <asm/types.h>
1df0f0ff 64#include <asm/stacktrace.h>
92bbe1b9 65#include <asm/uasm.h>
1da177e4 66
c65a5480 67extern void check_wait(void);
c65a5480 68extern asmlinkage void rollback_handle_int(void);
e4ac58af 69extern asmlinkage void handle_int(void);
86a1708a
RB
70extern u32 handle_tlbl[];
71extern u32 handle_tlbs[];
72extern u32 handle_tlbm[];
1da177e4
LT
73extern asmlinkage void handle_adel(void);
74extern asmlinkage void handle_ades(void);
75extern asmlinkage void handle_ibe(void);
76extern asmlinkage void handle_dbe(void);
77extern asmlinkage void handle_sys(void);
78extern asmlinkage void handle_bp(void);
79extern asmlinkage void handle_ri(void);
5b10496b
AN
80extern asmlinkage void handle_ri_rdhwr_vivt(void);
81extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
82extern asmlinkage void handle_cpu(void);
83extern asmlinkage void handle_ov(void);
84extern asmlinkage void handle_tr(void);
2bcb3fbc 85extern asmlinkage void handle_msa_fpe(void);
1da177e4 86extern asmlinkage void handle_fpe(void);
75b5b5e0 87extern asmlinkage void handle_ftlb(void);
1db1af84 88extern asmlinkage void handle_msa(void);
1da177e4
LT
89extern asmlinkage void handle_mdmx(void);
90extern asmlinkage void handle_watch(void);
340ee4b9 91extern asmlinkage void handle_mt(void);
e50c0a8f 92extern asmlinkage void handle_dsp(void);
1da177e4
LT
93extern asmlinkage void handle_mcheck(void);
94extern asmlinkage void handle_reserved(void);
5890f70f 95extern void tlb_do_page_fault_0(void);
1da177e4 96
1da177e4
LT
97void (*board_be_init)(void);
98int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
99void (*board_nmi_handler_setup)(void);
100void (*board_ejtag_handler_setup)(void);
101void (*board_bind_eic_interrupt)(int irq, int regset);
6fb97eff 102void (*board_ebase_setup)(void);
078a55fc 103void(*board_cache_error_setup)(void);
1da177e4 104
4d157d5e 105static void show_raw_backtrace(unsigned long reg29)
e889d78f 106{
39b8d525 107 unsigned long *sp = (unsigned long *)(reg29 & ~3);
e889d78f
AN
108 unsigned long addr;
109
110 printk("Call Trace:");
111#ifdef CONFIG_KALLSYMS
112 printk("\n");
113#endif
10220c88
TB
114 while (!kstack_end(sp)) {
115 unsigned long __user *p =
116 (unsigned long __user *)(unsigned long)sp++;
117 if (__get_user(addr, p)) {
118 printk(" (Bad stack address)");
119 break;
39b8d525 120 }
10220c88
TB
121 if (__kernel_text_address(addr))
122 print_ip_sym(addr);
e889d78f 123 }
10220c88 124 printk("\n");
e889d78f
AN
125}
126
f66686f7 127#ifdef CONFIG_KALLSYMS
1df0f0ff 128int raw_show_trace;
f66686f7
AN
129static int __init set_raw_show_trace(char *str)
130{
131 raw_show_trace = 1;
132 return 1;
133}
134__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 135#endif
4d157d5e 136
eae23f2c 137static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 138{
4d157d5e
FBH
139 unsigned long sp = regs->regs[29];
140 unsigned long ra = regs->regs[31];
f66686f7 141 unsigned long pc = regs->cp0_epc;
f66686f7 142
e909be82
VW
143 if (!task)
144 task = current;
145
f66686f7 146 if (raw_show_trace || !__kernel_text_address(pc)) {
87151ae3 147 show_raw_backtrace(sp);
f66686f7
AN
148 return;
149 }
150 printk("Call Trace:\n");
4d157d5e 151 do {
87151ae3 152 print_ip_sym(pc);
1924600c 153 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 154 } while (pc);
f66686f7
AN
155 printk("\n");
156}
f66686f7 157
1da177e4
LT
158/*
159 * This routine abuses get_user()/put_user() to reference pointers
160 * with at least a bit of error checking ...
161 */
eae23f2c
RB
162static void show_stacktrace(struct task_struct *task,
163 const struct pt_regs *regs)
1da177e4
LT
164{
165 const int field = 2 * sizeof(unsigned long);
166 long stackdata;
167 int i;
5e0373b8 168 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
169
170 printk("Stack :");
171 i = 0;
172 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
173 if (i && ((i % (64 / field)) == 0))
70342287 174 printk("\n ");
1da177e4
LT
175 if (i > 39) {
176 printk(" ...");
177 break;
178 }
179
180 if (__get_user(stackdata, sp++)) {
181 printk(" (Bad stack address)");
182 break;
183 }
184
185 printk(" %0*lx", field, stackdata);
186 i++;
187 }
188 printk("\n");
87151ae3 189 show_backtrace(task, regs);
f66686f7
AN
190}
191
f66686f7
AN
192void show_stack(struct task_struct *task, unsigned long *sp)
193{
194 struct pt_regs regs;
195 if (sp) {
196 regs.regs[29] = (unsigned long)sp;
197 regs.regs[31] = 0;
198 regs.cp0_epc = 0;
199 } else {
200 if (task && task != current) {
201 regs.regs[29] = task->thread.reg29;
202 regs.regs[31] = 0;
203 regs.cp0_epc = task->thread.reg31;
5dd11d5d
JW
204#ifdef CONFIG_KGDB_KDB
205 } else if (atomic_read(&kgdb_active) != -1 &&
206 kdb_current_regs) {
207 memcpy(&regs, kdb_current_regs, sizeof(regs));
208#endif /* CONFIG_KGDB_KDB */
f66686f7
AN
209 } else {
210 prepare_frametrace(&regs);
211 }
212 }
213 show_stacktrace(task, &regs);
1da177e4
LT
214}
215
e1bb8289 216static void show_code(unsigned int __user *pc)
1da177e4
LT
217{
218 long i;
39b8d525 219 unsigned short __user *pc16 = NULL;
1da177e4
LT
220
221 printk("\nCode:");
222
39b8d525
RB
223 if ((unsigned long)pc & 1)
224 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
1da177e4
LT
225 for(i = -3 ; i < 6 ; i++) {
226 unsigned int insn;
39b8d525 227 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
1da177e4
LT
228 printk(" (Bad address in epc)\n");
229 break;
230 }
39b8d525 231 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
1da177e4
LT
232 }
233}
234
eae23f2c 235static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
236{
237 const int field = 2 * sizeof(unsigned long);
238 unsigned int cause = regs->cp0_cause;
239 int i;
240
a43cb95d 241 show_regs_print_info(KERN_DEFAULT);
1da177e4
LT
242
243 /*
244 * Saved main processor registers
245 */
246 for (i = 0; i < 32; ) {
247 if ((i % 4) == 0)
248 printk("$%2d :", i);
249 if (i == 0)
250 printk(" %0*lx", field, 0UL);
251 else if (i == 26 || i == 27)
252 printk(" %*s", field, "");
253 else
254 printk(" %0*lx", field, regs->regs[i]);
255
256 i++;
257 if ((i % 4) == 0)
258 printk("\n");
259 }
260
9693a853
FBH
261#ifdef CONFIG_CPU_HAS_SMARTMIPS
262 printk("Acx : %0*lx\n", field, regs->acx);
263#endif
1da177e4
LT
264 printk("Hi : %0*lx\n", field, regs->hi);
265 printk("Lo : %0*lx\n", field, regs->lo);
266
267 /*
268 * Saved cp0 registers
269 */
b012cffe
RB
270 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
271 (void *) regs->cp0_epc);
b012cffe
RB
272 printk("ra : %0*lx %pS\n", field, regs->regs[31],
273 (void *) regs->regs[31]);
1da177e4 274
70342287 275 printk("Status: %08x ", (uint32_t) regs->cp0_status);
1da177e4 276
1990e542 277 if (cpu_has_3kex) {
3b2396d9
MR
278 if (regs->cp0_status & ST0_KUO)
279 printk("KUo ");
280 if (regs->cp0_status & ST0_IEO)
281 printk("IEo ");
282 if (regs->cp0_status & ST0_KUP)
283 printk("KUp ");
284 if (regs->cp0_status & ST0_IEP)
285 printk("IEp ");
286 if (regs->cp0_status & ST0_KUC)
287 printk("KUc ");
288 if (regs->cp0_status & ST0_IEC)
289 printk("IEc ");
1990e542 290 } else if (cpu_has_4kex) {
3b2396d9
MR
291 if (regs->cp0_status & ST0_KX)
292 printk("KX ");
293 if (regs->cp0_status & ST0_SX)
294 printk("SX ");
295 if (regs->cp0_status & ST0_UX)
296 printk("UX ");
297 switch (regs->cp0_status & ST0_KSU) {
298 case KSU_USER:
299 printk("USER ");
300 break;
301 case KSU_SUPERVISOR:
302 printk("SUPERVISOR ");
303 break;
304 case KSU_KERNEL:
305 printk("KERNEL ");
306 break;
307 default:
308 printk("BAD_MODE ");
309 break;
310 }
311 if (regs->cp0_status & ST0_ERL)
312 printk("ERL ");
313 if (regs->cp0_status & ST0_EXL)
314 printk("EXL ");
315 if (regs->cp0_status & ST0_IE)
316 printk("IE ");
1da177e4 317 }
1da177e4
LT
318 printk("\n");
319
320 printk("Cause : %08x\n", cause);
321
322 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
323 if (1 <= cause && cause <= 5)
324 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
325
9966db25
RB
326 printk("PrId : %08x (%s)\n", read_c0_prid(),
327 cpu_name_string());
1da177e4
LT
328}
329
eae23f2c
RB
330/*
331 * FIXME: really the generic show_regs should take a const pointer argument.
332 */
333void show_regs(struct pt_regs *regs)
334{
335 __show_regs((struct pt_regs *)regs);
336}
337
c1bf207d 338void show_registers(struct pt_regs *regs)
1da177e4 339{
39b8d525 340 const int field = 2 * sizeof(unsigned long);
83e4da1e 341 mm_segment_t old_fs = get_fs();
39b8d525 342
eae23f2c 343 __show_regs(regs);
1da177e4 344 print_modules();
39b8d525
RB
345 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
346 current->comm, current->pid, current_thread_info(), current,
347 field, current_thread_info()->tp_value);
348 if (cpu_has_userlocal) {
349 unsigned long tls;
350
351 tls = read_c0_userlocal();
352 if (tls != current_thread_info()->tp_value)
353 printk("*HwTLS: %0*lx\n", field, tls);
354 }
355
83e4da1e
LY
356 if (!user_mode(regs))
357 /* Necessary for getting the correct stack content */
358 set_fs(KERNEL_DS);
f66686f7 359 show_stacktrace(current, regs);
e1bb8289 360 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4 361 printk("\n");
83e4da1e 362 set_fs(old_fs);
1da177e4
LT
363}
364
70dc6f04
DD
365static int regs_to_trapnr(struct pt_regs *regs)
366{
367 return (regs->cp0_cause >> 2) & 0x1f;
368}
369
4d85f6af 370static DEFINE_RAW_SPINLOCK(die_lock);
1da177e4 371
70dc6f04 372void __noreturn die(const char *str, struct pt_regs *regs)
1da177e4
LT
373{
374 static int die_counter;
ce384d83 375 int sig = SIGSEGV;
1da177e4 376
8742cd23
NL
377 oops_enter();
378
dc73e4c1
RB
379 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
380 SIGSEGV) == NOTIFY_STOP)
10423c91 381 sig = 0;
5dd11d5d 382
1da177e4 383 console_verbose();
4d85f6af 384 raw_spin_lock_irq(&die_lock);
41c594ab 385 bust_spinlocks(1);
ce384d83 386
178086c8 387 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 388 show_registers(regs);
373d4d09 389 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
4d85f6af 390 raw_spin_unlock_irq(&die_lock);
d4fd1989 391
8742cd23
NL
392 oops_exit();
393
d4fd1989
MB
394 if (in_interrupt())
395 panic("Fatal exception in interrupt");
396
397 if (panic_on_oops) {
ab75dc02 398 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
d4fd1989
MB
399 ssleep(5);
400 panic("Fatal exception");
401 }
402
7aa1c8f4
RB
403 if (regs && kexec_should_crash(current))
404 crash_kexec(regs);
405
ce384d83 406 do_exit(sig);
1da177e4
LT
407}
408
0510617b
TB
409extern struct exception_table_entry __start___dbe_table[];
410extern struct exception_table_entry __stop___dbe_table[];
1da177e4 411
b6dcec9b
RB
412__asm__(
413" .section __dbe_table, \"a\"\n"
414" .previous \n");
1da177e4
LT
415
416/* Given an address, look for it in the exception tables. */
417static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
418{
419 const struct exception_table_entry *e;
420
421 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
422 if (!e)
423 e = search_module_dbetables(addr);
424 return e;
425}
426
427asmlinkage void do_be(struct pt_regs *regs)
428{
429 const int field = 2 * sizeof(unsigned long);
430 const struct exception_table_entry *fixup = NULL;
431 int data = regs->cp0_cause & 4;
432 int action = MIPS_BE_FATAL;
c3fc5cd5 433 enum ctx_state prev_state;
1da177e4 434
c3fc5cd5 435 prev_state = exception_enter();
70342287 436 /* XXX For now. Fixme, this searches the wrong table ... */
1da177e4
LT
437 if (data && !user_mode(regs))
438 fixup = search_dbe_tables(exception_epc(regs));
439
440 if (fixup)
441 action = MIPS_BE_FIXUP;
442
443 if (board_be_handler)
28fc582c 444 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
445
446 switch (action) {
447 case MIPS_BE_DISCARD:
c3fc5cd5 448 goto out;
1da177e4
LT
449 case MIPS_BE_FIXUP:
450 if (fixup) {
451 regs->cp0_epc = fixup->nextinsn;
c3fc5cd5 452 goto out;
1da177e4
LT
453 }
454 break;
455 default:
456 break;
457 }
458
459 /*
460 * Assume it would be too dangerous to continue ...
461 */
462 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
463 data ? "Data" : "Instruction",
464 field, regs->cp0_epc, field, regs->regs[31]);
dc73e4c1
RB
465 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
466 SIGBUS) == NOTIFY_STOP)
c3fc5cd5 467 goto out;
88547001 468
1da177e4
LT
469 die_if_kernel("Oops", regs);
470 force_sig(SIGBUS, current);
c3fc5cd5
RB
471
472out:
473 exception_exit(prev_state);
1da177e4
LT
474}
475
1da177e4 476/*
60b0d655 477 * ll/sc, rdhwr, sync emulation
1da177e4
LT
478 */
479
480#define OPCODE 0xfc000000
481#define BASE 0x03e00000
482#define RT 0x001f0000
483#define OFFSET 0x0000ffff
484#define LL 0xc0000000
485#define SC 0xe0000000
60b0d655 486#define SPEC0 0x00000000
3c37026d
RB
487#define SPEC3 0x7c000000
488#define RD 0x0000f800
489#define FUNC 0x0000003f
60b0d655 490#define SYNC 0x0000000f
3c37026d 491#define RDHWR 0x0000003b
1da177e4 492
2a0b24f5
SH
493/* microMIPS definitions */
494#define MM_POOL32A_FUNC 0xfc00ffff
495#define MM_RDHWR 0x00006b3c
496#define MM_RS 0x001f0000
497#define MM_RT 0x03e00000
498
1da177e4
LT
499/*
500 * The ll_bit is cleared by r*_switch.S
501 */
502
f1e39a4a
RB
503unsigned int ll_bit;
504struct task_struct *ll_task;
1da177e4 505
60b0d655 506static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 507{
fe00f943 508 unsigned long value, __user *vaddr;
1da177e4 509 long offset;
1da177e4
LT
510
511 /*
512 * analyse the ll instruction that just caused a ri exception
513 * and put the referenced address to addr.
514 */
515
516 /* sign extend offset */
517 offset = opcode & OFFSET;
518 offset <<= 16;
519 offset >>= 16;
520
fe00f943 521 vaddr = (unsigned long __user *)
b9688310 522 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 523
60b0d655
MR
524 if ((unsigned long)vaddr & 3)
525 return SIGBUS;
526 if (get_user(value, vaddr))
527 return SIGSEGV;
1da177e4
LT
528
529 preempt_disable();
530
531 if (ll_task == NULL || ll_task == current) {
532 ll_bit = 1;
533 } else {
534 ll_bit = 0;
535 }
536 ll_task = current;
537
538 preempt_enable();
539
540 regs->regs[(opcode & RT) >> 16] = value;
541
60b0d655 542 return 0;
1da177e4
LT
543}
544
60b0d655 545static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 546{
fe00f943
RB
547 unsigned long __user *vaddr;
548 unsigned long reg;
1da177e4 549 long offset;
1da177e4
LT
550
551 /*
552 * analyse the sc instruction that just caused a ri exception
553 * and put the referenced address to addr.
554 */
555
556 /* sign extend offset */
557 offset = opcode & OFFSET;
558 offset <<= 16;
559 offset >>= 16;
560
fe00f943 561 vaddr = (unsigned long __user *)
b9688310 562 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
563 reg = (opcode & RT) >> 16;
564
60b0d655
MR
565 if ((unsigned long)vaddr & 3)
566 return SIGBUS;
1da177e4
LT
567
568 preempt_disable();
569
570 if (ll_bit == 0 || ll_task != current) {
571 regs->regs[reg] = 0;
572 preempt_enable();
60b0d655 573 return 0;
1da177e4
LT
574 }
575
576 preempt_enable();
577
60b0d655
MR
578 if (put_user(regs->regs[reg], vaddr))
579 return SIGSEGV;
1da177e4
LT
580
581 regs->regs[reg] = 1;
582
60b0d655 583 return 0;
1da177e4
LT
584}
585
586/*
587 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
588 * opcodes are supposed to result in coprocessor unusable exceptions if
589 * executed on ll/sc-less processors. That's the theory. In practice a
590 * few processors such as NEC's VR4100 throw reserved instruction exceptions
591 * instead, so we're doing the emulation thing in both exception handlers.
592 */
60b0d655 593static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 594{
7f788d2d
DCZ
595 if ((opcode & OPCODE) == LL) {
596 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 597 1, regs, 0);
60b0d655 598 return simulate_ll(regs, opcode);
7f788d2d
DCZ
599 }
600 if ((opcode & OPCODE) == SC) {
601 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 602 1, regs, 0);
60b0d655 603 return simulate_sc(regs, opcode);
7f788d2d 604 }
1da177e4 605
60b0d655 606 return -1; /* Must be something else ... */
1da177e4
LT
607}
608
3c37026d
RB
609/*
610 * Simulate trapping 'rdhwr' instructions to provide user accessible
1f5826bd 611 * registers not implemented in hardware.
3c37026d 612 */
2a0b24f5 613static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
3c37026d 614{
dc8f6029 615 struct thread_info *ti = task_thread_info(current);
3c37026d 616
2a0b24f5
SH
617 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
618 1, regs, 0);
619 switch (rd) {
620 case 0: /* CPU number */
621 regs->regs[rt] = smp_processor_id();
622 return 0;
623 case 1: /* SYNCI length */
624 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
625 current_cpu_data.icache.linesz);
626 return 0;
627 case 2: /* Read count register */
628 regs->regs[rt] = read_c0_count();
629 return 0;
630 case 3: /* Count register resolution */
69f24d17 631 switch (current_cpu_type()) {
2a0b24f5
SH
632 case CPU_20KC:
633 case CPU_25KF:
634 regs->regs[rt] = 1;
635 break;
636 default:
637 regs->regs[rt] = 2;
638 }
639 return 0;
640 case 29:
641 regs->regs[rt] = ti->tp_value;
642 return 0;
643 default:
644 return -1;
645 }
646}
647
648static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
649{
3c37026d
RB
650 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
651 int rd = (opcode & RD) >> 11;
652 int rt = (opcode & RT) >> 16;
2a0b24f5
SH
653
654 simulate_rdhwr(regs, rd, rt);
655 return 0;
656 }
657
658 /* Not ours. */
659 return -1;
660}
661
662static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
663{
664 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
665 int rd = (opcode & MM_RS) >> 16;
666 int rt = (opcode & MM_RT) >> 21;
667 simulate_rdhwr(regs, rd, rt);
668 return 0;
3c37026d
RB
669 }
670
56ebd51b 671 /* Not ours. */
60b0d655
MR
672 return -1;
673}
e5679882 674
60b0d655
MR
675static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
676{
7f788d2d
DCZ
677 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
678 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 679 1, regs, 0);
60b0d655 680 return 0;
7f788d2d 681 }
60b0d655
MR
682
683 return -1; /* Must be something else ... */
3c37026d
RB
684}
685
1da177e4
LT
686asmlinkage void do_ov(struct pt_regs *regs)
687{
c3fc5cd5 688 enum ctx_state prev_state;
1da177e4
LT
689 siginfo_t info;
690
c3fc5cd5 691 prev_state = exception_enter();
36ccf1c0
RB
692 die_if_kernel("Integer overflow", regs);
693
1da177e4
LT
694 info.si_code = FPE_INTOVF;
695 info.si_signo = SIGFPE;
696 info.si_errno = 0;
fe00f943 697 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4 698 force_sig_info(SIGFPE, &info, current);
c3fc5cd5 699 exception_exit(prev_state);
1da177e4
LT
700}
701
304acb71 702int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
515b029d 703{
304acb71
MR
704 struct siginfo si = { 0 };
705
706 switch (sig) {
707 case 0:
708 return 0;
ad70c13a 709
304acb71 710 case SIGFPE:
515b029d
DD
711 si.si_addr = fault_addr;
712 si.si_signo = sig;
304acb71
MR
713 /*
714 * Inexact can happen together with Overflow or Underflow.
715 * Respect the mask to deliver the correct exception.
716 */
717 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
718 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
719 if (fcr31 & FPU_CSR_INV_X)
720 si.si_code = FPE_FLTINV;
721 else if (fcr31 & FPU_CSR_DIV_X)
722 si.si_code = FPE_FLTDIV;
723 else if (fcr31 & FPU_CSR_OVF_X)
724 si.si_code = FPE_FLTOVF;
725 else if (fcr31 & FPU_CSR_UDF_X)
726 si.si_code = FPE_FLTUND;
727 else if (fcr31 & FPU_CSR_INE_X)
728 si.si_code = FPE_FLTRES;
729 else
730 si.si_code = __SI_FAULT;
515b029d
DD
731 force_sig_info(sig, &si, current);
732 return 1;
304acb71
MR
733
734 case SIGBUS:
735 si.si_addr = fault_addr;
736 si.si_signo = sig;
737 si.si_code = BUS_ADRERR;
738 force_sig_info(sig, &si, current);
739 return 1;
740
741 case SIGSEGV:
742 si.si_addr = fault_addr;
743 si.si_signo = sig;
744 down_read(&current->mm->mmap_sem);
745 if (find_vma(current->mm, (unsigned long)fault_addr))
746 si.si_code = SEGV_ACCERR;
747 else
748 si.si_code = SEGV_MAPERR;
749 up_read(&current->mm->mmap_sem);
750 force_sig_info(sig, &si, current);
751 return 1;
752
753 default:
515b029d
DD
754 force_sig(sig, current);
755 return 1;
515b029d
DD
756 }
757}
758
4227a2d4
PB
759static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
760 unsigned long old_epc, unsigned long old_ra)
761{
762 union mips_instruction inst = { .word = opcode };
304acb71
MR
763 void __user *fault_addr;
764 unsigned long fcr31;
4227a2d4
PB
765 int sig;
766
767 /* If it's obviously not an FP instruction, skip it */
768 switch (inst.i_format.opcode) {
769 case cop1_op:
770 case cop1x_op:
771 case lwc1_op:
772 case ldc1_op:
773 case swc1_op:
774 case sdc1_op:
775 break;
776
777 default:
778 return -1;
779 }
780
781 /*
782 * do_ri skipped over the instruction via compute_return_epc, undo
783 * that for the FPU emulator.
784 */
785 regs->cp0_epc = old_epc;
786 regs->regs[31] = old_ra;
787
788 /* Save the FP context to struct thread_struct */
789 lose_fpu(1);
790
791 /* Run the emulator */
792 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
793 &fault_addr);
304acb71 794 fcr31 = current->thread.fpu.fcr31;
4227a2d4 795
443c4403
MR
796 /*
797 * We can't allow the emulated instruction to leave any of
798 * the cause bits set in $fcr31.
799 */
800 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
4227a2d4
PB
801
802 /* Restore the hardware register state */
803 own_fpu(1);
804
304acb71
MR
805 /* Send a signal if required. */
806 process_fpemu_return(sig, fault_addr, fcr31);
807
4227a2d4
PB
808 return 0;
809}
810
1da177e4
LT
811/*
812 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
813 */
814asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
815{
c3fc5cd5 816 enum ctx_state prev_state;
304acb71
MR
817 void __user *fault_addr;
818 int sig;
948a34cf 819
c3fc5cd5 820 prev_state = exception_enter();
dc73e4c1
RB
821 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
822 SIGFPE) == NOTIFY_STOP)
c3fc5cd5 823 goto out;
64bedffe
JH
824
825 /* Clear FCSR.Cause before enabling interrupts */
826 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
827 local_irq_enable();
828
57725f9e
CD
829 die_if_kernel("FP exception in kernel code", regs);
830
1da177e4 831 if (fcr31 & FPU_CSR_UNI_X) {
1da177e4 832 /*
a3dddd56 833 * Unimplemented operation exception. If we've got the full
1da177e4
LT
834 * software emulator on-board, let's use it...
835 *
836 * Force FPU to dump state into task/thread context. We're
837 * moving a lot of data here for what is probably a single
838 * instruction, but the alternative is to pre-decode the FP
839 * register operands before invoking the emulator, which seems
840 * a bit extreme for what should be an infrequent event.
841 */
cd21dfcf 842 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 843 lose_fpu(1);
1da177e4
LT
844
845 /* Run the emulator */
515b029d
DD
846 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
847 &fault_addr);
304acb71 848 fcr31 = current->thread.fpu.fcr31;
1da177e4
LT
849
850 /*
851 * We can't allow the emulated instruction to leave any of
443c4403 852 * the cause bits set in $fcr31.
1da177e4 853 */
eae89076 854 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1da177e4
LT
855
856 /* Restore the hardware register state */
70342287 857 own_fpu(1); /* Using the FPU again. */
304acb71
MR
858 } else {
859 sig = SIGFPE;
860 fault_addr = (void __user *) regs->cp0_epc;
ed2d72c1 861 }
1da177e4 862
304acb71
MR
863 /* Send a signal if required. */
864 process_fpemu_return(sig, fault_addr, fcr31);
c3fc5cd5
RB
865
866out:
867 exception_exit(prev_state);
1da177e4
LT
868}
869
b0a668fb 870void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
df270051 871 const char *str)
1da177e4 872{
1da177e4 873 siginfo_t info;
df270051 874 char b[40];
1da177e4 875
5dd11d5d 876#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
70dc6f04 877 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
5dd11d5d
JW
878 return;
879#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
880
dc73e4c1
RB
881 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
882 SIGTRAP) == NOTIFY_STOP)
88547001
JW
883 return;
884
1da177e4 885 /*
df270051
RB
886 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
887 * insns, even for trap and break codes that indicate arithmetic
888 * failures. Weird ...
1da177e4
LT
889 * But should we continue the brokenness??? --macro
890 */
df270051
RB
891 switch (code) {
892 case BRK_OVERFLOW:
893 case BRK_DIVZERO:
894 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
895 die_if_kernel(b, regs);
896 if (code == BRK_DIVZERO)
1da177e4
LT
897 info.si_code = FPE_INTDIV;
898 else
899 info.si_code = FPE_INTOVF;
900 info.si_signo = SIGFPE;
901 info.si_errno = 0;
fe00f943 902 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
903 force_sig_info(SIGFPE, &info, current);
904 break;
63dc68a8 905 case BRK_BUG:
df270051
RB
906 die_if_kernel("Kernel bug detected", regs);
907 force_sig(SIGTRAP, current);
63dc68a8 908 break;
ba3049ed
RB
909 case BRK_MEMU:
910 /*
1f443779
MR
911 * This breakpoint code is used by the FPU emulator to retake
912 * control of the CPU after executing the instruction from the
913 * delay slot of an emulated branch.
ba3049ed
RB
914 *
915 * Terminate if exception was recognized as a delay slot return
916 * otherwise handle as normal.
917 */
918 if (do_dsemulret(regs))
919 return;
920
921 die_if_kernel("Math emu break/trap", regs);
922 force_sig(SIGTRAP, current);
923 break;
1da177e4 924 default:
df270051
RB
925 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
926 die_if_kernel(b, regs);
1da177e4
LT
927 force_sig(SIGTRAP, current);
928 }
df270051
RB
929}
930
931asmlinkage void do_bp(struct pt_regs *regs)
932{
f6a31da5 933 unsigned long epc = msk_isa16_mode(exception_epc(regs));
df270051 934 unsigned int opcode, bcode;
c3fc5cd5 935 enum ctx_state prev_state;
078dde5e
LY
936 mm_segment_t seg;
937
938 seg = get_fs();
939 if (!user_mode(regs))
940 set_fs(KERNEL_DS);
2a0b24f5 941
c3fc5cd5 942 prev_state = exception_enter();
2a0b24f5 943 if (get_isa16_mode(regs->cp0_epc)) {
f6a31da5
MR
944 u16 instr[2];
945
946 if (__get_user(instr[0], (u16 __user *)epc))
947 goto out_sigsegv;
948
949 if (!cpu_has_mmips) {
b08a9c95 950 /* MIPS16e mode */
68893e00 951 bcode = (instr[0] >> 5) & 0x3f;
f6a31da5
MR
952 } else if (mm_insn_16bit(instr[0])) {
953 /* 16-bit microMIPS BREAK */
954 bcode = instr[0] & 0xf;
955 } else {
956 /* 32-bit microMIPS BREAK */
957 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
2a0b24f5 958 goto out_sigsegv;
f6a31da5
MR
959 opcode = (instr[0] << 16) | instr[1];
960 bcode = (opcode >> 6) & ((1 << 20) - 1);
2a0b24f5
SH
961 }
962 } else {
f6a31da5 963 if (__get_user(opcode, (unsigned int __user *)epc))
2a0b24f5 964 goto out_sigsegv;
f6a31da5 965 bcode = (opcode >> 6) & ((1 << 20) - 1);
2a0b24f5 966 }
df270051
RB
967
968 /*
969 * There is the ancient bug in the MIPS assemblers that the break
970 * code starts left to bit 16 instead to bit 6 in the opcode.
971 * Gas is bug-compatible, but not always, grrr...
972 * We handle both cases with a simple heuristics. --macro
973 */
df270051 974 if (bcode >= (1 << 10))
c9875032 975 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
df270051 976
c1bf207d
DD
977 /*
978 * notify the kprobe handlers, if instruction is likely to
979 * pertain to them.
980 */
981 switch (bcode) {
982 case BRK_KPROBE_BP:
dc73e4c1
RB
983 if (notify_die(DIE_BREAK, "debug", regs, bcode,
984 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 985 goto out;
c1bf207d
DD
986 else
987 break;
988 case BRK_KPROBE_SSTEPBP:
dc73e4c1
RB
989 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
990 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 991 goto out;
c1bf207d
DD
992 else
993 break;
994 default:
995 break;
996 }
997
df270051 998 do_trap_or_bp(regs, bcode, "Break");
c3fc5cd5
RB
999
1000out:
078dde5e 1001 set_fs(seg);
c3fc5cd5 1002 exception_exit(prev_state);
90fccb13 1003 return;
e5679882
RB
1004
1005out_sigsegv:
1006 force_sig(SIGSEGV, current);
c3fc5cd5 1007 goto out;
1da177e4
LT
1008}
1009
1010asmlinkage void do_tr(struct pt_regs *regs)
1011{
a9a6e7a0 1012 u32 opcode, tcode = 0;
c3fc5cd5 1013 enum ctx_state prev_state;
2a0b24f5 1014 u16 instr[2];
078dde5e 1015 mm_segment_t seg;
a9a6e7a0 1016 unsigned long epc = msk_isa16_mode(exception_epc(regs));
1da177e4 1017
078dde5e
LY
1018 seg = get_fs();
1019 if (!user_mode(regs))
1020 set_fs(get_ds());
1021
c3fc5cd5 1022 prev_state = exception_enter();
a9a6e7a0
MR
1023 if (get_isa16_mode(regs->cp0_epc)) {
1024 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1025 __get_user(instr[1], (u16 __user *)(epc + 2)))
2a0b24f5 1026 goto out_sigsegv;
a9a6e7a0
MR
1027 opcode = (instr[0] << 16) | instr[1];
1028 /* Immediate versions don't provide a code. */
1029 if (!(opcode & OPCODE))
1030 tcode = (opcode >> 12) & ((1 << 4) - 1);
1031 } else {
1032 if (__get_user(opcode, (u32 __user *)epc))
1033 goto out_sigsegv;
1034 /* Immediate versions don't provide a code. */
1035 if (!(opcode & OPCODE))
1036 tcode = (opcode >> 6) & ((1 << 10) - 1);
2a0b24f5 1037 }
1da177e4 1038
df270051 1039 do_trap_or_bp(regs, tcode, "Trap");
c3fc5cd5
RB
1040
1041out:
078dde5e 1042 set_fs(seg);
c3fc5cd5 1043 exception_exit(prev_state);
90fccb13 1044 return;
e5679882
RB
1045
1046out_sigsegv:
1047 force_sig(SIGSEGV, current);
c3fc5cd5 1048 goto out;
1da177e4
LT
1049}
1050
1051asmlinkage void do_ri(struct pt_regs *regs)
1052{
60b0d655
MR
1053 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1054 unsigned long old_epc = regs->cp0_epc;
2a0b24f5 1055 unsigned long old31 = regs->regs[31];
c3fc5cd5 1056 enum ctx_state prev_state;
60b0d655
MR
1057 unsigned int opcode = 0;
1058 int status = -1;
1da177e4 1059
b0a668fb
LY
1060 /*
1061 * Avoid any kernel code. Just emulate the R2 instruction
1062 * as quickly as possible.
1063 */
1064 if (mipsr2_emulation && cpu_has_mips_r6 &&
4a7c2371
MR
1065 likely(user_mode(regs)) &&
1066 likely(get_user(opcode, epc) >= 0)) {
304acb71
MR
1067 unsigned long fcr31 = 0;
1068
1069 status = mipsr2_decoder(regs, opcode, &fcr31);
4a7c2371
MR
1070 switch (status) {
1071 case 0:
1072 case SIGEMT:
1073 task_thread_info(current)->r2_emul_return = 1;
1074 return;
1075 case SIGILL:
1076 goto no_r2_instr;
1077 default:
1078 process_fpemu_return(status,
304acb71
MR
1079 &current->thread.cp0_baduaddr,
1080 fcr31);
4a7c2371
MR
1081 task_thread_info(current)->r2_emul_return = 1;
1082 return;
b0a668fb
LY
1083 }
1084 }
1085
1086no_r2_instr:
1087
c3fc5cd5 1088 prev_state = exception_enter();
b0a668fb 1089
dc73e4c1
RB
1090 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
1091 SIGILL) == NOTIFY_STOP)
c3fc5cd5 1092 goto out;
88547001 1093
60b0d655 1094 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 1095
60b0d655 1096 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 1097 goto out;
3c37026d 1098
2a0b24f5
SH
1099 if (get_isa16_mode(regs->cp0_epc)) {
1100 unsigned short mmop[2] = { 0 };
60b0d655 1101
2a0b24f5
SH
1102 if (unlikely(get_user(mmop[0], epc) < 0))
1103 status = SIGSEGV;
1104 if (unlikely(get_user(mmop[1], epc) < 0))
1105 status = SIGSEGV;
1106 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 1107
2a0b24f5
SH
1108 if (status < 0)
1109 status = simulate_rdhwr_mm(regs, opcode);
1110 } else {
1111 if (unlikely(get_user(opcode, epc) < 0))
1112 status = SIGSEGV;
60b0d655 1113
2a0b24f5
SH
1114 if (!cpu_has_llsc && status < 0)
1115 status = simulate_llsc(regs, opcode);
1116
1117 if (status < 0)
1118 status = simulate_rdhwr_normal(regs, opcode);
1119
1120 if (status < 0)
1121 status = simulate_sync(regs, opcode);
4227a2d4
PB
1122
1123 if (status < 0)
1124 status = simulate_fp(regs, opcode, old_epc, old31);
2a0b24f5 1125 }
60b0d655
MR
1126
1127 if (status < 0)
1128 status = SIGILL;
1129
1130 if (unlikely(status > 0)) {
1131 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1132 regs->regs[31] = old31;
60b0d655
MR
1133 force_sig(status, current);
1134 }
c3fc5cd5
RB
1135
1136out:
1137 exception_exit(prev_state);
1da177e4
LT
1138}
1139
d223a861
RB
1140/*
1141 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1142 * emulated more than some threshold number of instructions, force migration to
1143 * a "CPU" that has FP support.
1144 */
1145static void mt_ase_fp_affinity(void)
1146{
1147#ifdef CONFIG_MIPS_MT_FPAFF
1148 if (mt_fpemul_threshold > 0 &&
1149 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1150 /*
1151 * If there's no FPU present, or if the application has already
1152 * restricted the allowed set to exclude any CPUs with FPUs,
1153 * we'll skip the procedure.
1154 */
8dd92891 1155 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
d223a861
RB
1156 cpumask_t tmask;
1157
9cc12363
KK
1158 current->thread.user_cpus_allowed
1159 = current->cpus_allowed;
8dd92891
RR
1160 cpumask_and(&tmask, &current->cpus_allowed,
1161 &mt_fpu_cpumask);
ed1bbdef 1162 set_cpus_allowed_ptr(current, &tmask);
293c5bd1 1163 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
1164 }
1165 }
1166#endif /* CONFIG_MIPS_MT_FPAFF */
1167}
1168
69f3a7de
RB
1169/*
1170 * No lock; only written during early bootup by CPU 0.
1171 */
1172static RAW_NOTIFIER_HEAD(cu2_chain);
1173
1174int __ref register_cu2_notifier(struct notifier_block *nb)
1175{
1176 return raw_notifier_chain_register(&cu2_chain, nb);
1177}
1178
1179int cu2_notifier_call_chain(unsigned long val, void *v)
1180{
1181 return raw_notifier_call_chain(&cu2_chain, val, v);
1182}
1183
1184static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
70342287 1185 void *data)
69f3a7de
RB
1186{
1187 struct pt_regs *regs = data;
1188
83bee792 1189 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
69f3a7de 1190 "instruction", regs);
83bee792 1191 force_sig(SIGILL, current);
69f3a7de
RB
1192
1193 return NOTIFY_OK;
1194}
1195
9791554b
PB
1196static int wait_on_fp_mode_switch(atomic_t *p)
1197{
1198 /*
1199 * The FP mode for this task is currently being switched. That may
1200 * involve modifications to the format of this tasks FP context which
1201 * make it unsafe to proceed with execution for the moment. Instead,
1202 * schedule some other task.
1203 */
1204 schedule();
1205 return 0;
1206}
1207
1db1af84
PB
1208static int enable_restore_fp_context(int msa)
1209{
c9017757 1210 int err, was_fpu_owner, prior_msa;
1db1af84 1211
9791554b
PB
1212 /*
1213 * If an FP mode switch is currently underway, wait for it to
1214 * complete before proceeding.
1215 */
1216 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1217 wait_on_fp_mode_switch, TASK_KILLABLE);
1218
1db1af84
PB
1219 if (!used_math()) {
1220 /* First time FP context user. */
762a1f43 1221 preempt_disable();
1db1af84 1222 err = init_fpu();
c9017757 1223 if (msa && !err) {
1db1af84 1224 enable_msa();
c9017757 1225 _init_msa_upper();
732c0c3c
PB
1226 set_thread_flag(TIF_USEDMSA);
1227 set_thread_flag(TIF_MSA_CTX_LIVE);
c9017757 1228 }
762a1f43 1229 preempt_enable();
1db1af84
PB
1230 if (!err)
1231 set_used_math();
1232 return err;
1233 }
1234
1235 /*
1236 * This task has formerly used the FP context.
1237 *
1238 * If this thread has no live MSA vector context then we can simply
1239 * restore the scalar FP context. If it has live MSA vector context
1240 * (that is, it has or may have used MSA since last performing a
1241 * function call) then we'll need to restore the vector context. This
1242 * applies even if we're currently only executing a scalar FP
1243 * instruction. This is because if we were to later execute an MSA
1244 * instruction then we'd either have to:
1245 *
1246 * - Restore the vector context & clobber any registers modified by
1247 * scalar FP instructions between now & then.
1248 *
1249 * or
1250 *
1251 * - Not restore the vector context & lose the most significant bits
1252 * of all vector registers.
1253 *
1254 * Neither of those options is acceptable. We cannot restore the least
1255 * significant bits of the registers now & only restore the most
1256 * significant bits later because the most significant bits of any
1257 * vector registers whose aliased FP register is modified now will have
1258 * been zeroed. We'd have no way to know that when restoring the vector
1259 * context & thus may load an outdated value for the most significant
1260 * bits of a vector register.
1261 */
1262 if (!msa && !thread_msa_context_live())
1263 return own_fpu(1);
1264
1265 /*
1266 * This task is using or has previously used MSA. Thus we require
1267 * that Status.FR == 1.
1268 */
762a1f43 1269 preempt_disable();
1db1af84 1270 was_fpu_owner = is_fpu_owner();
762a1f43 1271 err = own_fpu_inatomic(0);
1db1af84 1272 if (err)
762a1f43 1273 goto out;
1db1af84
PB
1274
1275 enable_msa();
1276 write_msa_csr(current->thread.fpu.msacsr);
1277 set_thread_flag(TIF_USEDMSA);
1278
1279 /*
1280 * If this is the first time that the task is using MSA and it has
1281 * previously used scalar FP in this time slice then we already nave
c9017757
PB
1282 * FP context which we shouldn't clobber. We do however need to clear
1283 * the upper 64b of each vector register so that this task has no
1284 * opportunity to see data left behind by another.
1db1af84 1285 */
c9017757
PB
1286 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1287 if (!prior_msa && was_fpu_owner) {
1288 _init_msa_upper();
762a1f43
PB
1289
1290 goto out;
c9017757 1291 }
1db1af84 1292
c9017757
PB
1293 if (!prior_msa) {
1294 /*
1295 * Restore the least significant 64b of each vector register
1296 * from the existing scalar FP context.
1297 */
1298 _restore_fp(current);
b8340673 1299
c9017757
PB
1300 /*
1301 * The task has not formerly used MSA, so clear the upper 64b
1302 * of each vector register such that it cannot see data left
1303 * behind by another task.
1304 */
1305 _init_msa_upper();
1306 } else {
1307 /* We need to restore the vector context. */
1308 restore_msa(current);
b8340673 1309
c9017757
PB
1310 /* Restore the scalar FP control & status register */
1311 if (!was_fpu_owner)
d76e9b9f
JH
1312 write_32bit_cp1_register(CP1_STATUS,
1313 current->thread.fpu.fcr31);
c9017757 1314 }
762a1f43
PB
1315
1316out:
1317 preempt_enable();
1318
1db1af84
PB
1319 return 0;
1320}
1321
1da177e4
LT
1322asmlinkage void do_cpu(struct pt_regs *regs)
1323{
c3fc5cd5 1324 enum ctx_state prev_state;
60b0d655 1325 unsigned int __user *epc;
2a0b24f5 1326 unsigned long old_epc, old31;
304acb71 1327 void __user *fault_addr;
60b0d655 1328 unsigned int opcode;
304acb71 1329 unsigned long fcr31;
1da177e4 1330 unsigned int cpid;
597ce172 1331 int status, err;
f9bb4cf3 1332 unsigned long __maybe_unused flags;
304acb71 1333 int sig;
1da177e4 1334
c3fc5cd5 1335 prev_state = exception_enter();
1da177e4
LT
1336 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1337
83bee792
J
1338 if (cpid != 2)
1339 die_if_kernel("do_cpu invoked from kernel context!", regs);
1340
1da177e4
LT
1341 switch (cpid) {
1342 case 0:
60b0d655
MR
1343 epc = (unsigned int __user *)exception_epc(regs);
1344 old_epc = regs->cp0_epc;
2a0b24f5 1345 old31 = regs->regs[31];
60b0d655
MR
1346 opcode = 0;
1347 status = -1;
1da177e4 1348
60b0d655 1349 if (unlikely(compute_return_epc(regs) < 0))
27e28e8e 1350 break;
3c37026d 1351
2a0b24f5
SH
1352 if (get_isa16_mode(regs->cp0_epc)) {
1353 unsigned short mmop[2] = { 0 };
60b0d655 1354
2a0b24f5
SH
1355 if (unlikely(get_user(mmop[0], epc) < 0))
1356 status = SIGSEGV;
1357 if (unlikely(get_user(mmop[1], epc) < 0))
1358 status = SIGSEGV;
1359 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 1360
2a0b24f5
SH
1361 if (status < 0)
1362 status = simulate_rdhwr_mm(regs, opcode);
1363 } else {
1364 if (unlikely(get_user(opcode, epc) < 0))
1365 status = SIGSEGV;
1366
1367 if (!cpu_has_llsc && status < 0)
1368 status = simulate_llsc(regs, opcode);
1369
1370 if (status < 0)
1371 status = simulate_rdhwr_normal(regs, opcode);
1372 }
60b0d655
MR
1373
1374 if (status < 0)
1375 status = SIGILL;
1376
1377 if (unlikely(status > 0)) {
1378 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1379 regs->regs[31] = old31;
60b0d655
MR
1380 force_sig(status, current);
1381 }
1382
27e28e8e 1383 break;
1da177e4 1384
051ff44a
MR
1385 case 3:
1386 /*
2d83fea7
MR
1387 * The COP3 opcode space and consequently the CP0.Status.CU3
1388 * bit and the CP0.Cause.CE=3 encoding have been removed as
1389 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1390 * up the space has been reused for COP1X instructions, that
1391 * are enabled by the CP0.Status.CU1 bit and consequently
1392 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1393 * exceptions. Some FPU-less processors that implement one
1394 * of these ISAs however use this code erroneously for COP1X
1395 * instructions. Therefore we redirect this trap to the FP
1396 * emulator too.
051ff44a 1397 */
2d83fea7 1398 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
27e28e8e 1399 force_sig(SIGILL, current);
051ff44a 1400 break;
27e28e8e 1401 }
051ff44a
MR
1402 /* Fall through. */
1403
1da177e4 1404 case 1:
1db1af84 1405 err = enable_restore_fp_context(0);
1da177e4 1406
304acb71
MR
1407 if (raw_cpu_has_fpu && !err)
1408 break;
1da177e4 1409
304acb71
MR
1410 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1411 &fault_addr);
1412 fcr31 = current->thread.fpu.fcr31;
1413
1414 /*
1415 * We can't allow the emulated instruction to leave
1416 * any of the cause bits set in $fcr31.
1417 */
1418 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1419
1420 /* Send a signal if required. */
1421 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1422 mt_ase_fp_affinity();
1da177e4 1423
27e28e8e 1424 break;
1da177e4
LT
1425
1426 case 2:
69f3a7de 1427 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
27e28e8e 1428 break;
1da177e4
LT
1429 }
1430
c3fc5cd5 1431 exception_exit(prev_state);
1da177e4
LT
1432}
1433
64bedffe 1434asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
2bcb3fbc
PB
1435{
1436 enum ctx_state prev_state;
1437
1438 prev_state = exception_enter();
64bedffe
JH
1439 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
1440 regs_to_trapnr(regs), SIGFPE) == NOTIFY_STOP)
1441 goto out;
1442
1443 /* Clear MSACSR.Cause before enabling interrupts */
1444 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1445 local_irq_enable();
1446
2bcb3fbc
PB
1447 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1448 force_sig(SIGFPE, current);
64bedffe 1449out:
2bcb3fbc
PB
1450 exception_exit(prev_state);
1451}
1452
1db1af84
PB
1453asmlinkage void do_msa(struct pt_regs *regs)
1454{
1455 enum ctx_state prev_state;
1456 int err;
1457
1458 prev_state = exception_enter();
1459
1460 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1461 force_sig(SIGILL, current);
1462 goto out;
1463 }
1464
1465 die_if_kernel("do_msa invoked from kernel context!", regs);
1466
1467 err = enable_restore_fp_context(1);
1468 if (err)
1469 force_sig(SIGILL, current);
1470out:
1471 exception_exit(prev_state);
1472}
1473
1da177e4
LT
1474asmlinkage void do_mdmx(struct pt_regs *regs)
1475{
c3fc5cd5
RB
1476 enum ctx_state prev_state;
1477
1478 prev_state = exception_enter();
1da177e4 1479 force_sig(SIGILL, current);
c3fc5cd5 1480 exception_exit(prev_state);
1da177e4
LT
1481}
1482
8bc6d05b
DD
1483/*
1484 * Called with interrupts disabled.
1485 */
1da177e4
LT
1486asmlinkage void do_watch(struct pt_regs *regs)
1487{
c3fc5cd5 1488 enum ctx_state prev_state;
b67b2b70
DD
1489 u32 cause;
1490
c3fc5cd5 1491 prev_state = exception_enter();
1da177e4 1492 /*
b67b2b70
DD
1493 * Clear WP (bit 22) bit of cause register so we don't loop
1494 * forever.
1da177e4 1495 */
b67b2b70
DD
1496 cause = read_c0_cause();
1497 cause &= ~(1 << 22);
1498 write_c0_cause(cause);
1499
1500 /*
1501 * If the current thread has the watch registers loaded, save
1502 * their values and send SIGTRAP. Otherwise another thread
1503 * left the registers set, clear them and continue.
1504 */
1505 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1506 mips_read_watch_registers();
8bc6d05b 1507 local_irq_enable();
b67b2b70 1508 force_sig(SIGTRAP, current);
8bc6d05b 1509 } else {
b67b2b70 1510 mips_clear_watch_registers();
8bc6d05b
DD
1511 local_irq_enable();
1512 }
c3fc5cd5 1513 exception_exit(prev_state);
1da177e4
LT
1514}
1515
1516asmlinkage void do_mcheck(struct pt_regs *regs)
1517{
cac4bcbc
RB
1518 const int field = 2 * sizeof(unsigned long);
1519 int multi_match = regs->cp0_status & ST0_TS;
c3fc5cd5 1520 enum ctx_state prev_state;
cac4bcbc 1521
c3fc5cd5 1522 prev_state = exception_enter();
1da177e4 1523 show_regs(regs);
cac4bcbc
RB
1524
1525 if (multi_match) {
314727fe
MC
1526 pr_err("Index : %0x\n", read_c0_index());
1527 pr_err("Pagemask: %0x\n", read_c0_pagemask());
1528 pr_err("EntryHi : %0*lx\n", field, read_c0_entryhi());
1529 pr_err("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1530 pr_err("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
26b40ef1
MC
1531 pr_err("Wired : %0x\n", read_c0_wired());
1532 pr_err("Pagegrain: %0x\n", read_c0_pagegrain());
31ec86b8
MC
1533 if (cpu_has_htw) {
1534 pr_err("PWField : %0*lx\n", field, read_c0_pwfield());
1535 pr_err("PWSize : %0*lx\n", field, read_c0_pwsize());
1536 pr_err("PWCtl : %0x\n", read_c0_pwctl());
1537 }
314727fe 1538 pr_err("\n");
cac4bcbc
RB
1539 dump_tlb_all();
1540 }
1541
e1bb8289 1542 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 1543
1da177e4
LT
1544 /*
1545 * Some chips may have other causes of machine check (e.g. SB1
1546 * graduation timer)
1547 */
1548 panic("Caught Machine Check exception - %scaused by multiple "
1549 "matching entries in the TLB.",
cac4bcbc 1550 (multi_match) ? "" : "not ");
1da177e4
LT
1551}
1552
340ee4b9
RB
1553asmlinkage void do_mt(struct pt_regs *regs)
1554{
41c594ab
RB
1555 int subcode;
1556
41c594ab
RB
1557 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1558 >> VPECONTROL_EXCPT_SHIFT;
1559 switch (subcode) {
1560 case 0:
e35a5e35 1561 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
1562 break;
1563 case 1:
e35a5e35 1564 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
1565 break;
1566 case 2:
e35a5e35 1567 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
1568 break;
1569 case 3:
e35a5e35 1570 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
1571 break;
1572 case 4:
e35a5e35 1573 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
1574 break;
1575 case 5:
f232c7e8 1576 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
41c594ab
RB
1577 break;
1578 default:
e35a5e35 1579 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
1580 subcode);
1581 break;
1582 }
340ee4b9
RB
1583 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1584
1585 force_sig(SIGILL, current);
1586}
1587
1588
e50c0a8f
RB
1589asmlinkage void do_dsp(struct pt_regs *regs)
1590{
1591 if (cpu_has_dsp)
ab75dc02 1592 panic("Unexpected DSP exception");
e50c0a8f
RB
1593
1594 force_sig(SIGILL, current);
1595}
1596
1da177e4
LT
1597asmlinkage void do_reserved(struct pt_regs *regs)
1598{
1599 /*
70342287 1600 * Game over - no way to handle this if it ever occurs. Most probably
1da177e4
LT
1601 * caused by a new unknown cpu type or after another deadly
1602 * hard/software error.
1603 */
1604 show_regs(regs);
1605 panic("Caught reserved exception %ld - should not happen.",
1606 (regs->cp0_cause & 0x7f) >> 2);
1607}
1608
39b8d525
RB
1609static int __initdata l1parity = 1;
1610static int __init nol1parity(char *s)
1611{
1612 l1parity = 0;
1613 return 1;
1614}
1615__setup("nol1par", nol1parity);
1616static int __initdata l2parity = 1;
1617static int __init nol2parity(char *s)
1618{
1619 l2parity = 0;
1620 return 1;
1621}
1622__setup("nol2par", nol2parity);
1623
1da177e4
LT
1624/*
1625 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1626 * it different ways.
1627 */
1628static inline void parity_protection_init(void)
1629{
10cc3529 1630 switch (current_cpu_type()) {
1da177e4 1631 case CPU_24K:
98a41de9 1632 case CPU_34K:
39b8d525
RB
1633 case CPU_74K:
1634 case CPU_1004K:
442e14a2 1635 case CPU_1074K:
26ab96df 1636 case CPU_INTERAPTIV:
708ac4b8 1637 case CPU_PROAPTIV:
aced4cbd 1638 case CPU_P5600:
4695089f 1639 case CPU_QEMU_GENERIC:
39b8d525
RB
1640 {
1641#define ERRCTL_PE 0x80000000
1642#define ERRCTL_L2P 0x00800000
1643 unsigned long errctl;
1644 unsigned int l1parity_present, l2parity_present;
1645
1646 errctl = read_c0_ecc();
1647 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1648
1649 /* probe L1 parity support */
1650 write_c0_ecc(errctl | ERRCTL_PE);
1651 back_to_back_c0_hazard();
1652 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1653
1654 /* probe L2 parity support */
1655 write_c0_ecc(errctl|ERRCTL_L2P);
1656 back_to_back_c0_hazard();
1657 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1658
1659 if (l1parity_present && l2parity_present) {
1660 if (l1parity)
1661 errctl |= ERRCTL_PE;
1662 if (l1parity ^ l2parity)
1663 errctl |= ERRCTL_L2P;
1664 } else if (l1parity_present) {
1665 if (l1parity)
1666 errctl |= ERRCTL_PE;
1667 } else if (l2parity_present) {
1668 if (l2parity)
1669 errctl |= ERRCTL_L2P;
1670 } else {
1671 /* No parity available */
1672 }
1673
1674 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1675
1676 write_c0_ecc(errctl);
1677 back_to_back_c0_hazard();
1678 errctl = read_c0_ecc();
1679 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1680
1681 if (l1parity_present)
1682 printk(KERN_INFO "Cache parity protection %sabled\n",
1683 (errctl & ERRCTL_PE) ? "en" : "dis");
1684
1685 if (l2parity_present) {
1686 if (l1parity_present && l1parity)
1687 errctl ^= ERRCTL_L2P;
1688 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1689 (errctl & ERRCTL_L2P) ? "en" : "dis");
1690 }
1691 }
1692 break;
1693
1da177e4 1694 case CPU_5KC:
78d4803f 1695 case CPU_5KE:
2fa36399 1696 case CPU_LOONGSON1:
14f18b7f
RB
1697 write_c0_ecc(0x80000000);
1698 back_to_back_c0_hazard();
1699 /* Set the PE bit (bit 31) in the c0_errctl register. */
1700 printk(KERN_INFO "Cache parity protection %sabled\n",
1701 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
1702 break;
1703 case CPU_20KC:
1704 case CPU_25KF:
1705 /* Clear the DE bit (bit 16) in the c0_status register. */
1706 printk(KERN_INFO "Enable cache parity protection for "
1707 "MIPS 20KC/25KF CPUs.\n");
1708 clear_c0_status(ST0_DE);
1709 break;
1710 default:
1711 break;
1712 }
1713}
1714
1715asmlinkage void cache_parity_error(void)
1716{
1717 const int field = 2 * sizeof(unsigned long);
1718 unsigned int reg_val;
1719
1720 /* For the moment, report the problem and hang. */
1721 printk("Cache error exception:\n");
1722 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1723 reg_val = read_c0_cacheerr();
1724 printk("c0_cacheerr == %08x\n", reg_val);
1725
1726 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1727 reg_val & (1<<30) ? "secondary" : "primary",
1728 reg_val & (1<<31) ? "data" : "insn");
9c7d5768 1729 if ((cpu_has_mips_r2_r6) &&
721a9205 1730 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
6de20451
LY
1731 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1732 reg_val & (1<<29) ? "ED " : "",
1733 reg_val & (1<<28) ? "ET " : "",
1734 reg_val & (1<<27) ? "ES " : "",
1735 reg_val & (1<<26) ? "EE " : "",
1736 reg_val & (1<<25) ? "EB " : "",
1737 reg_val & (1<<24) ? "EI " : "",
1738 reg_val & (1<<23) ? "E1 " : "",
1739 reg_val & (1<<22) ? "E0 " : "");
1740 } else {
1741 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1742 reg_val & (1<<29) ? "ED " : "",
1743 reg_val & (1<<28) ? "ET " : "",
1744 reg_val & (1<<26) ? "EE " : "",
1745 reg_val & (1<<25) ? "EB " : "",
1746 reg_val & (1<<24) ? "EI " : "",
1747 reg_val & (1<<23) ? "E1 " : "",
1748 reg_val & (1<<22) ? "E0 " : "");
1749 }
1da177e4
LT
1750 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1751
ec917c2c 1752#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1753 if (reg_val & (1<<22))
1754 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1755
1756 if (reg_val & (1<<23))
1757 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1758#endif
1759
1760 panic("Can't handle the cache error!");
1761}
1762
75b5b5e0
LY
1763asmlinkage void do_ftlb(void)
1764{
1765 const int field = 2 * sizeof(unsigned long);
1766 unsigned int reg_val;
1767
1768 /* For the moment, report the problem and hang. */
9c7d5768 1769 if ((cpu_has_mips_r2_r6) &&
721a9205 1770 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
75b5b5e0
LY
1771 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1772 read_c0_ecc());
1773 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1774 reg_val = read_c0_cacheerr();
1775 pr_err("c0_cacheerr == %08x\n", reg_val);
1776
1777 if ((reg_val & 0xc0000000) == 0xc0000000) {
1778 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1779 } else {
1780 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1781 reg_val & (1<<30) ? "secondary" : "primary",
1782 reg_val & (1<<31) ? "data" : "insn");
1783 }
1784 } else {
1785 pr_err("FTLB error exception\n");
1786 }
1787 /* Just print the cacheerr bits for now */
1788 cache_parity_error();
1789}
1790
1da177e4
LT
1791/*
1792 * SDBBP EJTAG debug exception handler.
1793 * We skip the instruction and return to the next instruction.
1794 */
1795void ejtag_exception_handler(struct pt_regs *regs)
1796{
1797 const int field = 2 * sizeof(unsigned long);
2a0b24f5 1798 unsigned long depc, old_epc, old_ra;
1da177e4
LT
1799 unsigned int debug;
1800
70ae6126 1801 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1802 depc = read_c0_depc();
1803 debug = read_c0_debug();
70ae6126 1804 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1805 if (debug & 0x80000000) {
1806 /*
1807 * In branch delay slot.
1808 * We cheat a little bit here and use EPC to calculate the
1809 * debug return address (DEPC). EPC is restored after the
1810 * calculation.
1811 */
1812 old_epc = regs->cp0_epc;
2a0b24f5 1813 old_ra = regs->regs[31];
1da177e4 1814 regs->cp0_epc = depc;
2a0b24f5 1815 compute_return_epc(regs);
1da177e4
LT
1816 depc = regs->cp0_epc;
1817 regs->cp0_epc = old_epc;
2a0b24f5 1818 regs->regs[31] = old_ra;
1da177e4
LT
1819 } else
1820 depc += 4;
1821 write_c0_depc(depc);
1822
1823#if 0
70ae6126 1824 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1825 write_c0_debug(debug | 0x100);
1826#endif
1827}
1828
1829/*
1830 * NMI exception handler.
34bd92e2 1831 * No lock; only written during early bootup by CPU 0.
1da177e4 1832 */
34bd92e2
KC
1833static RAW_NOTIFIER_HEAD(nmi_chain);
1834
1835int register_nmi_notifier(struct notifier_block *nb)
1836{
1837 return raw_notifier_chain_register(&nmi_chain, nb);
1838}
1839
ff2d8b19 1840void __noreturn nmi_exception_handler(struct pt_regs *regs)
1da177e4 1841{
83e4da1e
LY
1842 char str[100];
1843
34bd92e2 1844 raw_notifier_call_chain(&nmi_chain, 0, regs);
41c594ab 1845 bust_spinlocks(1);
83e4da1e
LY
1846 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1847 smp_processor_id(), regs->cp0_epc);
1848 regs->cp0_epc = read_c0_errorepc();
1849 die(str, regs);
1da177e4
LT
1850}
1851
e01402b1
RB
1852#define VECTORSPACING 0x100 /* for EI/VI mode */
1853
1854unsigned long ebase;
1da177e4 1855unsigned long exception_handlers[32];
e01402b1 1856unsigned long vi_handlers[64];
1da177e4 1857
2d1b6e95 1858void __init *set_except_vector(int n, void *addr)
1da177e4
LT
1859{
1860 unsigned long handler = (unsigned long) addr;
b22d1b6a 1861 unsigned long old_handler;
1da177e4 1862
2a0b24f5
SH
1863#ifdef CONFIG_CPU_MICROMIPS
1864 /*
1865 * Only the TLB handlers are cache aligned with an even
1866 * address. All other handlers are on an odd address and
1867 * require no modification. Otherwise, MIPS32 mode will
1868 * be entered when handling any TLB exceptions. That
1869 * would be bad...since we must stay in microMIPS mode.
1870 */
1871 if (!(handler & 0x1))
1872 handler |= 1;
1873#endif
b22d1b6a 1874 old_handler = xchg(&exception_handlers[n], handler);
1da177e4 1875
1da177e4 1876 if (n == 0 && cpu_has_divec) {
2a0b24f5
SH
1877#ifdef CONFIG_CPU_MICROMIPS
1878 unsigned long jump_mask = ~((1 << 27) - 1);
1879#else
92bbe1b9 1880 unsigned long jump_mask = ~((1 << 28) - 1);
2a0b24f5 1881#endif
92bbe1b9
FF
1882 u32 *buf = (u32 *)(ebase + 0x200);
1883 unsigned int k0 = 26;
1884 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1885 uasm_i_j(&buf, handler & ~jump_mask);
1886 uasm_i_nop(&buf);
1887 } else {
1888 UASM_i_LA(&buf, k0, handler);
1889 uasm_i_jr(&buf, k0);
1890 uasm_i_nop(&buf);
1891 }
1892 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
e01402b1
RB
1893 }
1894 return (void *)old_handler;
1895}
1896
86a1708a 1897static void do_default_vi(void)
6ba07e59
AN
1898{
1899 show_regs(get_irq_regs());
1900 panic("Caught unexpected vectored interrupt.");
1901}
1902
ef300e42 1903static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1904{
1905 unsigned long handler;
1906 unsigned long old_handler = vi_handlers[n];
f6771dbb 1907 int srssets = current_cpu_data.srsets;
2a0b24f5 1908 u16 *h;
e01402b1
RB
1909 unsigned char *b;
1910
b72b7092 1911 BUG_ON(!cpu_has_veic && !cpu_has_vint);
e01402b1
RB
1912
1913 if (addr == NULL) {
1914 handler = (unsigned long) do_default_vi;
1915 srs = 0;
41c594ab 1916 } else
e01402b1 1917 handler = (unsigned long) addr;
2a0b24f5 1918 vi_handlers[n] = handler;
e01402b1
RB
1919
1920 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1921
f6771dbb 1922 if (srs >= srssets)
e01402b1
RB
1923 panic("Shadow register set %d not supported", srs);
1924
1925 if (cpu_has_veic) {
1926 if (board_bind_eic_interrupt)
49a89efb 1927 board_bind_eic_interrupt(n, srs);
41c594ab 1928 } else if (cpu_has_vint) {
e01402b1 1929 /* SRSMap is only defined if shadow sets are implemented */
f6771dbb 1930 if (srssets > 1)
49a89efb 1931 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1932 }
1933
1934 if (srs == 0) {
1935 /*
1936 * If no shadow set is selected then use the default handler
2a0b24f5 1937 * that does normal register saving and standard interrupt exit
e01402b1 1938 */
e01402b1
RB
1939 extern char except_vec_vi, except_vec_vi_lui;
1940 extern char except_vec_vi_ori, except_vec_vi_end;
c65a5480 1941 extern char rollback_except_vec_vi;
f94d9a8e 1942 char *vec_start = using_rollback_handler() ?
c65a5480 1943 &rollback_except_vec_vi : &except_vec_vi;
2a0b24f5
SH
1944#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1945 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1946 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1947#else
c65a5480
AN
1948 const int lui_offset = &except_vec_vi_lui - vec_start;
1949 const int ori_offset = &except_vec_vi_ori - vec_start;
2a0b24f5
SH
1950#endif
1951 const int handler_len = &except_vec_vi_end - vec_start;
e01402b1
RB
1952
1953 if (handler_len > VECTORSPACING) {
1954 /*
1955 * Sigh... panicing won't help as the console
1956 * is probably not configured :(
1957 */
49a89efb 1958 panic("VECTORSPACING too small");
e01402b1
RB
1959 }
1960
2a0b24f5
SH
1961 set_handler(((unsigned long)b - ebase), vec_start,
1962#ifdef CONFIG_CPU_MICROMIPS
1963 (handler_len - 1));
1964#else
1965 handler_len);
1966#endif
2a0b24f5
SH
1967 h = (u16 *)(b + lui_offset);
1968 *h = (handler >> 16) & 0xffff;
1969 h = (u16 *)(b + ori_offset);
1970 *h = (handler & 0xffff);
e0cee3ee
TB
1971 local_flush_icache_range((unsigned long)b,
1972 (unsigned long)(b+handler_len));
e01402b1
RB
1973 }
1974 else {
1975 /*
2a0b24f5
SH
1976 * In other cases jump directly to the interrupt handler. It
1977 * is the handler's responsibility to save registers if required
1978 * (eg hi/lo) and return from the exception using "eret".
e01402b1 1979 */
2a0b24f5
SH
1980 u32 insn;
1981
1982 h = (u16 *)b;
1983 /* j handler */
1984#ifdef CONFIG_CPU_MICROMIPS
1985 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1986#else
1987 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1988#endif
1989 h[0] = (insn >> 16) & 0xffff;
1990 h[1] = insn & 0xffff;
1991 h[2] = 0;
1992 h[3] = 0;
e0cee3ee
TB
1993 local_flush_icache_range((unsigned long)b,
1994 (unsigned long)(b+8));
1da177e4 1995 }
e01402b1 1996
1da177e4
LT
1997 return (void *)old_handler;
1998}
1999
ef300e42 2000void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 2001{
ff3eab2a 2002 return set_vi_srs_handler(n, addr, 0);
e01402b1 2003}
f41ae0b2 2004
1da177e4
LT
2005extern void tlb_init(void);
2006
42f77542
RB
2007/*
2008 * Timer interrupt
2009 */
2010int cp0_compare_irq;
68b6352c 2011EXPORT_SYMBOL_GPL(cp0_compare_irq);
010c108d 2012int cp0_compare_irq_shift;
42f77542
RB
2013
2014/*
2015 * Performance counter IRQ or -1 if shared with timer
2016 */
2017int cp0_perfcount_irq;
2018EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2019
8f7ff027
JH
2020/*
2021 * Fast debug channel IRQ or -1 if not present
2022 */
2023int cp0_fdc_irq;
2024EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2025
078a55fc 2026static int noulri;
bdc94eb4
CD
2027
2028static int __init ulri_disable(char *s)
2029{
2030 pr_info("Disabling ulri\n");
2031 noulri = 1;
2032
2033 return 1;
2034}
2035__setup("noulri", ulri_disable);
2036
ae4ce454
JH
2037/* configure STATUS register */
2038static void configure_status(void)
1da177e4 2039{
1da177e4
LT
2040 /*
2041 * Disable coprocessors and select 32-bit or 64-bit addressing
2042 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2043 * flag that some firmware may have left set and the TS bit (for
2044 * IP27). Set XX for ISA IV code to work.
2045 */
ae4ce454 2046 unsigned int status_set = ST0_CU0;
875d43e7 2047#ifdef CONFIG_64BIT
1da177e4
LT
2048 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2049#endif
adb37892 2050 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
1da177e4 2051 status_set |= ST0_XX;
bbaf238b
CD
2052 if (cpu_has_dsp)
2053 status_set |= ST0_MX;
2054
b38c7399 2055 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4 2056 status_set);
ae4ce454
JH
2057}
2058
2059/* configure HWRENA register */
2060static void configure_hwrena(void)
2061{
2062 unsigned int hwrena = cpu_hwrena_impl_bits;
1da177e4 2063
9c7d5768 2064 if (cpu_has_mips_r2_r6)
18d693b3 2065 hwrena |= 0x0000000f;
a3692020 2066
18d693b3
KC
2067 if (!noulri && cpu_has_userlocal)
2068 hwrena |= (1 << 29);
a3692020 2069
18d693b3
KC
2070 if (hwrena)
2071 write_c0_hwrena(hwrena);
ae4ce454 2072}
e01402b1 2073
ae4ce454
JH
2074static void configure_exception_vector(void)
2075{
e01402b1 2076 if (cpu_has_veic || cpu_has_vint) {
9fb4c2b9 2077 unsigned long sr = set_c0_status(ST0_BEV);
49a89efb 2078 write_c0_ebase(ebase);
9fb4c2b9 2079 write_c0_status(sr);
e01402b1 2080 /* Setting vector spacing enables EI/VI mode */
49a89efb 2081 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 2082 }
d03d0a57
RB
2083 if (cpu_has_divec) {
2084 if (cpu_has_mipsmt) {
2085 unsigned int vpflags = dvpe();
2086 set_c0_cause(CAUSEF_IV);
2087 evpe(vpflags);
2088 } else
2089 set_c0_cause(CAUSEF_IV);
2090 }
ae4ce454
JH
2091}
2092
2093void per_cpu_trap_init(bool is_boot_cpu)
2094{
2095 unsigned int cpu = smp_processor_id();
ae4ce454
JH
2096
2097 configure_status();
2098 configure_hwrena();
2099
ae4ce454 2100 configure_exception_vector();
3b1d4ed5
RB
2101
2102 /*
2103 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2104 *
2105 * o read IntCtl.IPTI to determine the timer interrupt
2106 * o read IntCtl.IPPCI to determine the performance counter interrupt
8f7ff027 2107 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
3b1d4ed5 2108 */
9c7d5768 2109 if (cpu_has_mips_r2_r6) {
010c108d
DV
2110 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2111 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2112 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
8f7ff027
JH
2113 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2114 if (!cp0_fdc_irq)
2115 cp0_fdc_irq = -1;
2116
c3e838a2
CD
2117 } else {
2118 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
c6a4ebb9 2119 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
c3e838a2 2120 cp0_perfcount_irq = -1;
8f7ff027 2121 cp0_fdc_irq = -1;
3b1d4ed5
RB
2122 }
2123
48c4ac97
DD
2124 if (!cpu_data[cpu].asid_cache)
2125 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1da177e4
LT
2126
2127 atomic_inc(&init_mm.mm_count);
2128 current->active_mm = &init_mm;
2129 BUG_ON(current->mm);
2130 enter_lazy_tlb(&init_mm, current);
2131
6650df3c
DD
2132 /* Boot CPU's cache setup in setup_arch(). */
2133 if (!is_boot_cpu)
2134 cpu_cache_init();
41c594ab 2135 tlb_init();
3d8bfdd0 2136 TLBMISS_HANDLER_SETUP();
1da177e4
LT
2137}
2138
e01402b1 2139/* Install CPU exception handler */
078a55fc 2140void set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1 2141{
2a0b24f5
SH
2142#ifdef CONFIG_CPU_MICROMIPS
2143 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2144#else
e01402b1 2145 memcpy((void *)(ebase + offset), addr, size);
2a0b24f5 2146#endif
e0cee3ee 2147 local_flush_icache_range(ebase + offset, ebase + offset + size);
e01402b1
RB
2148}
2149
078a55fc 2150static char panic_null_cerr[] =
641e97f3
RB
2151 "Trying to set NULL cache error exception handler";
2152
42fe7ee3
RB
2153/*
2154 * Install uncached CPU exception handler.
2155 * This is suitable only for the cache error exception which is the only
2156 * exception handler that is being run uncached.
2157 */
078a55fc 2158void set_uncached_handler(unsigned long offset, void *addr,
234fcd14 2159 unsigned long size)
e01402b1 2160{
4f81b01a 2161 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
e01402b1 2162
641e97f3
RB
2163 if (!addr)
2164 panic(panic_null_cerr);
2165
e01402b1
RB
2166 memcpy((void *)(uncached_ebase + offset), addr, size);
2167}
2168
5b10496b
AN
2169static int __initdata rdhwr_noopt;
2170static int __init set_rdhwr_noopt(char *str)
2171{
2172 rdhwr_noopt = 1;
2173 return 1;
2174}
2175
2176__setup("rdhwr_noopt", set_rdhwr_noopt);
2177
1da177e4
LT
2178void __init trap_init(void)
2179{
2a0b24f5 2180 extern char except_vec3_generic;
1da177e4 2181 extern char except_vec4;
2a0b24f5 2182 extern char except_vec3_r4000;
1da177e4 2183 unsigned long i;
c65a5480
AN
2184
2185 check_wait();
1da177e4 2186
88547001
JW
2187#if defined(CONFIG_KGDB)
2188 if (kgdb_early_setup)
70342287 2189 return; /* Already done */
88547001
JW
2190#endif
2191
9fb4c2b9
CD
2192 if (cpu_has_veic || cpu_has_vint) {
2193 unsigned long size = 0x200 + VECTORSPACING*64;
2194 ebase = (unsigned long)
2195 __alloc_bootmem(size, 1 << fls(size), 0);
2196 } else {
9843b030
SL
2197#ifdef CONFIG_KVM_GUEST
2198#define KVM_GUEST_KSEG0 0x40000000
2199 ebase = KVM_GUEST_KSEG0;
2200#else
2201 ebase = CKSEG0;
2202#endif
9c7d5768 2203 if (cpu_has_mips_r2_r6)
566f74f6
DD
2204 ebase += (read_c0_ebase() & 0x3ffff000);
2205 }
e01402b1 2206
c6213c6c
SH
2207 if (cpu_has_mmips) {
2208 unsigned int config3 = read_c0_config3();
2209
2210 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2211 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2212 else
2213 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2214 }
2215
6fb97eff
KC
2216 if (board_ebase_setup)
2217 board_ebase_setup();
6650df3c 2218 per_cpu_trap_init(true);
1da177e4
LT
2219
2220 /*
2221 * Copy the generic exception handlers to their final destination.
2222 * This will be overriden later as suitable for a particular
2223 * configuration.
2224 */
e01402b1 2225 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
2226
2227 /*
2228 * Setup default vectors
2229 */
2230 for (i = 0; i <= 31; i++)
2231 set_except_vector(i, handle_reserved);
2232
2233 /*
2234 * Copy the EJTAG debug exception vector handler code to it's final
2235 * destination.
2236 */
e01402b1 2237 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 2238 board_ejtag_handler_setup();
1da177e4
LT
2239
2240 /*
2241 * Only some CPUs have the watch exceptions.
2242 */
2243 if (cpu_has_watch)
2244 set_except_vector(23, handle_watch);
2245
2246 /*
e01402b1 2247 * Initialise interrupt handlers
1da177e4 2248 */
e01402b1
RB
2249 if (cpu_has_veic || cpu_has_vint) {
2250 int nvec = cpu_has_veic ? 64 : 8;
2251 for (i = 0; i < nvec; i++)
ff3eab2a 2252 set_vi_handler(i, NULL);
e01402b1
RB
2253 }
2254 else if (cpu_has_divec)
2255 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
2256
2257 /*
2258 * Some CPUs can enable/disable for cache parity detection, but does
2259 * it different ways.
2260 */
2261 parity_protection_init();
2262
2263 /*
2264 * The Data Bus Errors / Instruction Bus Errors are signaled
2265 * by external hardware. Therefore these two exceptions
2266 * may have board specific handlers.
2267 */
2268 if (board_be_init)
2269 board_be_init();
2270
f94d9a8e
RB
2271 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2272 : handle_int);
1da177e4
LT
2273 set_except_vector(1, handle_tlbm);
2274 set_except_vector(2, handle_tlbl);
2275 set_except_vector(3, handle_tlbs);
2276
2277 set_except_vector(4, handle_adel);
2278 set_except_vector(5, handle_ades);
2279
2280 set_except_vector(6, handle_ibe);
2281 set_except_vector(7, handle_dbe);
2282
2283 set_except_vector(8, handle_sys);
2284 set_except_vector(9, handle_bp);
5b10496b
AN
2285 set_except_vector(10, rdhwr_noopt ? handle_ri :
2286 (cpu_has_vtag_icache ?
2287 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1da177e4
LT
2288 set_except_vector(11, handle_cpu);
2289 set_except_vector(12, handle_ov);
2290 set_except_vector(13, handle_tr);
2bcb3fbc 2291 set_except_vector(14, handle_msa_fpe);
1da177e4 2292
10cc3529
RB
2293 if (current_cpu_type() == CPU_R6000 ||
2294 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
2295 /*
2296 * The R6000 is the only R-series CPU that features a machine
2297 * check exception (similar to the R4000 cache error) and
2298 * unaligned ldc1/sdc1 exception. The handlers have not been
70342287 2299 * written yet. Well, anyway there is no R6000 machine on the
1da177e4
LT
2300 * current list of targets for Linux/MIPS.
2301 * (Duh, crap, there is someone with a triple R6k machine)
2302 */
2303 //set_except_vector(14, handle_mc);
2304 //set_except_vector(15, handle_ndc);
2305 }
2306
e01402b1
RB
2307
2308 if (board_nmi_handler_setup)
2309 board_nmi_handler_setup();
2310
e50c0a8f
RB
2311 if (cpu_has_fpu && !cpu_has_nofpuex)
2312 set_except_vector(15, handle_fpe);
2313
75b5b5e0 2314 set_except_vector(16, handle_ftlb);
5890f70f
LY
2315
2316 if (cpu_has_rixiex) {
2317 set_except_vector(19, tlb_do_page_fault_0);
2318 set_except_vector(20, tlb_do_page_fault_0);
2319 }
2320
1db1af84 2321 set_except_vector(21, handle_msa);
e50c0a8f
RB
2322 set_except_vector(22, handle_mdmx);
2323
2324 if (cpu_has_mcheck)
2325 set_except_vector(24, handle_mcheck);
2326
340ee4b9
RB
2327 if (cpu_has_mipsmt)
2328 set_except_vector(25, handle_mt);
2329
acaec427 2330 set_except_vector(26, handle_dsp);
e50c0a8f 2331
fcbf1dfd
DD
2332 if (board_cache_error_setup)
2333 board_cache_error_setup();
2334
e50c0a8f
RB
2335 if (cpu_has_vce)
2336 /* Special exception: R4[04]00 uses also the divec space. */
2a0b24f5 2337 set_handler(0x180, &except_vec3_r4000, 0x100);
e50c0a8f 2338 else if (cpu_has_4kex)
2a0b24f5 2339 set_handler(0x180, &except_vec3_generic, 0x80);
e50c0a8f 2340 else
2a0b24f5 2341 set_handler(0x080, &except_vec3_generic, 0x80);
e50c0a8f 2342
e0cee3ee 2343 local_flush_icache_range(ebase, ebase + 0x400);
0510617b
TB
2344
2345 sort_extable(__start___dbe_table, __stop___dbe_table);
69f3a7de 2346
4483b159 2347 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
1da177e4 2348}
ae4ce454
JH
2349
2350static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2351 void *v)
2352{
2353 switch (cmd) {
2354 case CPU_PM_ENTER_FAILED:
2355 case CPU_PM_EXIT:
2356 configure_status();
2357 configure_hwrena();
2358 configure_exception_vector();
2359
2360 /* Restore register with CPU number for TLB handlers */
2361 TLBMISS_HANDLER_RESTORE();
2362
2363 break;
2364 }
2365
2366 return NOTIFY_OK;
2367}
2368
2369static struct notifier_block trap_pm_notifier_block = {
2370 .notifier_call = trap_pm_notifier,
2371};
2372
2373static int __init trap_pm_init(void)
2374{
2375 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2376}
2377arch_initcall(trap_pm_init);