]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/mips/mm/dma-default.c
dma-mapping: consolidate dma_{alloc,free}_{attrs,coherent}
[mirror_ubuntu-jammy-kernel.git] / arch / mips / mm / dma-default.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2000 Ani Joshi <ajoshi@unixbox.com>
70342287 7 * Copyright (C) 2000, 2001, 06 Ralf Baechle <ralf@linux-mips.org>
1da177e4
LT
8 * swiped from i386, and cloned for MIPS by Geert, polished by Ralf.
9 */
9a88cbb5 10
1da177e4 11#include <linux/types.h>
9a88cbb5 12#include <linux/dma-mapping.h>
1da177e4
LT
13#include <linux/mm.h>
14#include <linux/module.h>
4fcc47a0 15#include <linux/scatterlist.h>
6e86b0bf 16#include <linux/string.h>
5a0e3ad6 17#include <linux/gfp.h>
e36863a5 18#include <linux/highmem.h>
f4649382 19#include <linux/dma-contiguous.h>
1da177e4
LT
20
21#include <asm/cache.h>
69f24d17 22#include <asm/cpu-type.h>
1da177e4
LT
23#include <asm/io.h>
24
9a88cbb5
RB
25#include <dma-coherence.h>
26
885014bc 27#ifdef CONFIG_DMA_MAYBE_COHERENT
b6d92b4a
SH
28int coherentio = 0; /* User defined DMA coherency from command line. */
29EXPORT_SYMBOL_GPL(coherentio);
30int hw_coherentio = 0; /* Actual hardware supported DMA coherency setting. */
31
32static int __init setcoherentio(char *str)
33{
34 coherentio = 1;
35 pr_info("Hardware DMA cache coherency (command line)\n");
36 return 0;
37}
38early_param("coherentio", setcoherentio);
39
40static int __init setnocoherentio(char *str)
41{
42 coherentio = 0;
43 pr_info("Software DMA cache coherency (command line)\n");
44 return 0;
45}
46early_param("nocoherentio", setnocoherentio);
885014bc 47#endif
b6d92b4a 48
e36863a5 49static inline struct page *dma_addr_to_page(struct device *dev,
3807ef3f 50 dma_addr_t dma_addr)
c9d06962 51{
e36863a5
DD
52 return pfn_to_page(
53 plat_dma_addr_to_phys(dev, dma_addr) >> PAGE_SHIFT);
c9d06962
FBH
54}
55
1da177e4 56/*
f86f55d3
JQ
57 * The affected CPUs below in 'cpu_needs_post_dma_flush()' can
58 * speculatively fill random cachelines with stale data at any time,
59 * requiring an extra flush post-DMA.
60 *
1da177e4
LT
61 * Warning on the terminology - Linux calls an uncached area coherent;
62 * MIPS terminology calls memory areas with hardware maintained coherency
63 * coherent.
0dc294c0
RB
64 *
65 * Note that the R14000 and R16000 should also be checked for in this
66 * condition. However this function is only called on non-I/O-coherent
67 * systems and only the R10000 and R12000 are used in such systems, the
68 * SGI IP28 Indigo² rsp. SGI IP32 aka O2.
1da177e4 69 */
f86f55d3 70static inline int cpu_needs_post_dma_flush(struct device *dev)
9a88cbb5
RB
71{
72 return !plat_device_is_coherent(dev) &&
d451e734 73 (boot_cpu_type() == CPU_R10000 ||
eb37e6dd
RB
74 boot_cpu_type() == CPU_R12000 ||
75 boot_cpu_type() == CPU_BMIPS5000);
9a88cbb5
RB
76}
77
cce335ae
RB
78static gfp_t massage_gfp_flags(const struct device *dev, gfp_t gfp)
79{
a2e715a8
RB
80 gfp_t dma_flag;
81
cce335ae
RB
82 /* ignore region specifiers */
83 gfp &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM);
84
a2e715a8 85#ifdef CONFIG_ISA
cce335ae 86 if (dev == NULL)
a2e715a8 87 dma_flag = __GFP_DMA;
cce335ae
RB
88 else
89#endif
a2e715a8 90#if defined(CONFIG_ZONE_DMA32) && defined(CONFIG_ZONE_DMA)
cce335ae 91 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
a2e715a8
RB
92 dma_flag = __GFP_DMA;
93 else if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
94 dma_flag = __GFP_DMA32;
95 else
96#endif
97#if defined(CONFIG_ZONE_DMA32) && !defined(CONFIG_ZONE_DMA)
98 if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
99 dma_flag = __GFP_DMA32;
100 else
101#endif
102#if defined(CONFIG_ZONE_DMA) && !defined(CONFIG_ZONE_DMA32)
103 if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
104 dma_flag = __GFP_DMA;
cce335ae
RB
105 else
106#endif
a2e715a8 107 dma_flag = 0;
cce335ae
RB
108
109 /* Don't invoke OOM killer */
110 gfp |= __GFP_NORETRY;
111
a2e715a8 112 return gfp | dma_flag;
cce335ae
RB
113}
114
1da177e4 115void *dma_alloc_noncoherent(struct device *dev, size_t size,
185a8ff5 116 dma_addr_t * dma_handle, gfp_t gfp)
1da177e4
LT
117{
118 void *ret;
9a88cbb5 119
cce335ae 120 gfp = massage_gfp_flags(dev, gfp);
1da177e4 121
1da177e4
LT
122 ret = (void *) __get_free_pages(gfp, get_order(size));
123
124 if (ret != NULL) {
125 memset(ret, 0, size);
9a88cbb5 126 *dma_handle = plat_map_dma_mem(dev, ret, size);
1da177e4
LT
127 }
128
129 return ret;
130}
1da177e4
LT
131EXPORT_SYMBOL(dma_alloc_noncoherent);
132
48e1fd5a 133static void *mips_dma_alloc_coherent(struct device *dev, size_t size,
e8d51e54 134 dma_addr_t * dma_handle, gfp_t gfp, struct dma_attrs *attrs)
1da177e4
LT
135{
136 void *ret;
f4649382
ZLK
137 struct page *page = NULL;
138 unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT;
1da177e4 139
cce335ae 140 gfp = massage_gfp_flags(dev, gfp);
9a88cbb5 141
f4649382
ZLK
142 if (IS_ENABLED(CONFIG_DMA_CMA) && !(gfp & GFP_ATOMIC))
143 page = dma_alloc_from_contiguous(dev,
144 count, get_order(size));
145 if (!page)
146 page = alloc_pages(gfp, get_order(size));
147
148 if (!page)
149 return NULL;
150
151 ret = page_address(page);
152 memset(ret, 0, size);
153 *dma_handle = plat_map_dma_mem(dev, ret, size);
154 if (!plat_device_is_coherent(dev)) {
155 dma_cache_wback_inv((unsigned long) ret, size);
156 if (!hw_coherentio)
157 ret = UNCAC_ADDR(ret);
1da177e4
LT
158 }
159
160 return ret;
161}
162
1da177e4
LT
163
164void dma_free_noncoherent(struct device *dev, size_t size, void *vaddr,
165 dma_addr_t dma_handle)
166{
d3f634b9 167 plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL);
1da177e4
LT
168 free_pages((unsigned long) vaddr, get_order(size));
169}
1da177e4
LT
170EXPORT_SYMBOL(dma_free_noncoherent);
171
48e1fd5a 172static void mips_dma_free_coherent(struct device *dev, size_t size, void *vaddr,
e8d51e54 173 dma_addr_t dma_handle, struct dma_attrs *attrs)
1da177e4
LT
174{
175 unsigned long addr = (unsigned long) vaddr;
f4649382
ZLK
176 unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT;
177 struct page *page = NULL;
f8ac0425 178
d3f634b9 179 plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL);
11531ac2 180
b6d92b4a 181 if (!plat_device_is_coherent(dev) && !hw_coherentio)
9a88cbb5
RB
182 addr = CAC_ADDR(addr);
183
f4649382
ZLK
184 page = virt_to_page((void *) addr);
185
186 if (!dma_release_from_contiguous(dev, page, count))
187 __free_pages(page, get_order(size));
1da177e4
LT
188}
189
8c172467
AS
190static int mips_dma_mmap(struct device *dev, struct vm_area_struct *vma,
191 void *cpu_addr, dma_addr_t dma_addr, size_t size,
192 struct dma_attrs *attrs)
193{
194 unsigned long user_count = (vma->vm_end - vma->vm_start) >> PAGE_SHIFT;
195 unsigned long count = PAGE_ALIGN(size) >> PAGE_SHIFT;
196 unsigned long addr = (unsigned long)cpu_addr;
197 unsigned long off = vma->vm_pgoff;
198 unsigned long pfn;
199 int ret = -ENXIO;
200
201 if (!plat_device_is_coherent(dev) && !hw_coherentio)
202 addr = CAC_ADDR(addr);
203
204 pfn = page_to_pfn(virt_to_page((void *)addr));
205
206 if (dma_get_attr(DMA_ATTR_WRITE_COMBINE, attrs))
207 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
208 else
209 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
210
211 if (dma_mmap_from_coherent(dev, vma, cpu_addr, size, &ret))
212 return ret;
213
214 if (off < count && user_count <= (count - off)) {
215 ret = remap_pfn_range(vma, vma->vm_start,
216 pfn + off,
217 user_count << PAGE_SHIFT,
218 vma->vm_page_prot);
219 }
220
221 return ret;
222}
223
e36863a5 224static inline void __dma_sync_virtual(void *addr, size_t size,
1da177e4
LT
225 enum dma_data_direction direction)
226{
227 switch (direction) {
228 case DMA_TO_DEVICE:
e36863a5 229 dma_cache_wback((unsigned long)addr, size);
1da177e4
LT
230 break;
231
232 case DMA_FROM_DEVICE:
e36863a5 233 dma_cache_inv((unsigned long)addr, size);
1da177e4
LT
234 break;
235
236 case DMA_BIDIRECTIONAL:
e36863a5 237 dma_cache_wback_inv((unsigned long)addr, size);
1da177e4
LT
238 break;
239
240 default:
241 BUG();
242 }
243}
244
e36863a5
DD
245/*
246 * A single sg entry may refer to multiple physically contiguous
247 * pages. But we still need to process highmem pages individually.
248 * If highmem is not configured then the bulk of this loop gets
249 * optimized out.
250 */
251static inline void __dma_sync(struct page *page,
252 unsigned long offset, size_t size, enum dma_data_direction direction)
253{
254 size_t left = size;
255
256 do {
257 size_t len = left;
258
259 if (PageHighMem(page)) {
260 void *addr;
261
262 if (offset + len > PAGE_SIZE) {
263 if (offset >= PAGE_SIZE) {
264 page += offset >> PAGE_SHIFT;
265 offset &= ~PAGE_MASK;
266 }
267 len = PAGE_SIZE - offset;
268 }
269
270 addr = kmap_atomic(page);
271 __dma_sync_virtual(addr + offset, len, direction);
272 kunmap_atomic(addr);
273 } else
274 __dma_sync_virtual(page_address(page) + offset,
275 size, direction);
276 offset = 0;
277 page++;
278 left -= len;
279 } while (left);
280}
281
48e1fd5a
DD
282static void mips_dma_unmap_page(struct device *dev, dma_addr_t dma_addr,
283 size_t size, enum dma_data_direction direction, struct dma_attrs *attrs)
1da177e4 284{
f86f55d3 285 if (cpu_needs_post_dma_flush(dev))
e36863a5
DD
286 __dma_sync(dma_addr_to_page(dev, dma_addr),
287 dma_addr & ~PAGE_MASK, size, direction);
0acbfc66 288 plat_post_dma_flush(dev);
d3f634b9 289 plat_unmap_dma_mem(dev, dma_addr, size, direction);
1da177e4
LT
290}
291
1e51714c 292static int mips_dma_map_sg(struct device *dev, struct scatterlist *sglist,
48e1fd5a 293 int nents, enum dma_data_direction direction, struct dma_attrs *attrs)
1da177e4
LT
294{
295 int i;
1e51714c 296 struct scatterlist *sg;
1da177e4 297
1e51714c 298 for_each_sg(sglist, sg, nents, i) {
e36863a5
DD
299 if (!plat_device_is_coherent(dev))
300 __dma_sync(sg_page(sg), sg->offset, sg->length,
301 direction);
4954a9a2
J
302#ifdef CONFIG_NEED_SG_DMA_LENGTH
303 sg->dma_length = sg->length;
304#endif
e36863a5
DD
305 sg->dma_address = plat_map_dma_mem_page(dev, sg_page(sg)) +
306 sg->offset;
1da177e4
LT
307 }
308
309 return nents;
310}
311
48e1fd5a
DD
312static dma_addr_t mips_dma_map_page(struct device *dev, struct page *page,
313 unsigned long offset, size_t size, enum dma_data_direction direction,
314 struct dma_attrs *attrs)
1da177e4 315{
48e1fd5a 316 if (!plat_device_is_coherent(dev))
e36863a5 317 __dma_sync(page, offset, size, direction);
1da177e4 318
e36863a5 319 return plat_map_dma_mem_page(dev, page) + offset;
1da177e4
LT
320}
321
1e51714c 322static void mips_dma_unmap_sg(struct device *dev, struct scatterlist *sglist,
48e1fd5a
DD
323 int nhwentries, enum dma_data_direction direction,
324 struct dma_attrs *attrs)
1da177e4 325{
1da177e4 326 int i;
1e51714c 327 struct scatterlist *sg;
1da177e4 328
1e51714c 329 for_each_sg(sglist, sg, nhwentries, i) {
9a88cbb5 330 if (!plat_device_is_coherent(dev) &&
e36863a5
DD
331 direction != DMA_TO_DEVICE)
332 __dma_sync(sg_page(sg), sg->offset, sg->length,
333 direction);
d3f634b9 334 plat_unmap_dma_mem(dev, sg->dma_address, sg->length, direction);
1da177e4
LT
335 }
336}
337
48e1fd5a
DD
338static void mips_dma_sync_single_for_cpu(struct device *dev,
339 dma_addr_t dma_handle, size_t size, enum dma_data_direction direction)
1da177e4 340{
f86f55d3 341 if (cpu_needs_post_dma_flush(dev))
e36863a5
DD
342 __dma_sync(dma_addr_to_page(dev, dma_handle),
343 dma_handle & ~PAGE_MASK, size, direction);
0acbfc66 344 plat_post_dma_flush(dev);
1da177e4
LT
345}
346
48e1fd5a
DD
347static void mips_dma_sync_single_for_device(struct device *dev,
348 dma_addr_t dma_handle, size_t size, enum dma_data_direction direction)
1da177e4 349{
e36863a5
DD
350 if (!plat_device_is_coherent(dev))
351 __dma_sync(dma_addr_to_page(dev, dma_handle),
352 dma_handle & ~PAGE_MASK, size, direction);
1da177e4
LT
353}
354
48e1fd5a 355static void mips_dma_sync_sg_for_cpu(struct device *dev,
1e51714c
AM
356 struct scatterlist *sglist, int nelems,
357 enum dma_data_direction direction)
1da177e4
LT
358{
359 int i;
1e51714c 360 struct scatterlist *sg;
42a3b4f2 361
1e51714c
AM
362 if (cpu_needs_post_dma_flush(dev)) {
363 for_each_sg(sglist, sg, nelems, i) {
e36863a5
DD
364 __dma_sync(sg_page(sg), sg->offset, sg->length,
365 direction);
1e51714c
AM
366 }
367 }
0acbfc66 368 plat_post_dma_flush(dev);
1da177e4
LT
369}
370
48e1fd5a 371static void mips_dma_sync_sg_for_device(struct device *dev,
1e51714c
AM
372 struct scatterlist *sglist, int nelems,
373 enum dma_data_direction direction)
1da177e4
LT
374{
375 int i;
1e51714c 376 struct scatterlist *sg;
1da177e4 377
1e51714c
AM
378 if (!plat_device_is_coherent(dev)) {
379 for_each_sg(sglist, sg, nelems, i) {
e36863a5
DD
380 __dma_sync(sg_page(sg), sg->offset, sg->length,
381 direction);
1e51714c
AM
382 }
383 }
1da177e4
LT
384}
385
48e1fd5a 386int mips_dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
1da177e4 387{
4e7f7266 388 return 0;
1da177e4
LT
389}
390
48e1fd5a 391int mips_dma_supported(struct device *dev, u64 mask)
1da177e4 392{
843aef49 393 return plat_dma_supported(dev, mask);
1da177e4
LT
394}
395
a3aad4aa 396void dma_cache_sync(struct device *dev, void *vaddr, size_t size,
48e1fd5a 397 enum dma_data_direction direction)
1da177e4 398{
9a88cbb5 399 BUG_ON(direction == DMA_NONE);
1da177e4 400
9a88cbb5 401 if (!plat_device_is_coherent(dev))
e36863a5 402 __dma_sync_virtual(vaddr, size, direction);
1da177e4
LT
403}
404
a3aad4aa
RB
405EXPORT_SYMBOL(dma_cache_sync);
406
48e1fd5a 407static struct dma_map_ops mips_default_dma_map_ops = {
e8d51e54
AP
408 .alloc = mips_dma_alloc_coherent,
409 .free = mips_dma_free_coherent,
8c172467 410 .mmap = mips_dma_mmap,
48e1fd5a
DD
411 .map_page = mips_dma_map_page,
412 .unmap_page = mips_dma_unmap_page,
413 .map_sg = mips_dma_map_sg,
414 .unmap_sg = mips_dma_unmap_sg,
415 .sync_single_for_cpu = mips_dma_sync_single_for_cpu,
416 .sync_single_for_device = mips_dma_sync_single_for_device,
417 .sync_sg_for_cpu = mips_dma_sync_sg_for_cpu,
418 .sync_sg_for_device = mips_dma_sync_sg_for_device,
419 .mapping_error = mips_dma_mapping_error,
420 .dma_supported = mips_dma_supported
421};
422
423struct dma_map_ops *mips_dma_map_ops = &mips_default_dma_map_ops;
424EXPORT_SYMBOL(mips_dma_map_ops);
425
426#define PREALLOC_DMA_DEBUG_ENTRIES (1 << 16)
427
428static int __init mips_dma_init(void)
429{
430 dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES);
431
432 return 0;
433}
434fs_initcall(mips_dma_init);