]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/mips/mm/uasm.c
Merge tag 'arc-4.10-rc1-part1' of git://git.kernel.org/pub/scm/linux/kernel/git/vgupt...
[mirror_ubuntu-zesty-kernel.git] / arch / mips / mm / uasm.c
CommitLineData
e30ec452
TS
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * A small micro-assembler. It is intentionally kept simple, does only
7 * support a subset of instructions, and does not try to hide pipeline
8 * effects like branch delay slots.
9 *
70342287 10 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
e30ec452
TS
11 * Copyright (C) 2005, 2007 Maciej W. Rozycki
12 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
abc597fe 13 * Copyright (C) 2012, 2013 MIPS Technologies, Inc. All rights reserved.
e30ec452
TS
14 */
15
e30ec452
TS
16enum fields {
17 RS = 0x001,
18 RT = 0x002,
19 RD = 0x004,
20 RE = 0x008,
21 SIMM = 0x010,
22 UIMM = 0x020,
23 BIMM = 0x040,
24 JIMM = 0x080,
25 FUNC = 0x100,
58b9e223 26 SET = 0x200,
51eec48e
LY
27 SCIMM = 0x400,
28 SIMM9 = 0x800,
e30ec452
TS
29};
30
31#define OP_MASK 0x3f
32#define OP_SH 26
e30ec452
TS
33#define RD_MASK 0x1f
34#define RD_SH 11
35#define RE_MASK 0x1f
36#define RE_SH 6
37#define IMM_MASK 0xffff
38#define IMM_SH 0
39#define JIMM_MASK 0x3ffffff
40#define JIMM_SH 0
41#define FUNC_MASK 0x3f
42#define FUNC_SH 0
43#define SET_MASK 0x7
44#define SET_SH 0
51eec48e
LY
45#define SIMM9_SH 7
46#define SIMM9_MASK 0x1ff
e30ec452
TS
47
48enum opcode {
49 insn_invalid,
71a1c776
SH
50 insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1,
51 insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
59e3559f 52 insn_bne, insn_cache, insn_cfc1, insn_cfcmsa, insn_ctc1, insn_ctcmsa,
61c64cf9
JH
53 insn_daddiu, insn_daddu, insn_di, insn_dins, insn_dinsm, insn_divu,
54 insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll,
55 insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret,
56 insn_ext, insn_ins, insn_j, insn_jal, insn_jalr, insn_jr, insn_lb,
57 insn_ld, insn_ldx, insn_lh, insn_ll, insn_lld, insn_lui, insn_lw,
58 insn_lwx, insn_mfc0, insn_mfhc0, insn_mfhi, insn_mflo, insn_mtc0,
9f730a60
JH
59 insn_mthc0, insn_mthi, insn_mtlo, insn_mul, insn_or, insn_ori,
60 insn_pref, insn_rfe, insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll,
61 insn_sllv, insn_slt, insn_sltiu, insn_sltu, insn_sra, insn_srl,
62 insn_srlv, insn_subu, insn_sw, insn_sync, insn_syscall, insn_tlbp,
63 insn_tlbr, insn_tlbwi, insn_tlbwr, insn_wait, insn_wsbh, insn_xor,
64 insn_xori, insn_yield, insn_lddir, insn_ldpte,
e30ec452
TS
65};
66
67struct insn {
68 enum opcode opcode;
69 u32 match;
70 enum fields fields;
71};
72
078a55fc 73static inline u32 build_rs(u32 arg)
e30ec452 74{
8d662c8d 75 WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
76
77 return (arg & RS_MASK) << RS_SH;
78}
79
078a55fc 80static inline u32 build_rt(u32 arg)
e30ec452 81{
8d662c8d 82 WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
83
84 return (arg & RT_MASK) << RT_SH;
85}
86
078a55fc 87static inline u32 build_rd(u32 arg)
e30ec452 88{
8d662c8d 89 WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
90
91 return (arg & RD_MASK) << RD_SH;
92}
93
078a55fc 94static inline u32 build_re(u32 arg)
e30ec452 95{
8d662c8d 96 WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
97
98 return (arg & RE_MASK) << RE_SH;
99}
100
078a55fc 101static inline u32 build_simm(s32 arg)
e30ec452 102{
8d662c8d
DD
103 WARN(arg > 0x7fff || arg < -0x8000,
104 KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
105
106 return arg & 0xffff;
107}
108
078a55fc 109static inline u32 build_uimm(u32 arg)
e30ec452 110{
8d662c8d 111 WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
112
113 return arg & IMM_MASK;
114}
115
078a55fc 116static inline u32 build_scimm(u32 arg)
58b9e223 117{
8d662c8d
DD
118 WARN(arg & ~SCIMM_MASK,
119 KERN_WARNING "Micro-assembler field overflow\n");
58b9e223
DD
120
121 return (arg & SCIMM_MASK) << SCIMM_SH;
122}
123
51eec48e
LY
124static inline u32 build_scimm9(s32 arg)
125{
126 WARN((arg > 0xff || arg < -0x100),
127 KERN_WARNING "Micro-assembler field overflow\n");
128
129 return (arg & SIMM9_MASK) << SIMM9_SH;
130}
131
078a55fc 132static inline u32 build_func(u32 arg)
e30ec452 133{
8d662c8d 134 WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
135
136 return arg & FUNC_MASK;
137}
138
078a55fc 139static inline u32 build_set(u32 arg)
e30ec452 140{
8d662c8d 141 WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
e30ec452
TS
142
143 return arg & SET_MASK;
144}
145
078a55fc 146static void build_insn(u32 **buf, enum opcode opc, ...);
e30ec452
TS
147
148#define I_u1u2u3(op) \
149Ip_u1u2u3(op) \
150{ \
151 build_insn(buf, insn##op, a, b, c); \
22b0763a
DD
152} \
153UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452 154
9d987369
MC
155#define I_s3s1s2(op) \
156Ip_s3s1s2(op) \
157{ \
158 build_insn(buf, insn##op, b, c, a); \
159} \
160UASM_EXPORT_SYMBOL(uasm_i##op);
161
e30ec452
TS
162#define I_u2u1u3(op) \
163Ip_u2u1u3(op) \
164{ \
165 build_insn(buf, insn##op, b, a, c); \
22b0763a
DD
166} \
167UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452 168
beef8e02
MC
169#define I_u3u2u1(op) \
170Ip_u3u2u1(op) \
171{ \
172 build_insn(buf, insn##op, c, b, a); \
173} \
174UASM_EXPORT_SYMBOL(uasm_i##op);
175
e30ec452
TS
176#define I_u3u1u2(op) \
177Ip_u3u1u2(op) \
178{ \
179 build_insn(buf, insn##op, b, c, a); \
22b0763a
DD
180} \
181UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452
TS
182
183#define I_u1u2s3(op) \
184Ip_u1u2s3(op) \
185{ \
186 build_insn(buf, insn##op, a, b, c); \
22b0763a
DD
187} \
188UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452
TS
189
190#define I_u2s3u1(op) \
191Ip_u2s3u1(op) \
192{ \
193 build_insn(buf, insn##op, c, a, b); \
22b0763a
DD
194} \
195UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452
TS
196
197#define I_u2u1s3(op) \
198Ip_u2u1s3(op) \
199{ \
200 build_insn(buf, insn##op, b, a, c); \
22b0763a
DD
201} \
202UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452 203
92078e06
DD
204#define I_u2u1msbu3(op) \
205Ip_u2u1msbu3(op) \
206{ \
207 build_insn(buf, insn##op, b, a, c+d-1, c); \
22b0763a
DD
208} \
209UASM_EXPORT_SYMBOL(uasm_i##op);
92078e06 210
c42aef09
DD
211#define I_u2u1msb32u3(op) \
212Ip_u2u1msbu3(op) \
213{ \
214 build_insn(buf, insn##op, b, a, c+d-33, c); \
215} \
216UASM_EXPORT_SYMBOL(uasm_i##op);
217
70342287 218#define I_u2u1msbdu3(op) \
e6de1a09
SH
219Ip_u2u1msbu3(op) \
220{ \
221 build_insn(buf, insn##op, b, a, d-1, c); \
222} \
223UASM_EXPORT_SYMBOL(uasm_i##op);
224
e30ec452
TS
225#define I_u1u2(op) \
226Ip_u1u2(op) \
227{ \
228 build_insn(buf, insn##op, a, b); \
22b0763a
DD
229} \
230UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452 231
d674dd14
PB
232#define I_u2u1(op) \
233Ip_u1u2(op) \
234{ \
235 build_insn(buf, insn##op, b, a); \
236} \
237UASM_EXPORT_SYMBOL(uasm_i##op);
238
e30ec452
TS
239#define I_u1s2(op) \
240Ip_u1s2(op) \
241{ \
242 build_insn(buf, insn##op, a, b); \
22b0763a
DD
243} \
244UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452
TS
245
246#define I_u1(op) \
247Ip_u1(op) \
248{ \
249 build_insn(buf, insn##op, a); \
22b0763a
DD
250} \
251UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452
TS
252
253#define I_0(op) \
254Ip_0(op) \
255{ \
256 build_insn(buf, insn##op); \
22b0763a
DD
257} \
258UASM_EXPORT_SYMBOL(uasm_i##op);
e30ec452
TS
259
260I_u2u1s3(_addiu)
261I_u3u1u2(_addu)
262I_u2u1u3(_andi)
263I_u3u1u2(_and)
264I_u1u2s3(_beq)
265I_u1u2s3(_beql)
266I_u1s2(_bgez)
267I_u1s2(_bgezl)
268I_u1s2(_bltz)
269I_u1s2(_bltzl)
270I_u1u2s3(_bne)
fb2a27e7 271I_u2s3u1(_cache)
c29732a1 272I_u1u2(_cfc1)
59e3559f 273I_u2u1(_cfcmsa)
c29732a1 274I_u1u2(_ctc1)
59e3559f 275I_u2u1(_ctcmsa)
e30ec452
TS
276I_u1u2u3(_dmfc0)
277I_u1u2u3(_dmtc0)
278I_u2u1s3(_daddiu)
279I_u3u1u2(_daddu)
61c64cf9 280I_u1(_di);
4c12a854 281I_u1u2(_divu)
e30ec452
TS
282I_u2u1u3(_dsll)
283I_u2u1u3(_dsll32)
284I_u2u1u3(_dsra)
285I_u2u1u3(_dsrl)
286I_u2u1u3(_dsrl32)
92078e06 287I_u2u1u3(_drotr)
de6d5b55 288I_u2u1u3(_drotr32)
e30ec452
TS
289I_u3u1u2(_dsubu)
290I_0(_eret)
e6de1a09
SH
291I_u2u1msbdu3(_ext)
292I_u2u1msbu3(_ins)
e30ec452
TS
293I_u1(_j)
294I_u1(_jal)
49e9529b 295I_u2u1(_jalr)
e30ec452 296I_u1(_jr)
82488818 297I_u2s3u1(_lb)
e30ec452 298I_u2s3u1(_ld)
d6b3314b 299I_u2s3u1(_lh)
e30ec452
TS
300I_u2s3u1(_ll)
301I_u2s3u1(_lld)
302I_u1s2(_lui)
303I_u2s3u1(_lw)
304I_u1u2u3(_mfc0)
e2965cd0 305I_u1u2u3(_mfhc0)
f3ec7a23 306I_u1(_mfhi)
16d21a81 307I_u1(_mflo)
e30ec452 308I_u1u2u3(_mtc0)
e2965cd0 309I_u1u2u3(_mthc0)
9f730a60
JH
310I_u1(_mthi)
311I_u1(_mtlo)
a8e897ad 312I_u3u1u2(_mul)
e30ec452 313I_u2u1u3(_ori)
5808184f 314I_u3u1u2(_or)
e30ec452
TS
315I_0(_rfe)
316I_u2s3u1(_sc)
317I_u2s3u1(_scd)
318I_u2s3u1(_sd)
319I_u2u1u3(_sll)
bef581ba 320I_u3u2u1(_sllv)
7682f9e8 321I_s3s1s2(_slt)
390363ed 322I_u2u1s3(_sltiu)
e8ef868b 323I_u3u1u2(_sltu)
e30ec452
TS
324I_u2u1u3(_sra)
325I_u2u1u3(_srl)
f31318fd 326I_u3u2u1(_srlv)
32546f38 327I_u2u1u3(_rotr)
e30ec452
TS
328I_u3u1u2(_subu)
329I_u2s3u1(_sw)
729ff561 330I_u1(_sync)
e30ec452 331I_0(_tlbp)
32546f38 332I_0(_tlbr)
e30ec452
TS
333I_0(_tlbwi)
334I_0(_tlbwr)
53ed1389 335I_u1(_wait);
ab9e4fa0 336I_u2u1(_wsbh)
e30ec452
TS
337I_u3u1u2(_xor)
338I_u2u1u3(_xori)
d674dd14 339I_u2u1(_yield)
92078e06 340I_u2u1msbu3(_dins);
c42aef09 341I_u2u1msb32u3(_dinsm);
58b9e223 342I_u1(_syscall);
5b97c3f7
DD
343I_u1u2s3(_bbit0);
344I_u1u2s3(_bbit1);
bb3d68c3
DD
345I_u3u1u2(_lwx)
346I_u3u1u2(_ldx)
380cd582
HC
347I_u1u2(_ldpte)
348I_u2u1u3(_lddir)
e30ec452 349
c9941158
DD
350#ifdef CONFIG_CPU_CAVIUM_OCTEON
351#include <asm/octeon/octeon.h>
078a55fc 352void ISAFUNC(uasm_i_pref)(u32 **buf, unsigned int a, signed int b,
c9941158
DD
353 unsigned int c)
354{
e3d0ead5 355 if (CAVIUM_OCTEON_DCACHE_PREFETCH_WAR && a <= 24 && a != 5)
c9941158
DD
356 /*
357 * As per erratum Core-14449, replace prefetches 0-4,
358 * 6-24 with 'pref 28'.
359 */
360 build_insn(buf, insn_pref, c, 28, b);
361 else
362 build_insn(buf, insn_pref, c, a, b);
363}
abc597fe 364UASM_EXPORT_SYMBOL(ISAFUNC(uasm_i_pref));
c9941158
DD
365#else
366I_u2s3u1(_pref)
367#endif
368
e30ec452 369/* Handle labels. */
078a55fc 370void ISAFUNC(uasm_build_label)(struct uasm_label **lab, u32 *addr, int lid)
e30ec452
TS
371{
372 (*lab)->addr = addr;
373 (*lab)->lab = lid;
374 (*lab)++;
375}
abc597fe 376UASM_EXPORT_SYMBOL(ISAFUNC(uasm_build_label));
e30ec452 377
078a55fc 378int ISAFUNC(uasm_in_compat_space_p)(long addr)
e30ec452
TS
379{
380 /* Is this address in 32bit compat space? */
f7d9afea 381 return addr == (int)addr;
e30ec452 382}
abc597fe 383UASM_EXPORT_SYMBOL(ISAFUNC(uasm_in_compat_space_p));
e30ec452 384
078a55fc 385static int uasm_rel_highest(long val)
e30ec452
TS
386{
387#ifdef CONFIG_64BIT
388 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
389#else
390 return 0;
391#endif
392}
393
078a55fc 394static int uasm_rel_higher(long val)
e30ec452
TS
395{
396#ifdef CONFIG_64BIT
397 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
398#else
399 return 0;
400#endif
401}
402
078a55fc 403int ISAFUNC(uasm_rel_hi)(long val)
e30ec452
TS
404{
405 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
406}
abc597fe 407UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_hi));
e30ec452 408
078a55fc 409int ISAFUNC(uasm_rel_lo)(long val)
e30ec452
TS
410{
411 return ((val & 0xffff) ^ 0x8000) - 0x8000;
412}
abc597fe 413UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_lo));
e30ec452 414
078a55fc 415void ISAFUNC(UASM_i_LA_mostly)(u32 **buf, unsigned int rs, long addr)
e30ec452 416{
abc597fe
SH
417 if (!ISAFUNC(uasm_in_compat_space_p)(addr)) {
418 ISAFUNC(uasm_i_lui)(buf, rs, uasm_rel_highest(addr));
e30ec452 419 if (uasm_rel_higher(addr))
abc597fe
SH
420 ISAFUNC(uasm_i_daddiu)(buf, rs, rs, uasm_rel_higher(addr));
421 if (ISAFUNC(uasm_rel_hi(addr))) {
422 ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
423 ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
424 ISAFUNC(uasm_rel_hi)(addr));
425 ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
e30ec452 426 } else
abc597fe 427 ISAFUNC(uasm_i_dsll32)(buf, rs, rs, 0);
e30ec452 428 } else
abc597fe 429 ISAFUNC(uasm_i_lui)(buf, rs, ISAFUNC(uasm_rel_hi(addr)));
e30ec452 430}
abc597fe 431UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA_mostly));
e30ec452 432
078a55fc 433void ISAFUNC(UASM_i_LA)(u32 **buf, unsigned int rs, long addr)
e30ec452 434{
abc597fe
SH
435 ISAFUNC(UASM_i_LA_mostly)(buf, rs, addr);
436 if (ISAFUNC(uasm_rel_lo(addr))) {
437 if (!ISAFUNC(uasm_in_compat_space_p)(addr))
438 ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
439 ISAFUNC(uasm_rel_lo(addr)));
e30ec452 440 else
abc597fe
SH
441 ISAFUNC(uasm_i_addiu)(buf, rs, rs,
442 ISAFUNC(uasm_rel_lo(addr)));
e30ec452
TS
443 }
444}
abc597fe 445UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA));
e30ec452
TS
446
447/* Handle relocations. */
078a55fc 448void ISAFUNC(uasm_r_mips_pc16)(struct uasm_reloc **rel, u32 *addr, int lid)
e30ec452
TS
449{
450 (*rel)->addr = addr;
451 (*rel)->type = R_MIPS_PC16;
452 (*rel)->lab = lid;
453 (*rel)++;
454}
abc597fe 455UASM_EXPORT_SYMBOL(ISAFUNC(uasm_r_mips_pc16));
e30ec452 456
078a55fc
PG
457static inline void __resolve_relocs(struct uasm_reloc *rel,
458 struct uasm_label *lab);
e30ec452 459
078a55fc
PG
460void ISAFUNC(uasm_resolve_relocs)(struct uasm_reloc *rel,
461 struct uasm_label *lab)
e30ec452
TS
462{
463 struct uasm_label *l;
464
465 for (; rel->lab != UASM_LABEL_INVALID; rel++)
466 for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
467 if (rel->lab == l->lab)
468 __resolve_relocs(rel, l);
469}
abc597fe 470UASM_EXPORT_SYMBOL(ISAFUNC(uasm_resolve_relocs));
e30ec452 471
078a55fc
PG
472void ISAFUNC(uasm_move_relocs)(struct uasm_reloc *rel, u32 *first, u32 *end,
473 long off)
e30ec452
TS
474{
475 for (; rel->lab != UASM_LABEL_INVALID; rel++)
476 if (rel->addr >= first && rel->addr < end)
477 rel->addr += off;
478}
abc597fe 479UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_relocs));
e30ec452 480
078a55fc
PG
481void ISAFUNC(uasm_move_labels)(struct uasm_label *lab, u32 *first, u32 *end,
482 long off)
e30ec452
TS
483{
484 for (; lab->lab != UASM_LABEL_INVALID; lab++)
485 if (lab->addr >= first && lab->addr < end)
486 lab->addr += off;
487}
abc597fe 488UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_labels));
e30ec452 489
078a55fc
PG
490void ISAFUNC(uasm_copy_handler)(struct uasm_reloc *rel, struct uasm_label *lab,
491 u32 *first, u32 *end, u32 *target)
e30ec452
TS
492{
493 long off = (long)(target - first);
494
495 memcpy(target, first, (end - first) * sizeof(u32));
496
abc597fe
SH
497 ISAFUNC(uasm_move_relocs(rel, first, end, off));
498 ISAFUNC(uasm_move_labels(lab, first, end, off));
e30ec452 499}
abc597fe 500UASM_EXPORT_SYMBOL(ISAFUNC(uasm_copy_handler));
e30ec452 501
078a55fc 502int ISAFUNC(uasm_insn_has_bdelay)(struct uasm_reloc *rel, u32 *addr)
e30ec452
TS
503{
504 for (; rel->lab != UASM_LABEL_INVALID; rel++) {
505 if (rel->addr == addr
506 && (rel->type == R_MIPS_PC16
507 || rel->type == R_MIPS_26))
508 return 1;
509 }
510
511 return 0;
512}
abc597fe 513UASM_EXPORT_SYMBOL(ISAFUNC(uasm_insn_has_bdelay));
e30ec452
TS
514
515/* Convenience functions for labeled branches. */
078a55fc
PG
516void ISAFUNC(uasm_il_bltz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
517 int lid)
e30ec452
TS
518{
519 uasm_r_mips_pc16(r, *p, lid);
abc597fe 520 ISAFUNC(uasm_i_bltz)(p, reg, 0);
e30ec452 521}
abc597fe 522UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bltz));
e30ec452 523
078a55fc 524void ISAFUNC(uasm_il_b)(u32 **p, struct uasm_reloc **r, int lid)
e30ec452
TS
525{
526 uasm_r_mips_pc16(r, *p, lid);
abc597fe 527 ISAFUNC(uasm_i_b)(p, 0);
e30ec452 528}
abc597fe 529UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_b));
e30ec452 530
8dee5901
PB
531void ISAFUNC(uasm_il_beq)(u32 **p, struct uasm_reloc **r, unsigned int r1,
532 unsigned int r2, int lid)
533{
534 uasm_r_mips_pc16(r, *p, lid);
535 ISAFUNC(uasm_i_beq)(p, r1, r2, 0);
536}
537UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beq));
538
078a55fc
PG
539void ISAFUNC(uasm_il_beqz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
540 int lid)
e30ec452
TS
541{
542 uasm_r_mips_pc16(r, *p, lid);
abc597fe 543 ISAFUNC(uasm_i_beqz)(p, reg, 0);
e30ec452 544}
abc597fe 545UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqz));
e30ec452 546
078a55fc
PG
547void ISAFUNC(uasm_il_beqzl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
548 int lid)
e30ec452
TS
549{
550 uasm_r_mips_pc16(r, *p, lid);
abc597fe 551 ISAFUNC(uasm_i_beqzl)(p, reg, 0);
e30ec452 552}
abc597fe 553UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqzl));
e30ec452 554
078a55fc
PG
555void ISAFUNC(uasm_il_bne)(u32 **p, struct uasm_reloc **r, unsigned int reg1,
556 unsigned int reg2, int lid)
fb2a27e7
TS
557{
558 uasm_r_mips_pc16(r, *p, lid);
abc597fe 559 ISAFUNC(uasm_i_bne)(p, reg1, reg2, 0);
fb2a27e7 560}
abc597fe 561UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bne));
fb2a27e7 562
078a55fc
PG
563void ISAFUNC(uasm_il_bnez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
564 int lid)
e30ec452
TS
565{
566 uasm_r_mips_pc16(r, *p, lid);
abc597fe 567 ISAFUNC(uasm_i_bnez)(p, reg, 0);
e30ec452 568}
abc597fe 569UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bnez));
e30ec452 570
078a55fc
PG
571void ISAFUNC(uasm_il_bgezl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
572 int lid)
e30ec452
TS
573{
574 uasm_r_mips_pc16(r, *p, lid);
abc597fe 575 ISAFUNC(uasm_i_bgezl)(p, reg, 0);
e30ec452 576}
abc597fe 577UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgezl));
e30ec452 578
078a55fc
PG
579void ISAFUNC(uasm_il_bgez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
580 int lid)
e30ec452
TS
581{
582 uasm_r_mips_pc16(r, *p, lid);
abc597fe 583 ISAFUNC(uasm_i_bgez)(p, reg, 0);
e30ec452 584}
abc597fe 585UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgez));
5b97c3f7 586
078a55fc
PG
587void ISAFUNC(uasm_il_bbit0)(u32 **p, struct uasm_reloc **r, unsigned int reg,
588 unsigned int bit, int lid)
5b97c3f7
DD
589{
590 uasm_r_mips_pc16(r, *p, lid);
abc597fe 591 ISAFUNC(uasm_i_bbit0)(p, reg, bit, 0);
5b97c3f7 592}
abc597fe 593UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit0));
5b97c3f7 594
078a55fc
PG
595void ISAFUNC(uasm_il_bbit1)(u32 **p, struct uasm_reloc **r, unsigned int reg,
596 unsigned int bit, int lid)
5b97c3f7
DD
597{
598 uasm_r_mips_pc16(r, *p, lid);
abc597fe 599 ISAFUNC(uasm_i_bbit1)(p, reg, bit, 0);
5b97c3f7 600}
abc597fe 601UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit1));