]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - arch/mips/netlogic/common/smp.c
Merge remote-tracking branch 'asoc/fix/cs4271' into asoc-linus
[mirror_ubuntu-eoan-kernel.git] / arch / mips / netlogic / common / smp.c
CommitLineData
5c642506
J
1/*
2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3 * reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
9 * license below:
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 *
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
20 * distribution.
21 *
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/init.h>
fc69910f 38#include <linux/sched/task_stack.h>
5c642506
J
39#include <linux/smp.h>
40#include <linux/irq.h>
41
42#include <asm/mmu_context.h>
43
44#include <asm/netlogic/interrupt.h>
45#include <asm/netlogic/mips-extns.h>
0c965407
J
46#include <asm/netlogic/haldefs.h>
47#include <asm/netlogic/common.h>
5c642506 48
65040e22
J
49#if defined(CONFIG_CPU_XLP)
50#include <asm/netlogic/xlp-hal/iomap.h>
66d29985 51#include <asm/netlogic/xlp-hal/xlp.h>
65040e22
J
52#include <asm/netlogic/xlp-hal/pic.h>
53#elif defined(CONFIG_CPU_XLR)
5c642506
J
54#include <asm/netlogic/xlr/iomap.h>
55#include <asm/netlogic/xlr/pic.h>
66d29985 56#include <asm/netlogic/xlr/xlr.h>
65040e22
J
57#else
58#error "Unknown CPU"
59#endif
5c642506 60
0c965407 61void nlm_send_ipi_single(int logical_cpu, unsigned int action)
5c642506 62{
c2736525 63 unsigned int hwtid;
77ae798f
J
64 uint64_t picbase;
65
c2736525
J
66 /* node id is part of hwtid, and needed for send_ipi */
67 hwtid = cpu_logical_map(logical_cpu);
68 picbase = nlm_get_node(nlm_hwtid_to_node(hwtid))->picbase;
5c642506
J
69
70 if (action & SMP_CALL_FUNCTION)
c2736525 71 nlm_pic_send_ipi(picbase, hwtid, IRQ_IPI_SMP_FUNCTION, 0);
0c965407 72 if (action & SMP_RESCHEDULE_YOURSELF)
c2736525 73 nlm_pic_send_ipi(picbase, hwtid, IRQ_IPI_SMP_RESCHEDULE, 0);
5c642506
J
74}
75
76void nlm_send_ipi_mask(const struct cpumask *mask, unsigned int action)
77{
78 int cpu;
79
80 for_each_cpu(cpu, mask) {
0c965407 81 nlm_send_ipi_single(cpu, action);
5c642506
J
82 }
83}
84
85/* IRQ_IPI_SMP_FUNCTION Handler */
bd0b9ac4 86void nlm_smp_function_ipi_handler(struct irq_desc *desc)
5c642506 87{
31429d1a 88 unsigned int irq = irq_desc_get_irq(desc);
220d9122
J
89 clear_c0_eimr(irq);
90 ack_c0_eirr(irq);
4ace6139 91 generic_smp_call_function_interrupt();
220d9122 92 set_c0_eimr(irq);
5c642506
J
93}
94
95/* IRQ_IPI_SMP_RESCHEDULE handler */
bd0b9ac4 96void nlm_smp_resched_ipi_handler(struct irq_desc *desc)
5c642506 97{
31429d1a 98 unsigned int irq = irq_desc_get_irq(desc);
220d9122
J
99 clear_c0_eimr(irq);
100 ack_c0_eirr(irq);
65040e22 101 scheduler_ipi();
220d9122 102 set_c0_eimr(irq);
5c642506
J
103}
104
105/*
106 * Called before going into mips code, early cpu init
107 */
0c965407 108void nlm_early_init_secondary(int cpu)
5c642506 109{
65040e22 110 change_c0_config(CONF_CM_CMASK, 0x3);
65040e22 111#ifdef CONFIG_CPU_XLP
5b6ff35d 112 xlp_mmu_init();
0c965407 113#endif
77ae798f 114 write_c0_ebase(nlm_current_node()->ebase);
5c642506
J
115}
116
117/*
118 * Code to run on secondary just after probing the CPU
119 */
078a55fc 120static void nlm_init_secondary(void)
5c642506 121{
38541742
J
122 int hwtid;
123
124 hwtid = hard_smp_processor_id();
125 current_cpu_data.core = hwtid / NLM_THREADS_PER_CORE;
c2736525 126 current_cpu_data.package = nlm_nodeid();
ed21cfe2 127 nlm_percpu_init(hwtid);
38541742 128 nlm_smp_irq_init(hwtid);
5c642506
J
129}
130
b3ea5818
HD
131void nlm_prepare_cpus(unsigned int max_cpus)
132{
133 /* declare we are SMT capable */
134 smp_num_siblings = nlm_threads_per_core;
135}
136
5c642506
J
137void nlm_smp_finish(void)
138{
39263eeb 139 local_irq_enable();
5c642506
J
140}
141
5c642506
J
142/*
143 * Boot all other cpus in the system, initialize them, and bring them into
144 * the boot function
145 */
5c642506
J
146unsigned long nlm_next_gp;
147unsigned long nlm_next_sp;
62b734d2 148static cpumask_t phys_cpu_present_mask;
5c642506
J
149
150void nlm_boot_secondary(int logical_cpu, struct task_struct *idle)
151{
c2736525
J
152 uint64_t picbase;
153 int hwtid;
154
155 hwtid = cpu_logical_map(logical_cpu);
156 picbase = nlm_get_node(nlm_hwtid_to_node(hwtid))->picbase;
5c642506 157
77ae798f
J
158 nlm_next_sp = (unsigned long)__KSTK_TOS(idle);
159 nlm_next_gp = (unsigned long)task_thread_info(idle);
5c642506 160
77ae798f 161 /* barrier for sp/gp store above */
5c642506 162 __sync();
c2736525 163 nlm_pic_send_ipi(picbase, hwtid, 1, 1); /* NMI */
5c642506
J
164}
165
166void __init nlm_smp_setup(void)
167{
168 unsigned int boot_cpu;
98d4884c 169 int num_cpus, i, ncore, node;
919f9abb 170 volatile u32 *cpu_ready = nlm_get_boot_data(BOOT_CPU_READY);
5c642506
J
171
172 boot_cpu = hard_smp_processor_id();
62b734d2 173 cpumask_clear(&phys_cpu_present_mask);
5c642506 174
62b734d2 175 cpumask_set_cpu(boot_cpu, &phys_cpu_present_mask);
5c642506
J
176 __cpu_number_map[boot_cpu] = 0;
177 __cpu_logical_map[0] = boot_cpu;
0b5f9c00 178 set_cpu_possible(0, true);
5c642506
J
179
180 num_cpus = 1;
181 for (i = 0; i < NR_CPUS; i++) {
b2788965 182 /*
919f9abb 183 * cpu_ready array is not set for the boot_cpu,
0c965407 184 * it is only set for ASPs (see smpboot.S)
b2788965 185 */
919f9abb 186 if (cpu_ready[i]) {
62b734d2 187 cpumask_set_cpu(i, &phys_cpu_present_mask);
5c642506
J
188 __cpu_number_map[i] = num_cpus;
189 __cpu_logical_map[num_cpus] = i;
0b5f9c00 190 set_cpu_possible(num_cpus, true);
c2736525 191 node = nlm_hwtid_to_node(i);
98d4884c 192 cpumask_set_cpu(num_cpus, &nlm_get_node(node)->cpumask);
5c642506
J
193 ++num_cpus;
194 }
195 }
196
729d8e09
TH
197 pr_info("Physical CPU mask: %*pb\n",
198 cpumask_pr_args(&phys_cpu_present_mask));
199 pr_info("Possible CPU mask: %*pb\n",
200 cpumask_pr_args(cpu_possible_mask));
62b734d2 201
2e240ddd 202 /* check with the cores we have woken up */
77ae798f
J
203 for (ncore = 0, i = 0; i < NLM_NR_NODES; i++)
204 ncore += hweight32(nlm_get_node(i)->coremask);
205
77ae798f
J
206 pr_info("Detected (%dc%dt) %d Slave CPU(s)\n", ncore,
207 nlm_threads_per_core, num_cpus);
62b734d2
J
208
209 /* switch NMI handler to boot CPUs */
66d29985 210 nlm_set_nmi_handler(nlm_boot_secondary_cpus);
5c642506
J
211}
212
2a37b1ae 213static int nlm_parse_cpumask(cpumask_t *wakeup_mask)
66d29985
J
214{
215 uint32_t core0_thr_mask, core_thr_mask;
2a37b1ae 216 int threadmode, i, j;
66d29985 217
2a37b1ae 218 core0_thr_mask = 0;
77ae798f 219 for (i = 0; i < NLM_THREADS_PER_CORE; i++)
2a37b1ae
J
220 if (cpumask_test_cpu(i, wakeup_mask))
221 core0_thr_mask |= (1 << i);
66d29985
J
222 switch (core0_thr_mask) {
223 case 1:
224 nlm_threads_per_core = 1;
225 threadmode = 0;
226 break;
227 case 3:
228 nlm_threads_per_core = 2;
229 threadmode = 2;
230 break;
231 case 0xf:
232 nlm_threads_per_core = 4;
233 threadmode = 3;
234 break;
235 default:
236 goto unsupp;
237 }
238
239 /* Verify other cores CPU masks */
77ae798f 240 for (i = 0; i < NR_CPUS; i += NLM_THREADS_PER_CORE) {
2a37b1ae 241 core_thr_mask = 0;
77ae798f 242 for (j = 0; j < NLM_THREADS_PER_CORE; j++)
2a37b1ae
J
243 if (cpumask_test_cpu(i + j, wakeup_mask))
244 core_thr_mask |= (1 << j);
245 if (core_thr_mask != 0 && core_thr_mask != core0_thr_mask)
66d29985 246 goto unsupp;
66d29985
J
247 }
248 return threadmode;
249
250unsupp:
729d8e09 251 panic("Unsupported CPU mask %*pb", cpumask_pr_args(wakeup_mask));
66d29985
J
252 return 0;
253}
254
078a55fc 255int nlm_wakeup_secondary_cpus(void)
66d29985 256{
53c83219 257 u32 *reset_data;
66d29985
J
258 int threadmode;
259
66d29985 260 /* verify the mask and setup core config variables */
2a37b1ae 261 threadmode = nlm_parse_cpumask(&nlm_cpumask);
66d29985
J
262
263 /* Setup CPU init parameters */
53c83219
J
264 reset_data = nlm_get_boot_data(BOOT_THREAD_MODE);
265 *reset_data = threadmode;
66d29985
J
266
267#ifdef CONFIG_CPU_XLP
268 xlp_wakeup_secondary_cpus();
269#else
270 xlr_wakeup_secondary_cpus();
271#endif
272 return 0;
273}
274
5c642506
J
275struct plat_smp_ops nlm_smp_ops = {
276 .send_ipi_single = nlm_send_ipi_single,
277 .send_ipi_mask = nlm_send_ipi_mask,
278 .init_secondary = nlm_init_secondary,
279 .smp_finish = nlm_smp_finish,
5c642506
J
280 .boot_secondary = nlm_boot_secondary,
281 .smp_setup = nlm_smp_setup,
282 .prepare_cpus = nlm_prepare_cpus,
283};