]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/mips/netlogic/common/smp.c
genirq: Remove irq argument from irq flow handlers
[mirror_ubuntu-artful-kernel.git] / arch / mips / netlogic / common / smp.c
CommitLineData
5c642506
J
1/*
2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3 * reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
9 * license below:
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 *
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
20 * distribution.
21 *
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/init.h>
38#include <linux/smp.h>
39#include <linux/irq.h>
40
41#include <asm/mmu_context.h>
42
43#include <asm/netlogic/interrupt.h>
44#include <asm/netlogic/mips-extns.h>
0c965407
J
45#include <asm/netlogic/haldefs.h>
46#include <asm/netlogic/common.h>
5c642506 47
65040e22
J
48#if defined(CONFIG_CPU_XLP)
49#include <asm/netlogic/xlp-hal/iomap.h>
66d29985 50#include <asm/netlogic/xlp-hal/xlp.h>
65040e22
J
51#include <asm/netlogic/xlp-hal/pic.h>
52#elif defined(CONFIG_CPU_XLR)
5c642506
J
53#include <asm/netlogic/xlr/iomap.h>
54#include <asm/netlogic/xlr/pic.h>
66d29985 55#include <asm/netlogic/xlr/xlr.h>
65040e22
J
56#else
57#error "Unknown CPU"
58#endif
5c642506 59
0c965407 60void nlm_send_ipi_single(int logical_cpu, unsigned int action)
5c642506 61{
c2736525 62 unsigned int hwtid;
77ae798f
J
63 uint64_t picbase;
64
c2736525
J
65 /* node id is part of hwtid, and needed for send_ipi */
66 hwtid = cpu_logical_map(logical_cpu);
67 picbase = nlm_get_node(nlm_hwtid_to_node(hwtid))->picbase;
5c642506
J
68
69 if (action & SMP_CALL_FUNCTION)
c2736525 70 nlm_pic_send_ipi(picbase, hwtid, IRQ_IPI_SMP_FUNCTION, 0);
0c965407 71 if (action & SMP_RESCHEDULE_YOURSELF)
c2736525 72 nlm_pic_send_ipi(picbase, hwtid, IRQ_IPI_SMP_RESCHEDULE, 0);
5c642506
J
73}
74
75void nlm_send_ipi_mask(const struct cpumask *mask, unsigned int action)
76{
77 int cpu;
78
79 for_each_cpu(cpu, mask) {
0c965407 80 nlm_send_ipi_single(cpu, action);
5c642506
J
81 }
82}
83
84/* IRQ_IPI_SMP_FUNCTION Handler */
bd0b9ac4 85void nlm_smp_function_ipi_handler(struct irq_desc *desc)
5c642506 86{
31429d1a 87 unsigned int irq = irq_desc_get_irq(desc);
220d9122
J
88 clear_c0_eimr(irq);
89 ack_c0_eirr(irq);
4ace6139 90 generic_smp_call_function_interrupt();
220d9122 91 set_c0_eimr(irq);
5c642506
J
92}
93
94/* IRQ_IPI_SMP_RESCHEDULE handler */
bd0b9ac4 95void nlm_smp_resched_ipi_handler(struct irq_desc *desc)
5c642506 96{
31429d1a 97 unsigned int irq = irq_desc_get_irq(desc);
220d9122
J
98 clear_c0_eimr(irq);
99 ack_c0_eirr(irq);
65040e22 100 scheduler_ipi();
220d9122 101 set_c0_eimr(irq);
5c642506
J
102}
103
104/*
105 * Called before going into mips code, early cpu init
106 */
0c965407 107void nlm_early_init_secondary(int cpu)
5c642506 108{
65040e22 109 change_c0_config(CONF_CM_CMASK, 0x3);
65040e22 110#ifdef CONFIG_CPU_XLP
5b6ff35d 111 xlp_mmu_init();
0c965407 112#endif
77ae798f 113 write_c0_ebase(nlm_current_node()->ebase);
5c642506
J
114}
115
116/*
117 * Code to run on secondary just after probing the CPU
118 */
078a55fc 119static void nlm_init_secondary(void)
5c642506 120{
38541742
J
121 int hwtid;
122
123 hwtid = hard_smp_processor_id();
124 current_cpu_data.core = hwtid / NLM_THREADS_PER_CORE;
c2736525 125 current_cpu_data.package = nlm_nodeid();
ed21cfe2 126 nlm_percpu_init(hwtid);
38541742 127 nlm_smp_irq_init(hwtid);
5c642506
J
128}
129
b3ea5818
HD
130void nlm_prepare_cpus(unsigned int max_cpus)
131{
132 /* declare we are SMT capable */
133 smp_num_siblings = nlm_threads_per_core;
134}
135
5c642506
J
136void nlm_smp_finish(void)
137{
39263eeb 138 local_irq_enable();
5c642506
J
139}
140
5c642506
J
141/*
142 * Boot all other cpus in the system, initialize them, and bring them into
143 * the boot function
144 */
5c642506
J
145unsigned long nlm_next_gp;
146unsigned long nlm_next_sp;
62b734d2 147static cpumask_t phys_cpu_present_mask;
5c642506
J
148
149void nlm_boot_secondary(int logical_cpu, struct task_struct *idle)
150{
c2736525
J
151 uint64_t picbase;
152 int hwtid;
153
154 hwtid = cpu_logical_map(logical_cpu);
155 picbase = nlm_get_node(nlm_hwtid_to_node(hwtid))->picbase;
5c642506 156
77ae798f
J
157 nlm_next_sp = (unsigned long)__KSTK_TOS(idle);
158 nlm_next_gp = (unsigned long)task_thread_info(idle);
5c642506 159
77ae798f 160 /* barrier for sp/gp store above */
5c642506 161 __sync();
c2736525 162 nlm_pic_send_ipi(picbase, hwtid, 1, 1); /* NMI */
5c642506
J
163}
164
165void __init nlm_smp_setup(void)
166{
167 unsigned int boot_cpu;
98d4884c 168 int num_cpus, i, ncore, node;
919f9abb 169 volatile u32 *cpu_ready = nlm_get_boot_data(BOOT_CPU_READY);
5c642506
J
170
171 boot_cpu = hard_smp_processor_id();
62b734d2 172 cpumask_clear(&phys_cpu_present_mask);
5c642506 173
62b734d2 174 cpumask_set_cpu(boot_cpu, &phys_cpu_present_mask);
5c642506
J
175 __cpu_number_map[boot_cpu] = 0;
176 __cpu_logical_map[0] = boot_cpu;
0b5f9c00 177 set_cpu_possible(0, true);
5c642506
J
178
179 num_cpus = 1;
180 for (i = 0; i < NR_CPUS; i++) {
b2788965 181 /*
919f9abb 182 * cpu_ready array is not set for the boot_cpu,
0c965407 183 * it is only set for ASPs (see smpboot.S)
b2788965 184 */
919f9abb 185 if (cpu_ready[i]) {
62b734d2 186 cpumask_set_cpu(i, &phys_cpu_present_mask);
5c642506
J
187 __cpu_number_map[i] = num_cpus;
188 __cpu_logical_map[num_cpus] = i;
0b5f9c00 189 set_cpu_possible(num_cpus, true);
c2736525 190 node = nlm_hwtid_to_node(i);
98d4884c 191 cpumask_set_cpu(num_cpus, &nlm_get_node(node)->cpumask);
5c642506
J
192 ++num_cpus;
193 }
194 }
195
729d8e09
TH
196 pr_info("Physical CPU mask: %*pb\n",
197 cpumask_pr_args(&phys_cpu_present_mask));
198 pr_info("Possible CPU mask: %*pb\n",
199 cpumask_pr_args(cpu_possible_mask));
62b734d2 200
2e240ddd 201 /* check with the cores we have woken up */
77ae798f
J
202 for (ncore = 0, i = 0; i < NLM_NR_NODES; i++)
203 ncore += hweight32(nlm_get_node(i)->coremask);
204
77ae798f
J
205 pr_info("Detected (%dc%dt) %d Slave CPU(s)\n", ncore,
206 nlm_threads_per_core, num_cpus);
62b734d2
J
207
208 /* switch NMI handler to boot CPUs */
66d29985 209 nlm_set_nmi_handler(nlm_boot_secondary_cpus);
5c642506
J
210}
211
2a37b1ae 212static int nlm_parse_cpumask(cpumask_t *wakeup_mask)
66d29985
J
213{
214 uint32_t core0_thr_mask, core_thr_mask;
2a37b1ae 215 int threadmode, i, j;
66d29985 216
2a37b1ae 217 core0_thr_mask = 0;
77ae798f 218 for (i = 0; i < NLM_THREADS_PER_CORE; i++)
2a37b1ae
J
219 if (cpumask_test_cpu(i, wakeup_mask))
220 core0_thr_mask |= (1 << i);
66d29985
J
221 switch (core0_thr_mask) {
222 case 1:
223 nlm_threads_per_core = 1;
224 threadmode = 0;
225 break;
226 case 3:
227 nlm_threads_per_core = 2;
228 threadmode = 2;
229 break;
230 case 0xf:
231 nlm_threads_per_core = 4;
232 threadmode = 3;
233 break;
234 default:
235 goto unsupp;
236 }
237
238 /* Verify other cores CPU masks */
77ae798f 239 for (i = 0; i < NR_CPUS; i += NLM_THREADS_PER_CORE) {
2a37b1ae 240 core_thr_mask = 0;
77ae798f 241 for (j = 0; j < NLM_THREADS_PER_CORE; j++)
2a37b1ae
J
242 if (cpumask_test_cpu(i + j, wakeup_mask))
243 core_thr_mask |= (1 << j);
244 if (core_thr_mask != 0 && core_thr_mask != core0_thr_mask)
66d29985 245 goto unsupp;
66d29985
J
246 }
247 return threadmode;
248
249unsupp:
729d8e09 250 panic("Unsupported CPU mask %*pb", cpumask_pr_args(wakeup_mask));
66d29985
J
251 return 0;
252}
253
078a55fc 254int nlm_wakeup_secondary_cpus(void)
66d29985 255{
53c83219 256 u32 *reset_data;
66d29985
J
257 int threadmode;
258
66d29985 259 /* verify the mask and setup core config variables */
2a37b1ae 260 threadmode = nlm_parse_cpumask(&nlm_cpumask);
66d29985
J
261
262 /* Setup CPU init parameters */
53c83219
J
263 reset_data = nlm_get_boot_data(BOOT_THREAD_MODE);
264 *reset_data = threadmode;
66d29985
J
265
266#ifdef CONFIG_CPU_XLP
267 xlp_wakeup_secondary_cpus();
268#else
269 xlr_wakeup_secondary_cpus();
270#endif
271 return 0;
272}
273
5c642506
J
274struct plat_smp_ops nlm_smp_ops = {
275 .send_ipi_single = nlm_send_ipi_single,
276 .send_ipi_mask = nlm_send_ipi_mask,
277 .init_secondary = nlm_init_secondary,
278 .smp_finish = nlm_smp_finish,
5c642506
J
279 .boot_secondary = nlm_boot_secondary,
280 .smp_setup = nlm_smp_setup,
281 .prepare_cpus = nlm_prepare_cpus,
282};