]> git.proxmox.com Git - mirror_ubuntu-kernels.git/blame - arch/parisc/kernel/traps.c
mmap locking API: use coccinelle to convert mmap_sem rwsem call sites
[mirror_ubuntu-kernels.git] / arch / parisc / kernel / traps.c
CommitLineData
b2441318 1// SPDX-License-Identifier: GPL-2.0
1da177e4
LT
2/*
3 * linux/arch/parisc/traps.c
4 *
5 * Copyright (C) 1991, 1992 Linus Torvalds
6 * Copyright (C) 1999, 2000 Philipp Rumpf <prumpf@tux.org>
7 */
8
9/*
10 * 'Traps.c' handles hardware traps and faults after we have saved some
11 * state in 'asm.s'.
12 */
13
1da177e4 14#include <linux/sched.h>
b17b0153 15#include <linux/sched/debug.h>
1da177e4
LT
16#include <linux/kernel.h>
17#include <linux/string.h>
18#include <linux/errno.h>
19#include <linux/ptrace.h>
20#include <linux/timer.h>
22fced88 21#include <linux/delay.h>
1da177e4
LT
22#include <linux/mm.h>
23#include <linux/module.h>
24#include <linux/smp.h>
1da177e4
LT
25#include <linux/spinlock.h>
26#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/console.h>
6891f8a1 29#include <linux/bug.h>
fef47e2a 30#include <linux/ratelimit.h>
70ffdb93 31#include <linux/uaccess.h>
ec4d396b 32#include <linux/kdebug.h>
1da177e4
LT
33
34#include <asm/assembly.h>
1da177e4
LT
35#include <asm/io.h>
36#include <asm/irq.h>
37#include <asm/traps.h>
38#include <asm/unaligned.h>
60063497 39#include <linux/atomic.h>
1da177e4
LT
40#include <asm/smp.h>
41#include <asm/pdc.h>
42#include <asm/pdc_chassis.h>
43#include <asm/unwind.h>
d6ce8626
RC
44#include <asm/tlbflush.h>
45#include <asm/cacheflush.h>
eacbfce1 46#include <linux/kgdb.h>
8858ac8e 47#include <linux/kprobes.h>
1da177e4
LT
48
49#include "../math-emu/math-emu.h" /* for handle_fpe() */
50
9e0d5c45 51static void parisc_show_stack(struct task_struct *task,
3481d31b 52 struct pt_regs *regs, const char *loglvl);
dc39455e 53
6891f8a1 54static int printbinary(char *buf, unsigned long x, int nbits)
1da177e4
LT
55{
56 unsigned long mask = 1UL << (nbits - 1);
57 while (mask != 0) {
58 *buf++ = (mask & x ? '1' : '0');
59 mask >>= 1;
60 }
61 *buf = '\0';
62
63 return nbits;
64}
65
a8f44e38 66#ifdef CONFIG_64BIT
1da177e4
LT
67#define RFMT "%016lx"
68#else
69#define RFMT "%08lx"
70#endif
1c63b4b8 71#define FFMT "%016llx" /* fpregs are 64-bit always */
1da177e4 72
1c63b4b8
KM
73#define PRINTREGS(lvl,r,f,fmt,x) \
74 printk("%s%s%02d-%02d " fmt " " fmt " " fmt " " fmt "\n", \
75 lvl, f, (x), (x+3), (r)[(x)+0], (r)[(x)+1], \
76 (r)[(x)+2], (r)[(x)+3])
77
78static void print_gr(char *level, struct pt_regs *regs)
1da177e4
LT
79{
80 int i;
1c63b4b8 81 char buf[64];
1da177e4 82
1c63b4b8 83 printk("%s\n", level);
1da177e4
LT
84 printk("%s YZrvWESTHLNXBCVMcbcbcbcbOGFRQPDI\n", level);
85 printbinary(buf, regs->gr[0], 32);
86 printk("%sPSW: %s %s\n", level, buf, print_tainted());
87
1c63b4b8
KM
88 for (i = 0; i < 32; i += 4)
89 PRINTREGS(level, regs->gr, "r", RFMT, i);
90}
1da177e4 91
1c63b4b8
KM
92static void print_fr(char *level, struct pt_regs *regs)
93{
94 int i;
95 char buf[64];
96 struct { u32 sw[2]; } s;
1da177e4 97
eba91727
TV
98 /* FR are 64bit everywhere. Need to use asm to get the content
99 * of fpsr/fper1, and we assume that we won't have a FP Identify
100 * in our way, otherwise we're screwed.
101 * The fldd is used to restore the T-bit if there was one, as the
102 * store clears it anyway.
1c63b4b8
KM
103 * PA2.0 book says "thou shall not use fstw on FPSR/FPERs" - T-Bone */
104 asm volatile ("fstd %%fr0,0(%1) \n\t"
105 "fldd 0(%1),%%fr0 \n\t"
106 : "=m" (s) : "r" (&s) : "r0");
eba91727
TV
107
108 printk("%s\n", level);
109 printk("%s VZOUICununcqcqcqcqcqcrmunTDVZOUI\n", level);
110 printbinary(buf, s.sw[0], 32);
111 printk("%sFPSR: %s\n", level, buf);
112 printk("%sFPER1: %08x\n", level, s.sw[1]);
113
114 /* here we'll print fr0 again, tho it'll be meaningless */
1c63b4b8
KM
115 for (i = 0; i < 32; i += 4)
116 PRINTREGS(level, regs->fr, "fr", FFMT, i);
117}
118
119void show_regs(struct pt_regs *regs)
120{
7a3f5134 121 int i, user;
1c63b4b8
KM
122 char *level;
123 unsigned long cr30, cr31;
124
7a3f5134
HD
125 user = user_mode(regs);
126 level = user ? KERN_DEBUG : KERN_CRIT;
1c63b4b8 127
a43cb95d
TH
128 show_regs_print_info(level);
129
1c63b4b8
KM
130 print_gr(level, regs);
131
132 for (i = 0; i < 8; i += 4)
133 PRINTREGS(level, regs->sr, "sr", RFMT, i);
134
7a3f5134 135 if (user)
1c63b4b8 136 print_fr(level, regs);
1da177e4
LT
137
138 cr30 = mfctl(30);
139 cr31 = mfctl(31);
140 printk("%s\n", level);
141 printk("%sIASQ: " RFMT " " RFMT " IAOQ: " RFMT " " RFMT "\n",
142 level, regs->iasq[0], regs->iasq[1], regs->iaoq[0], regs->iaoq[1]);
143 printk("%s IIR: %08lx ISR: " RFMT " IOR: " RFMT "\n",
144 level, regs->iir, regs->isr, regs->ior);
145 printk("%s CPU: %8d CR30: " RFMT " CR31: " RFMT "\n",
146 level, current_thread_info()->cpu, cr30, cr31);
147 printk("%s ORIG_R28: " RFMT "\n", level, regs->orig_r28);
7a3f5134
HD
148
149 if (user) {
150 printk("%s IAOQ[0]: " RFMT "\n", level, regs->iaoq[0]);
151 printk("%s IAOQ[1]: " RFMT "\n", level, regs->iaoq[1]);
152 printk("%s RP(r2): " RFMT "\n", level, regs->gr[2]);
153 } else {
154 printk("%s IAOQ[0]: %pS\n", level, (void *) regs->iaoq[0]);
155 printk("%s IAOQ[1]: %pS\n", level, (void *) regs->iaoq[1]);
156 printk("%s RP(r2): %pS\n", level, (void *) regs->gr[2]);
157
3481d31b 158 parisc_show_stack(current, regs, KERN_DEFAULT);
7a3f5134 159 }
1da177e4
LT
160}
161
fef47e2a
HD
162static DEFINE_RATELIMIT_STATE(_hppa_rs,
163 DEFAULT_RATELIMIT_INTERVAL, DEFAULT_RATELIMIT_BURST);
164
165#define parisc_printk_ratelimited(critical, regs, fmt, ...) { \
166 if ((critical || show_unhandled_signals) && __ratelimit(&_hppa_rs)) { \
167 printk(fmt, ##__VA_ARGS__); \
168 show_regs(regs); \
169 } \
170}
171
172
3481d31b 173static void do_show_stack(struct unwind_frame_info *info, const char *loglvl)
1da177e4
LT
174{
175 int i = 1;
176
3481d31b 177 printk("%sBacktrace:\n", loglvl);
c8921d72 178 while (i <= MAX_UNWIND_ENTRIES) {
1da177e4
LT
179 if (unwind_once(info) < 0 || info->ip == 0)
180 break;
181
182 if (__kernel_text_address(info->ip)) {
3481d31b
DS
183 printk("%s [<" RFMT ">] %pS\n",
184 loglvl, info->ip, (void *) info->ip);
1da177e4
LT
185 i++;
186 }
187 }
3481d31b 188 printk("%s\n", loglvl);
1da177e4
LT
189}
190
9e0d5c45 191static void parisc_show_stack(struct task_struct *task,
3481d31b 192 struct pt_regs *regs, const char *loglvl)
1da177e4
LT
193{
194 struct unwind_frame_info info;
dc39455e 195
9e0d5c45 196 unwind_frame_init_task(&info, task, regs);
1da177e4 197
3481d31b
DS
198 do_show_stack(&info, loglvl);
199}
200
9cb8f069 201void show_stack(struct task_struct *t, unsigned long *sp, const char *loglvl)
3481d31b
DS
202{
203 parisc_show_stack(t, NULL, loglvl);
1da177e4
LT
204}
205
6891f8a1
HD
206int is_valid_bugaddr(unsigned long iaoq)
207{
208 return 1;
209}
210
1da177e4
LT
211void die_if_kernel(char *str, struct pt_regs *regs, long err)
212{
213 if (user_mode(regs)) {
214 if (err == 0)
215 return; /* STFU */
216
fef47e2a
HD
217 parisc_printk_ratelimited(1, regs,
218 KERN_CRIT "%s (pid %d): %s (code %ld) at " RFMT "\n",
19c5870c 219 current->comm, task_pid_nr(current), str, err, regs->iaoq[0]);
fef47e2a 220
1da177e4
LT
221 return;
222 }
223
c288ac97 224 bust_spinlocks(1);
1da177e4 225
c48faf86
HD
226 oops_enter();
227
1da177e4 228 /* Amuse the user in a SPARC fashion */
ad361c98
JP
229 if (err) printk(KERN_CRIT
230 " _______________________________ \n"
231 " < Your System ate a SPARC! Gah! >\n"
232 " ------------------------------- \n"
233 " \\ ^__^\n"
234 " (__)\\ )\\/\\\n"
235 " U ||----w |\n"
236 " || ||\n");
1da177e4
LT
237
238 /* unlock the pdc lock if necessary */
239 pdc_emergency_unlock();
240
241 /* maybe the kernel hasn't booted very far yet and hasn't been able
242 * to initialize the serial or STI console. In that case we should
243 * re-enable the pdc console, so that the user will be able to
244 * identify the problem. */
245 if (!console_drivers)
246 pdc_console_restart();
247
6891f8a1
HD
248 if (err)
249 printk(KERN_CRIT "%s (pid %d): %s (code %ld)\n",
19c5870c 250 current->comm, task_pid_nr(current), str, err);
bd83bcff 251
0bbdac08
HD
252 /* Wot's wrong wif bein' racy? */
253 if (current->thread.flags & PARISC_KERNEL_DEATH) {
91bae23c 254 printk(KERN_CRIT "%s() recursion detected.\n", __func__);
0bbdac08
HD
255 local_irq_enable();
256 while (1);
257 }
258 current->thread.flags |= PARISC_KERNEL_DEATH;
259
1da177e4 260 show_regs(regs);
0bbdac08 261 dump_stack();
373d4d09 262 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
1da177e4 263
22fced88
HD
264 if (in_interrupt())
265 panic("Fatal exception in interrupt");
266
c95a23da 267 if (panic_on_oops)
22fced88 268 panic("Fatal exception");
22fced88 269
c48faf86 270 oops_exit();
1da177e4
LT
271 do_exit(SIGSEGV);
272}
273
1da177e4
LT
274/* gdb uses break 4,8 */
275#define GDB_BREAK_INSN 0x10004
6891f8a1 276static void handle_gdb_break(struct pt_regs *regs, int wot)
1da177e4 277{
ccf75290 278 force_sig_fault(SIGTRAP, wot,
2e1661d2 279 (void __user *) (regs->iaoq[0] & ~3));
1da177e4
LT
280}
281
6891f8a1 282static void handle_break(struct pt_regs *regs)
1da177e4 283{
6891f8a1
HD
284 unsigned iir = regs->iir;
285
286 if (unlikely(iir == PARISC_BUG_BREAK_INSN && !user_mode(regs))) {
287 /* check if a BUG() or WARN() trapped here. */
288 enum bug_trap_type tt;
608e2619 289 tt = report_bug(regs->iaoq[0] & ~3, regs);
6891f8a1
HD
290 if (tt == BUG_TRAP_TYPE_WARN) {
291 regs->iaoq[0] += 4;
292 regs->iaoq[1] += 4;
293 return; /* return to next instruction when WARN_ON(). */
294 }
295 die_if_kernel("Unknown kernel breakpoint", regs,
296 (tt == BUG_TRAP_TYPE_NONE) ? 9 : 0);
297 }
1da177e4 298
8858ac8e
SS
299#ifdef CONFIG_KPROBES
300 if (unlikely(iir == PARISC_KPROBES_BREAK_INSN)) {
301 parisc_kprobe_break_handler(regs);
302 return;
303 }
304
305#endif
306
eacbfce1
SS
307#ifdef CONFIG_KGDB
308 if (unlikely(iir == PARISC_KGDB_COMPILED_BREAK_INSN ||
309 iir == PARISC_KGDB_BREAK_INSN)) {
310 kgdb_handle_exception(9, SIGTRAP, 0, regs);
311 return;
312 }
313#endif
314
fef47e2a
HD
315 if (unlikely(iir != GDB_BREAK_INSN))
316 parisc_printk_ratelimited(0, regs,
317 KERN_DEBUG "break %d,%d: pid=%d command='%s'\n",
df47b438 318 iir & 31, (iir>>13) & ((1<<13)-1),
19c5870c 319 task_pid_nr(current), current->comm);
1da177e4 320
6891f8a1
HD
321 /* send standard GDB signal */
322 handle_gdb_break(regs, TRAP_BRKPT);
1da177e4
LT
323}
324
325static void default_trap(int code, struct pt_regs *regs)
326{
327 printk(KERN_ERR "Trap %d on CPU %d\n", code, smp_processor_id());
328 show_regs(regs);
329}
330
6891f8a1 331void (*cpu_lpmc) (int code, struct pt_regs *regs) __read_mostly = default_trap;
1da177e4
LT
332
333
334void transfer_pim_to_trap_frame(struct pt_regs *regs)
335{
336 register int i;
337 extern unsigned int hpmc_pim_data[];
338 struct pdc_hpmc_pim_11 *pim_narrow;
339 struct pdc_hpmc_pim_20 *pim_wide;
340
341 if (boot_cpu_data.cpu_type >= pcxu) {
342
343 pim_wide = (struct pdc_hpmc_pim_20 *)hpmc_pim_data;
344
345 /*
346 * Note: The following code will probably generate a
347 * bunch of truncation error warnings from the compiler.
348 * Could be handled with an ifdef, but perhaps there
349 * is a better way.
350 */
351
352 regs->gr[0] = pim_wide->cr[22];
353
354 for (i = 1; i < 32; i++)
355 regs->gr[i] = pim_wide->gr[i];
356
357 for (i = 0; i < 32; i++)
358 regs->fr[i] = pim_wide->fr[i];
359
360 for (i = 0; i < 8; i++)
361 regs->sr[i] = pim_wide->sr[i];
362
363 regs->iasq[0] = pim_wide->cr[17];
364 regs->iasq[1] = pim_wide->iasq_back;
365 regs->iaoq[0] = pim_wide->cr[18];
366 regs->iaoq[1] = pim_wide->iaoq_back;
367
368 regs->sar = pim_wide->cr[11];
369 regs->iir = pim_wide->cr[19];
370 regs->isr = pim_wide->cr[20];
371 regs->ior = pim_wide->cr[21];
372 }
373 else {
374 pim_narrow = (struct pdc_hpmc_pim_11 *)hpmc_pim_data;
375
376 regs->gr[0] = pim_narrow->cr[22];
377
378 for (i = 1; i < 32; i++)
379 regs->gr[i] = pim_narrow->gr[i];
380
381 for (i = 0; i < 32; i++)
382 regs->fr[i] = pim_narrow->fr[i];
383
384 for (i = 0; i < 8; i++)
385 regs->sr[i] = pim_narrow->sr[i];
386
387 regs->iasq[0] = pim_narrow->cr[17];
388 regs->iasq[1] = pim_narrow->iasq_back;
389 regs->iaoq[0] = pim_narrow->cr[18];
390 regs->iaoq[1] = pim_narrow->iaoq_back;
391
392 regs->sar = pim_narrow->cr[11];
393 regs->iir = pim_narrow->cr[19];
394 regs->isr = pim_narrow->cr[20];
395 regs->ior = pim_narrow->cr[21];
396 }
397
398 /*
399 * The following fields only have meaning if we came through
400 * another path. So just zero them here.
401 */
402
403 regs->ksp = 0;
404 regs->kpc = 0;
405 regs->orig_r28 = 0;
406}
407
408
409/*
410 * This routine is called as a last resort when everything else
411 * has gone clearly wrong. We get called for faults in kernel space,
412 * and HPMC's.
413 */
414void parisc_terminate(char *msg, struct pt_regs *regs, int code, unsigned long offset)
415{
416 static DEFINE_SPINLOCK(terminate_lock);
417
ec4d396b 418 (void)notify_die(DIE_OOPS, msg, regs, 0, code, SIGTRAP);
c288ac97 419 bust_spinlocks(1);
1da177e4
LT
420
421 set_eiem(0);
422 local_irq_disable();
423 spin_lock(&terminate_lock);
424
425 /* unlock the pdc lock if necessary */
426 pdc_emergency_unlock();
427
428 /* restart pdc console if necessary */
429 if (!console_drivers)
430 pdc_console_restart();
431
432 /* Not all paths will gutter the processor... */
433 switch(code){
434
435 case 1:
436 transfer_pim_to_trap_frame(regs);
437 break;
438
439 default:
440 /* Fall through */
441 break;
442
443 }
444
445 {
446 /* show_stack(NULL, (unsigned long *)regs->gr[30]); */
447 struct unwind_frame_info info;
448 unwind_frame_init(&info, current, regs);
3481d31b 449 do_show_stack(&info, KERN_CRIT);
1da177e4
LT
450 }
451
452 printk("\n");
e98bc5ee
HD
453 pr_crit("%s: Code=%d (%s) at addr " RFMT "\n",
454 msg, code, trap_name(code), offset);
1da177e4
LT
455 show_regs(regs);
456
457 spin_unlock(&terminate_lock);
458
459 /* put soft power button back under hardware control;
460 * if the user had pressed it once at any time, the
461 * system will shut down immediately right here. */
462 pdc_soft_power_button(0);
463
464 /* Call kernel panic() so reboot timeouts work properly
465 * FIXME: This function should be on the list of
466 * panic notifiers, and we should call panic
467 * directly from the location that we wish.
468 * e.g. We should not call panic from
469 * parisc_terminate, but rather the oter way around.
470 * This hack works, prints the panic message twice,
471 * and it enables reboot timers!
472 */
473 panic(msg);
474}
475
d75f054a 476void notrace handle_interruption(int code, struct pt_regs *regs)
1da177e4
LT
477{
478 unsigned long fault_address = 0;
479 unsigned long fault_space = 0;
ccf75290 480 int si_code;
1da177e4
LT
481
482 if (code == 1)
483 pdc_console_restart(); /* switch back to pdc if HPMC */
484 else
485 local_irq_enable();
486
487 /* Security check:
488 * If the priority level is still user, and the
489 * faulting space is not equal to the active space
490 * then the user is attempting something in a space
491 * that does not belong to them. Kill the process.
492 *
493 * This is normally the situation when the user
494 * attempts to jump into the kernel space at the
495 * wrong offset, be it at the gateway page or a
496 * random location.
497 *
498 * We cannot normally signal the process because it
499 * could *be* on the gateway page, and processes
500 * executing on the gateway page can't have signals
501 * delivered.
502 *
503 * We merely readjust the address into the users
504 * space, at a destination address of zero, and
505 * allow processing to continue.
506 */
507 if (((unsigned long)regs->iaoq[0] & 3) &&
508 ((unsigned long)regs->iasq[0] != (unsigned long)regs->sr[7])) {
a39e6bea
REB
509 /* Kill the user process later */
510 regs->iaoq[0] = 0 | 3;
1da177e4 511 regs->iaoq[1] = regs->iaoq[0] + 4;
a39e6bea 512 regs->iasq[0] = regs->iasq[1] = regs->sr[7];
1da177e4
LT
513 regs->gr[0] &= ~PSW_B;
514 return;
515 }
516
517#if 0
518 printk(KERN_CRIT "Interruption # %d\n", code);
519#endif
520
521 switch(code) {
522
523 case 1:
524 /* High-priority machine check (HPMC) */
525
526 /* set up a new led state on systems shipped with a LED State panel */
527 pdc_chassis_send_status(PDC_CHASSIS_DIRECT_HPMC);
a39e6bea
REB
528
529 parisc_terminate("High Priority Machine Check (HPMC)",
1da177e4
LT
530 regs, code, 0);
531 /* NOT REACHED */
532
533 case 2:
534 /* Power failure interrupt */
535 printk(KERN_CRIT "Power failure interrupt !\n");
536 return;
537
538 case 3:
539 /* Recovery counter trap */
540 regs->gr[0] &= ~PSW_R;
eacbfce1 541
8858ac8e
SS
542#ifdef CONFIG_KPROBES
543 if (parisc_kprobe_ss_handler(regs))
544 return;
545#endif
546
eacbfce1
SS
547#ifdef CONFIG_KGDB
548 if (kgdb_single_step) {
549 kgdb_handle_exception(0, SIGTRAP, 0, regs);
550 return;
551 }
552#endif
553
1da177e4
LT
554 if (user_space(regs))
555 handle_gdb_break(regs, TRAP_TRACE);
556 /* else this must be the start of a syscall - just let it run */
557 return;
558
559 case 5:
560 /* Low-priority machine check */
561 pdc_chassis_send_status(PDC_CHASSIS_DIRECT_LPMC);
562
d6ce8626
RC
563 flush_cache_all();
564 flush_tlb_all();
1da177e4
LT
565 cpu_lpmc(5, regs);
566 return;
567
5b00ca0b 568 case PARISC_ITLB_TRAP:
1da177e4
LT
569 /* Instruction TLB miss fault/Instruction page fault */
570 fault_address = regs->iaoq[0];
571 fault_space = regs->iasq[0];
572 break;
573
574 case 8:
575 /* Illegal instruction trap */
576 die_if_kernel("Illegal instruction", regs, code);
ccf75290 577 si_code = ILL_ILLOPC;
1da177e4
LT
578 goto give_sigill;
579
580 case 9:
581 /* Break instruction trap */
6891f8a1 582 handle_break(regs);
1da177e4 583 return;
a39e6bea 584
1da177e4
LT
585 case 10:
586 /* Privileged operation trap */
587 die_if_kernel("Privileged operation", regs, code);
ccf75290 588 si_code = ILL_PRVOPC;
1da177e4 589 goto give_sigill;
a39e6bea 590
1da177e4
LT
591 case 11:
592 /* Privileged register trap */
593 if ((regs->iir & 0xffdfffe0) == 0x034008a0) {
594
595 /* This is a MFCTL cr26/cr27 to gr instruction.
596 * PCXS traps on this, so we need to emulate it.
597 */
598
599 if (regs->iir & 0x00200000)
600 regs->gr[regs->iir & 0x1f] = mfctl(27);
601 else
602 regs->gr[regs->iir & 0x1f] = mfctl(26);
603
604 regs->iaoq[0] = regs->iaoq[1];
605 regs->iaoq[1] += 4;
606 regs->iasq[0] = regs->iasq[1];
607 return;
608 }
609
610 die_if_kernel("Privileged register usage", regs, code);
ccf75290 611 si_code = ILL_PRVREG;
1da177e4 612 give_sigill:
ccf75290 613 force_sig_fault(SIGILL, si_code,
2e1661d2 614 (void __user *) regs->iaoq[0]);
1da177e4
LT
615 return;
616
617 case 12:
618 /* Overflow Trap, let the userland signal handler do the cleanup */
ccf75290 619 force_sig_fault(SIGFPE, FPE_INTOVF,
2e1661d2 620 (void __user *) regs->iaoq[0]);
1da177e4
LT
621 return;
622
623 case 13:
624 /* Conditional Trap
7022672e 625 The condition succeeds in an instruction which traps
1da177e4
LT
626 on condition */
627 if(user_mode(regs)){
75abf642
HD
628 /* Let userspace app figure it out from the insn pointed
629 * to by si_addr.
630 */
ccf75290 631 force_sig_fault(SIGFPE, FPE_CONDTRAP,
2e1661d2 632 (void __user *) regs->iaoq[0]);
1da177e4
LT
633 return;
634 }
635 /* The kernel doesn't want to handle condition codes */
636 break;
637
638 case 14:
639 /* Assist Exception Trap, i.e. floating point exception. */
640 die_if_kernel("Floating point exception", regs, 0); /* quiet */
d0c3be80 641 __inc_irq_stat(irq_fpassist_count);
1da177e4
LT
642 handle_fpe(regs);
643 return;
a39e6bea 644
1da177e4
LT
645 case 15:
646 /* Data TLB miss fault/Data page fault */
647 /* Fall through */
648 case 16:
649 /* Non-access instruction TLB miss fault */
650 /* The instruction TLB entry needed for the target address of the FIC
651 is absent, and hardware can't find it, so we get to cleanup */
652 /* Fall through */
653 case 17:
654 /* Non-access data TLB miss fault/Non-access data page fault */
655 /* FIXME:
a39e6bea
REB
656 Still need to add slow path emulation code here!
657 If the insn used a non-shadow register, then the tlb
1da177e4
LT
658 handlers could not have their side-effect (e.g. probe
659 writing to a target register) emulated since rfir would
660 erase the changes to said register. Instead we have to
661 setup everything, call this function we are in, and emulate
662 by hand. Technically we need to emulate:
663 fdc,fdce,pdc,"fic,4f",prober,probeir,probew, probeiw
a39e6bea 664 */
1da177e4
LT
665 fault_address = regs->ior;
666 fault_space = regs->isr;
667 break;
668
669 case 18:
670 /* PCXS only -- later cpu's split this into types 26,27 & 28 */
671 /* Check for unaligned access */
672 if (check_unaligned(regs)) {
673 handle_unaligned(regs);
674 return;
675 }
676 /* Fall Through */
677 case 26:
678 /* PCXL: Data memory access rights trap */
679 fault_address = regs->ior;
680 fault_space = regs->isr;
681 break;
682
683 case 19:
684 /* Data memory break trap */
685 regs->gr[0] |= PSW_X; /* So we can single-step over the trap */
686 /* fall thru */
687 case 21:
688 /* Page reference trap */
689 handle_gdb_break(regs, TRAP_HWBKPT);
690 return;
691
692 case 25:
693 /* Taken branch trap */
694 regs->gr[0] &= ~PSW_T;
695 if (user_space(regs))
696 handle_gdb_break(regs, TRAP_BRANCH);
697 /* else this must be the start of a syscall - just let it
698 * run.
699 */
700 return;
701
702 case 7:
703 /* Instruction access rights */
704 /* PCXL: Instruction memory protection trap */
705
706 /*
707 * This could be caused by either: 1) a process attempting
708 * to execute within a vma that does not have execute
709 * permission, or 2) an access rights violation caused by a
710 * flush only translation set up by ptep_get_and_clear().
711 * So we check the vma permissions to differentiate the two.
712 * If the vma indicates we have execute permission, then
713 * the cause is the latter one. In this case, we need to
714 * call do_page_fault() to fix the problem.
715 */
716
717 if (user_mode(regs)) {
718 struct vm_area_struct *vma;
719
d8ed45c5 720 mmap_read_lock(current->mm);
1da177e4
LT
721 vma = find_vma(current->mm,regs->iaoq[0]);
722 if (vma && (regs->iaoq[0] >= vma->vm_start)
723 && (vma->vm_flags & VM_EXEC)) {
724
725 fault_address = regs->iaoq[0];
726 fault_space = regs->iasq[0];
727
d8ed45c5 728 mmap_read_unlock(current->mm);
1da177e4
LT
729 break; /* call do_page_fault() */
730 }
d8ed45c5 731 mmap_read_unlock(current->mm);
1da177e4
LT
732 }
733 /* Fall Through */
734 case 27:
735 /* Data memory protection ID trap */
c61c25eb
KM
736 if (code == 27 && !user_mode(regs) &&
737 fixup_exception(regs))
738 return;
739
1da177e4 740 die_if_kernel("Protection id trap", regs, code);
ccf75290
EB
741 force_sig_fault(SIGSEGV, SEGV_MAPERR,
742 (code == 7)?
743 ((void __user *) regs->iaoq[0]) :
2e1661d2 744 ((void __user *) regs->ior));
1da177e4
LT
745 return;
746
747 case 28:
748 /* Unaligned data reference trap */
749 handle_unaligned(regs);
750 return;
751
752 default:
753 if (user_mode(regs)) {
fef47e2a
HD
754 parisc_printk_ratelimited(0, regs, KERN_DEBUG
755 "handle_interruption() pid=%d command='%s'\n",
756 task_pid_nr(current), current->comm);
1da177e4 757 /* SIGBUS, for lack of a better one. */
ccf75290 758 force_sig_fault(SIGBUS, BUS_OBJERR,
2e1661d2 759 (void __user *)regs->ior);
1da177e4
LT
760 return;
761 }
762 pdc_chassis_send_status(PDC_CHASSIS_DIRECT_PANIC);
763
764 parisc_terminate("Unexpected interruption", regs, code, 0);
765 /* NOT REACHED */
766 }
767
768 if (user_mode(regs)) {
769 if ((fault_space >> SPACEID_SHIFT) != (regs->sr[7] >> SPACEID_SHIFT)) {
fef47e2a
HD
770 parisc_printk_ratelimited(0, regs, KERN_DEBUG
771 "User fault %d on space 0x%08lx, pid=%d command='%s'\n",
772 code, fault_space,
773 task_pid_nr(current), current->comm);
ccf75290 774 force_sig_fault(SIGSEGV, SEGV_MAPERR,
2e1661d2 775 (void __user *)regs->ior);
1da177e4
LT
776 return;
777 }
778 }
779 else {
780
781 /*
59b33f14
HD
782 * The kernel should never fault on its own address space,
783 * unless pagefault_disable() was called before.
1da177e4
LT
784 */
785
70ffdb93 786 if (fault_space == 0 && !faulthandler_disabled())
1da177e4 787 {
ef72f311
HD
788 /* Clean up and return if in exception table. */
789 if (fixup_exception(regs))
790 return;
1da177e4
LT
791 pdc_chassis_send_status(PDC_CHASSIS_DIRECT_PANIC);
792 parisc_terminate("Kernel Fault", regs, code, fault_address);
1da177e4
LT
793 }
794 }
795
796 do_page_fault(regs, code, fault_address);
797}
798
799
4182d0cd 800void __init initialize_ivt(const void *iva)
1da177e4 801{
ae16489e 802 extern u32 os_hpmc_size;
c3d4ed4e 803 extern const u32 os_hpmc[];
c3d4ed4e 804
1da177e4
LT
805 int i;
806 u32 check = 0;
807 u32 *ivap;
808 u32 *hpmcp;
8d771b14 809 u32 length, instr;
1da177e4 810
4182d0cd
HD
811 if (strcmp((const char *)iva, "cows can fly"))
812 panic("IVT invalid");
1da177e4
LT
813
814 ivap = (u32 *)iva;
815
816 for (i = 0; i < 8; i++)
817 *ivap++ = 0;
818
8d771b14
HD
819 /*
820 * Use PDC_INSTR firmware function to get instruction that invokes
821 * PDCE_CHECK in HPMC handler. See programming note at page 1-31 of
822 * the PA 1.1 Firmware Architecture document.
823 */
824 if (pdc_instr(&instr) == PDC_OK)
825 ivap[0] = instr;
826
41dbee81
HD
827 /*
828 * Rules for the checksum of the HPMC handler:
829 * 1. The IVA does not point to PDC/PDH space (ie: the OS has installed
830 * its own IVA).
831 * 2. The word at IVA + 32 is nonzero.
832 * 3. If Length (IVA + 60) is not zero, then Length (IVA + 60) and
833 * Address (IVA + 56) are word-aligned.
834 * 4. The checksum of the 8 words starting at IVA + 32 plus the sum of
835 * the Length/4 words starting at Address is zero.
836 */
837
1138b671
JDA
838 /* Setup IVA and compute checksum for HPMC handler */
839 ivap[6] = (u32)__pa(os_hpmc);
ae16489e 840 length = os_hpmc_size;
1da177e4
LT
841 ivap[7] = length;
842
843 hpmcp = (u32 *)os_hpmc;
844
845 for (i=0; i<length/4; i++)
846 check += *hpmcp++;
847
848 for (i=0; i<8; i++)
849 check += ivap[i];
850
851 ivap[5] = -check;
1da177e4
LT
852}
853
1da177e4 854
4182d0cd
HD
855/* early_trap_init() is called before we set up kernel mappings and
856 * write-protect the kernel */
857void __init early_trap_init(void)
1da177e4 858{
4182d0cd 859 extern const void fault_vector_20;
1da177e4 860
4182d0cd
HD
861#ifndef CONFIG_64BIT
862 extern const void fault_vector_11;
863 initialize_ivt(&fault_vector_11);
1da177e4
LT
864#endif
865
4182d0cd
HD
866 initialize_ivt(&fault_vector_20);
867}
868
869void __init trap_init(void)
870{
1da177e4 871}