]>
Commit | Line | Data |
---|---|---|
23dd1cbf KP |
1 | /* |
2 | * MPC8378E RDB Device Tree Source | |
3 | * | |
4 | * Copyright 2007, 2008 Freescale Semiconductor Inc. | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify it | |
7 | * under the terms of the GNU General Public License as published by the | |
8 | * Free Software Foundation; either version 2 of the License, or (at your | |
9 | * option) any later version. | |
10 | */ | |
11 | ||
12 | /dts-v1/; | |
13 | ||
14 | / { | |
3b29dade | 15 | compatible = "fsl,mpc8378rdb"; |
23dd1cbf KP |
16 | #address-cells = <1>; |
17 | #size-cells = <1>; | |
18 | ||
19 | aliases { | |
20 | ethernet0 = &enet0; | |
21 | ethernet1 = &enet1; | |
22 | serial0 = &serial0; | |
23 | serial1 = &serial1; | |
24 | pci0 = &pci0; | |
0585a155 AV |
25 | pci1 = &pci1; |
26 | pci2 = &pci2; | |
23dd1cbf KP |
27 | }; |
28 | ||
29 | cpus { | |
30 | #address-cells = <1>; | |
31 | #size-cells = <0>; | |
32 | ||
33 | PowerPC,8378@0 { | |
34 | device_type = "cpu"; | |
cda13dd1 | 35 | reg = <0x0>; |
23dd1cbf KP |
36 | d-cache-line-size = <32>; |
37 | i-cache-line-size = <32>; | |
38 | d-cache-size = <32768>; | |
39 | i-cache-size = <32768>; | |
40 | timebase-frequency = <0>; | |
41 | bus-frequency = <0>; | |
42 | clock-frequency = <0>; | |
43 | }; | |
44 | }; | |
45 | ||
46 | memory { | |
47 | device_type = "memory"; | |
48 | reg = <0x00000000 0x10000000>; // 256MB at 0 | |
49 | }; | |
50 | ||
51 | localbus@e0005000 { | |
52 | #address-cells = <2>; | |
53 | #size-cells = <1>; | |
54 | compatible = "fsl,mpc8378-elbc", "fsl,elbc", "simple-bus"; | |
55 | reg = <0xe0005000 0x1000>; | |
cda13dd1 | 56 | interrupts = <77 0x8>; |
23dd1cbf KP |
57 | interrupt-parent = <&ipic>; |
58 | ||
59 | // CS0 and CS1 are swapped when | |
60 | // booting from nand, but the | |
61 | // addresses are the same. | |
cda13dd1 PG |
62 | ranges = <0x0 0x0 0xfe000000 0x00800000 |
63 | 0x1 0x0 0xe0600000 0x00008000 | |
64 | 0x2 0x0 0xf0000000 0x00020000 | |
65 | 0x3 0x0 0xfa000000 0x00008000>; | |
23dd1cbf KP |
66 | |
67 | flash@0,0 { | |
68 | #address-cells = <1>; | |
69 | #size-cells = <1>; | |
70 | compatible = "cfi-flash"; | |
cda13dd1 | 71 | reg = <0x0 0x0 0x800000>; |
23dd1cbf KP |
72 | bank-width = <2>; |
73 | device-width = <1>; | |
74 | }; | |
75 | ||
76 | nand@1,0 { | |
77 | #address-cells = <1>; | |
78 | #size-cells = <1>; | |
79 | compatible = "fsl,mpc8378-fcm-nand", | |
80 | "fsl,elbc-fcm-nand"; | |
cda13dd1 | 81 | reg = <0x1 0x0 0x8000>; |
23dd1cbf KP |
82 | |
83 | u-boot@0 { | |
84 | reg = <0x0 0x100000>; | |
85 | read-only; | |
86 | }; | |
87 | ||
88 | kernel@100000 { | |
89 | reg = <0x100000 0x300000>; | |
90 | }; | |
91 | fs@400000 { | |
92 | reg = <0x400000 0x1c00000>; | |
93 | }; | |
94 | }; | |
95 | }; | |
96 | ||
97 | immr@e0000000 { | |
98 | #address-cells = <1>; | |
99 | #size-cells = <1>; | |
100 | device_type = "soc"; | |
101 | compatible = "simple-bus"; | |
cda13dd1 | 102 | ranges = <0x0 0xe0000000 0x00100000>; |
23dd1cbf KP |
103 | reg = <0xe0000000 0x00000200>; |
104 | bus-frequency = <0>; | |
105 | ||
106 | wdt@200 { | |
107 | device_type = "watchdog"; | |
108 | compatible = "mpc83xx_wdt"; | |
109 | reg = <0x200 0x100>; | |
110 | }; | |
111 | ||
9e7d95c1 RP |
112 | gpio1: gpio-controller@c00 { |
113 | #gpio-cells = <2>; | |
114 | compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio"; | |
115 | reg = <0xc00 0x100>; | |
116 | interrupts = <74 0x8>; | |
117 | interrupt-parent = <&ipic>; | |
118 | gpio-controller; | |
119 | }; | |
120 | ||
121 | gpio2: gpio-controller@d00 { | |
122 | #gpio-cells = <2>; | |
123 | compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio"; | |
124 | reg = <0xd00 0x100>; | |
125 | interrupts = <75 0x8>; | |
126 | interrupt-parent = <&ipic>; | |
127 | gpio-controller; | |
128 | }; | |
129 | ||
125a00d7 | 130 | sleep-nexus { |
23dd1cbf | 131 | #address-cells = <1>; |
125a00d7 AV |
132 | #size-cells = <1>; |
133 | compatible = "simple-bus"; | |
134 | sleep = <&pmc 0x0c000000>; | |
135 | ranges; | |
f7a0be45 | 136 | |
125a00d7 AV |
137 | i2c@3000 { |
138 | #address-cells = <1>; | |
139 | #size-cells = <0>; | |
140 | cell-index = <0>; | |
141 | compatible = "fsl-i2c"; | |
142 | reg = <0x3000 0x100>; | |
143 | interrupts = <14 0x8>; | |
144 | interrupt-parent = <&ipic>; | |
145 | dfsrr; | |
146 | ||
147 | dtt@48 { | |
148 | compatible = "national,lm75"; | |
149 | reg = <0x48>; | |
150 | }; | |
151 | ||
152 | at24@50 { | |
153 | compatible = "at24,24c256"; | |
154 | reg = <0x50>; | |
155 | }; | |
156 | ||
157 | rtc@68 { | |
158 | compatible = "dallas,ds1339"; | |
159 | reg = <0x68>; | |
160 | }; | |
161 | ||
162 | mcu_pio: mcu@a { | |
163 | #gpio-cells = <2>; | |
164 | compatible = "fsl,mc9s08qg8-mpc8378erdb", | |
165 | "fsl,mcu-mpc8349emitx"; | |
166 | reg = <0x0a>; | |
167 | gpio-controller; | |
168 | }; | |
23dd1cbf | 169 | }; |
44274698 | 170 | |
125a00d7 | 171 | sdhci@2e000 { |
1a2eceaa | 172 | compatible = "fsl,mpc8378-esdhc", "fsl,esdhc"; |
125a00d7 AV |
173 | reg = <0x2e000 0x1000>; |
174 | interrupts = <42 0x8>; | |
175 | interrupt-parent = <&ipic>; | |
176 | /* Filled in by U-Boot */ | |
177 | clock-frequency = <0>; | |
44274698 | 178 | }; |
23dd1cbf KP |
179 | }; |
180 | ||
181 | i2c@3100 { | |
182 | #address-cells = <1>; | |
183 | #size-cells = <0>; | |
184 | cell-index = <1>; | |
185 | compatible = "fsl-i2c"; | |
186 | reg = <0x3100 0x100>; | |
cda13dd1 PG |
187 | interrupts = <15 0x8>; |
188 | interrupt-parent = <&ipic>; | |
23dd1cbf KP |
189 | dfsrr; |
190 | }; | |
191 | ||
192 | spi@7000 { | |
193 | cell-index = <0>; | |
194 | compatible = "fsl,spi"; | |
195 | reg = <0x7000 0x1000>; | |
cda13dd1 PG |
196 | interrupts = <16 0x8>; |
197 | interrupt-parent = <&ipic>; | |
23dd1cbf KP |
198 | mode = "cpu"; |
199 | }; | |
200 | ||
dee80553 KG |
201 | dma@82a8 { |
202 | #address-cells = <1>; | |
203 | #size-cells = <1>; | |
204 | compatible = "fsl,mpc8378-dma", "fsl,elo-dma"; | |
205 | reg = <0x82a8 4>; | |
206 | ranges = <0 0x8100 0x1a8>; | |
207 | interrupt-parent = <&ipic>; | |
208 | interrupts = <71 8>; | |
209 | cell-index = <0>; | |
210 | dma-channel@0 { | |
211 | compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; | |
212 | reg = <0 0x80>; | |
aeb42762 | 213 | cell-index = <0>; |
dee80553 KG |
214 | interrupt-parent = <&ipic>; |
215 | interrupts = <71 8>; | |
216 | }; | |
217 | dma-channel@80 { | |
218 | compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; | |
219 | reg = <0x80 0x80>; | |
aeb42762 | 220 | cell-index = <1>; |
dee80553 KG |
221 | interrupt-parent = <&ipic>; |
222 | interrupts = <71 8>; | |
223 | }; | |
224 | dma-channel@100 { | |
225 | compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; | |
226 | reg = <0x100 0x80>; | |
aeb42762 | 227 | cell-index = <2>; |
dee80553 KG |
228 | interrupt-parent = <&ipic>; |
229 | interrupts = <71 8>; | |
230 | }; | |
231 | dma-channel@180 { | |
232 | compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; | |
233 | reg = <0x180 0x28>; | |
aeb42762 | 234 | cell-index = <3>; |
dee80553 KG |
235 | interrupt-parent = <&ipic>; |
236 | interrupts = <71 8>; | |
237 | }; | |
238 | }; | |
239 | ||
23dd1cbf KP |
240 | usb@23000 { |
241 | compatible = "fsl-usb2-dr"; | |
242 | reg = <0x23000 0x1000>; | |
243 | #address-cells = <1>; | |
244 | #size-cells = <0>; | |
cda13dd1 PG |
245 | interrupt-parent = <&ipic>; |
246 | interrupts = <38 0x8>; | |
8e8ff3a3 | 247 | phy_type = "ulpi"; |
125a00d7 | 248 | sleep = <&pmc 0x00c00000>; |
23dd1cbf KP |
249 | }; |
250 | ||
23dd1cbf | 251 | enet0: ethernet@24000 { |
70b3adbb AV |
252 | #address-cells = <1>; |
253 | #size-cells = <1>; | |
23dd1cbf KP |
254 | cell-index = <0>; |
255 | device_type = "network"; | |
256 | model = "eTSEC"; | |
257 | compatible = "gianfar"; | |
258 | reg = <0x24000 0x1000>; | |
70b3adbb | 259 | ranges = <0x0 0x24000 0x1000>; |
23dd1cbf | 260 | local-mac-address = [ 00 00 00 00 00 00 ]; |
cda13dd1 | 261 | interrupts = <32 0x8 33 0x8 34 0x8>; |
23dd1cbf | 262 | phy-connection-type = "mii"; |
cda13dd1 | 263 | interrupt-parent = <&ipic>; |
70b3adbb | 264 | tbi-handle = <&tbi0>; |
cda13dd1 | 265 | phy-handle = <&phy2>; |
125a00d7 AV |
266 | sleep = <&pmc 0xc0000000>; |
267 | fsl,magic-packet; | |
70b3adbb AV |
268 | |
269 | mdio@520 { | |
270 | #address-cells = <1>; | |
271 | #size-cells = <0>; | |
272 | compatible = "fsl,gianfar-mdio"; | |
273 | reg = <0x520 0x20>; | |
274 | ||
275 | phy2: ethernet-phy@2 { | |
276 | interrupt-parent = <&ipic>; | |
277 | interrupts = <17 0x8>; | |
278 | reg = <0x2>; | |
279 | device_type = "ethernet-phy"; | |
280 | }; | |
281 | ||
282 | tbi0: tbi-phy@11 { | |
283 | reg = <0x11>; | |
284 | device_type = "tbi-phy"; | |
285 | }; | |
286 | }; | |
23dd1cbf KP |
287 | }; |
288 | ||
289 | enet1: ethernet@25000 { | |
70b3adbb AV |
290 | #address-cells = <1>; |
291 | #size-cells = <1>; | |
23dd1cbf KP |
292 | cell-index = <1>; |
293 | device_type = "network"; | |
294 | model = "eTSEC"; | |
295 | compatible = "gianfar"; | |
296 | reg = <0x25000 0x1000>; | |
70b3adbb | 297 | ranges = <0x0 0x25000 0x1000>; |
23dd1cbf | 298 | local-mac-address = [ 00 00 00 00 00 00 ]; |
cda13dd1 | 299 | interrupts = <35 0x8 36 0x8 37 0x8>; |
23dd1cbf | 300 | phy-connection-type = "mii"; |
cda13dd1 | 301 | interrupt-parent = <&ipic>; |
f17c6323 | 302 | fixed-link = <1 1 1000 0 0>; |
70b3adbb | 303 | tbi-handle = <&tbi1>; |
125a00d7 AV |
304 | sleep = <&pmc 0x30000000>; |
305 | fsl,magic-packet; | |
70b3adbb AV |
306 | |
307 | mdio@520 { | |
308 | #address-cells = <1>; | |
309 | #size-cells = <0>; | |
310 | compatible = "fsl,gianfar-tbi"; | |
311 | reg = <0x520 0x20>; | |
312 | ||
313 | tbi1: tbi-phy@11 { | |
314 | reg = <0x11>; | |
315 | device_type = "tbi-phy"; | |
316 | }; | |
317 | }; | |
23dd1cbf KP |
318 | }; |
319 | ||
320 | serial0: serial@4500 { | |
321 | cell-index = <0>; | |
322 | device_type = "serial"; | |
323 | compatible = "ns16550"; | |
324 | reg = <0x4500 0x100>; | |
325 | clock-frequency = <0>; | |
cda13dd1 PG |
326 | interrupts = <9 0x8>; |
327 | interrupt-parent = <&ipic>; | |
23dd1cbf KP |
328 | }; |
329 | ||
330 | serial1: serial@4600 { | |
331 | cell-index = <1>; | |
332 | device_type = "serial"; | |
333 | compatible = "ns16550"; | |
334 | reg = <0x4600 0x100>; | |
335 | clock-frequency = <0>; | |
cda13dd1 PG |
336 | interrupts = <10 0x8>; |
337 | interrupt-parent = <&ipic>; | |
23dd1cbf KP |
338 | }; |
339 | ||
340 | crypto@30000 { | |
3fd44736 KP |
341 | compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", |
342 | "fsl,sec2.1", "fsl,sec2.0"; | |
23dd1cbf | 343 | reg = <0x30000 0x10000>; |
cda13dd1 PG |
344 | interrupts = <11 0x8>; |
345 | interrupt-parent = <&ipic>; | |
3fd44736 KP |
346 | fsl,num-channels = <4>; |
347 | fsl,channel-fifo-len = <24>; | |
348 | fsl,exec-units-mask = <0x9fe>; | |
349 | fsl,descriptor-types-mask = <0x3ab0ebf>; | |
125a00d7 | 350 | sleep = <&pmc 0x03000000>; |
a0e8618c AV |
351 | }; |
352 | ||
23dd1cbf KP |
353 | /* IPIC |
354 | * interrupts cell = <intr #, sense> | |
355 | * sense values match linux IORESOURCE_IRQ_* defines: | |
356 | * sense == 8: Level, low assertion | |
357 | * sense == 2: Edge, high-to-low change | |
358 | */ | |
359 | ipic: interrupt-controller@700 { | |
360 | compatible = "fsl,ipic"; | |
361 | interrupt-controller; | |
362 | #address-cells = <0>; | |
363 | #interrupt-cells = <2>; | |
364 | reg = <0x700 0x100>; | |
365 | }; | |
125a00d7 AV |
366 | |
367 | pmc: power@b00 { | |
368 | compatible = "fsl,mpc8378-pmc", "fsl,mpc8349-pmc"; | |
369 | reg = <0xb00 0x100 0xa00 0x100>; | |
370 | interrupts = <80 0x8>; | |
371 | interrupt-parent = <&ipic>; | |
372 | }; | |
23dd1cbf KP |
373 | }; |
374 | ||
375 | pci0: pci@e0008500 { | |
376 | interrupt-map-mask = <0xf800 0 0 7>; | |
377 | interrupt-map = < | |
378 | /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */ | |
379 | ||
380 | /* IDSEL AD14 IRQ6 inta */ | |
cda13dd1 | 381 | 0x7000 0x0 0x0 0x1 &ipic 22 0x8 |
23dd1cbf KP |
382 | |
383 | /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */ | |
cda13dd1 PG |
384 | 0x7800 0x0 0x0 0x1 &ipic 21 0x8 |
385 | 0x7800 0x0 0x0 0x2 &ipic 22 0x8 | |
386 | 0x7800 0x0 0x0 0x4 &ipic 23 0x8 | |
23dd1cbf KP |
387 | |
388 | /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/ | |
cda13dd1 PG |
389 | 0xE000 0x0 0x0 0x1 &ipic 23 0x8 |
390 | 0xE000 0x0 0x0 0x2 &ipic 21 0x8 | |
391 | 0xE000 0x0 0x0 0x3 &ipic 22 0x8>; | |
392 | interrupt-parent = <&ipic>; | |
393 | interrupts = <66 0x8>; | |
23dd1cbf | 394 | bus-range = <0 0>; |
cda13dd1 PG |
395 | ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 |
396 | 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 | |
1333c3d6 | 397 | 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>; |
125a00d7 | 398 | sleep = <&pmc 0x00010000>; |
23dd1cbf KP |
399 | clock-frequency = <66666666>; |
400 | #interrupt-cells = <1>; | |
401 | #size-cells = <2>; | |
402 | #address-cells = <3>; | |
5b70a097 JR |
403 | reg = <0xe0008500 0x100 /* internal registers */ |
404 | 0xe0008300 0x8>; /* config space access registers */ | |
23dd1cbf KP |
405 | compatible = "fsl,mpc8349-pci"; |
406 | device_type = "pci"; | |
407 | }; | |
0585a155 AV |
408 | |
409 | pci1: pcie@e0009000 { | |
410 | #address-cells = <3>; | |
411 | #size-cells = <2>; | |
412 | #interrupt-cells = <1>; | |
413 | device_type = "pci"; | |
414 | compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie"; | |
415 | reg = <0xe0009000 0x00001000>; | |
416 | ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000 | |
417 | 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>; | |
418 | bus-range = <0 255>; | |
419 | interrupt-map-mask = <0xf800 0 0 7>; | |
420 | interrupt-map = <0 0 0 1 &ipic 1 8 | |
421 | 0 0 0 2 &ipic 1 8 | |
422 | 0 0 0 3 &ipic 1 8 | |
423 | 0 0 0 4 &ipic 1 8>; | |
125a00d7 | 424 | sleep = <&pmc 0x00300000>; |
0585a155 AV |
425 | clock-frequency = <0>; |
426 | ||
427 | pcie@0 { | |
428 | #address-cells = <3>; | |
429 | #size-cells = <2>; | |
430 | device_type = "pci"; | |
431 | reg = <0 0 0 0 0>; | |
432 | ranges = <0x02000000 0 0xa8000000 | |
433 | 0x02000000 0 0xa8000000 | |
434 | 0 0x10000000 | |
435 | 0x01000000 0 0x00000000 | |
436 | 0x01000000 0 0x00000000 | |
437 | 0 0x00800000>; | |
438 | }; | |
439 | }; | |
440 | ||
441 | pci2: pcie@e000a000 { | |
442 | #address-cells = <3>; | |
443 | #size-cells = <2>; | |
444 | #interrupt-cells = <1>; | |
445 | device_type = "pci"; | |
446 | compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie"; | |
447 | reg = <0xe000a000 0x00001000>; | |
448 | ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000 | |
449 | 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>; | |
450 | bus-range = <0 255>; | |
451 | interrupt-map-mask = <0xf800 0 0 7>; | |
452 | interrupt-map = <0 0 0 1 &ipic 2 8 | |
453 | 0 0 0 2 &ipic 2 8 | |
454 | 0 0 0 3 &ipic 2 8 | |
455 | 0 0 0 4 &ipic 2 8>; | |
125a00d7 | 456 | sleep = <&pmc 0x000c0000>; |
0585a155 AV |
457 | clock-frequency = <0>; |
458 | ||
459 | pcie@0 { | |
460 | #address-cells = <3>; | |
461 | #size-cells = <2>; | |
462 | device_type = "pci"; | |
463 | reg = <0 0 0 0 0>; | |
464 | ranges = <0x02000000 0 0xc8000000 | |
465 | 0x02000000 0 0xc8000000 | |
466 | 0 0x10000000 | |
467 | 0x01000000 0 0x00000000 | |
468 | 0x01000000 0 0x00000000 | |
469 | 0 0x00800000>; | |
470 | }; | |
471 | }; | |
23dd1cbf | 472 | }; |