]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - arch/powerpc/include/asm/tlbflush.h
powerpc/mm: Introduce MMU features
[mirror_ubuntu-eoan-kernel.git] / arch / powerpc / include / asm / tlbflush.h
CommitLineData
1970282f
SR
1#ifndef _ASM_POWERPC_TLBFLUSH_H
2#define _ASM_POWERPC_TLBFLUSH_H
e701d269 3
1970282f
SR
4/*
5 * TLB flushing:
6 *
7 * - flush_tlb_mm(mm) flushes the specified mm context TLB's
8 * - flush_tlb_page(vma, vmaddr) flushes one page
df3b8611 9 * - local_flush_tlb_page(vmaddr) flushes one page on the local processor
1970282f
SR
10 * - flush_tlb_page_nohash(vma, vmaddr) flushes one page if SW loaded TLB
11 * - flush_tlb_range(vma, start, end) flushes a range of pages
12 * - flush_tlb_kernel_range(start, end) flushes a range of kernel pages
1970282f
SR
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License
16 * as published by the Free Software Foundation; either version
17 * 2 of the License, or (at your option) any later version.
18 */
19#ifdef __KERNEL__
20
62102307
DG
21#if defined(CONFIG_4xx) || defined(CONFIG_8xx) || defined(CONFIG_FSL_BOOKE)
22/*
23 * TLB flushing for software loaded TLB chips
24 *
25 * TODO: (CONFIG_FSL_BOOKE) determine if flush_tlb_range &
26 * flush_tlb_kernel_range are best implemented as tlbia vs
27 * specific tlbie's
28 */
29
e701d269
BH
30#include <linux/mm.h>
31
2ca8cf73
BH
32#define MMU_NO_CONTEXT ((unsigned int)-1)
33
e701d269 34extern void _tlbie(unsigned long address, unsigned int pid);
0ba3418b
KG
35extern void _tlbil_all(void);
36extern void _tlbil_pid(unsigned int pid);
37extern void _tlbil_va(unsigned long address, unsigned int pid);
62102307
DG
38
39#if defined(CONFIG_40x) || defined(CONFIG_8xx)
40#define _tlbia() asm volatile ("tlbia; sync" : : : "memory")
41#else /* CONFIG_44x || CONFIG_FSL_BOOKE */
42extern void _tlbia(void);
43#endif
1970282f 44
1a37a3fd
BH
45static inline void local_flush_tlb_mm(struct mm_struct *mm)
46{
47 _tlbil_pid(mm->context.id);
48}
49
62102307
DG
50static inline void flush_tlb_mm(struct mm_struct *mm)
51{
0ba3418b 52 _tlbil_pid(mm->context.id);
62102307
DG
53}
54
df3b8611
KG
55static inline void local_flush_tlb_page(unsigned long vmaddr)
56{
57 _tlbil_va(vmaddr, 0);
58}
59
62102307
DG
60static inline void flush_tlb_page(struct vm_area_struct *vma,
61 unsigned long vmaddr)
62{
0ba3418b 63 _tlbil_va(vmaddr, vma ? vma->vm_mm->context.id : 0);
62102307
DG
64}
65
66static inline void flush_tlb_page_nohash(struct vm_area_struct *vma,
67 unsigned long vmaddr)
68{
0ba3418b 69 flush_tlb_page(vma, vmaddr);
62102307
DG
70}
71
72static inline void flush_tlb_range(struct vm_area_struct *vma,
73 unsigned long start, unsigned long end)
74{
0ba3418b 75 _tlbil_pid(vma->vm_mm->context.id);
62102307
DG
76}
77
78static inline void flush_tlb_kernel_range(unsigned long start,
79 unsigned long end)
80{
0ba3418b 81 _tlbil_pid(0);
62102307
DG
82}
83
84#elif defined(CONFIG_PPC32)
85/*
86 * TLB flushing for "classic" hash-MMMU 32-bit CPUs, 6xx, 7xx, 7xxx
87 */
88extern void _tlbie(unsigned long address);
89extern void _tlbia(void);
90
91extern void flush_tlb_mm(struct mm_struct *mm);
92extern void flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr);
93extern void flush_tlb_page_nohash(struct vm_area_struct *vma, unsigned long addr);
94extern void flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
95 unsigned long end);
96extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
df3b8611
KG
97static inline void local_flush_tlb_page(unsigned long vmaddr)
98{
99 flush_tlb_page(NULL, vmaddr);
100}
62102307
DG
101
102#else
103/*
104 * TLB flushing for 64-bit has-MMU CPUs
105 */
1970282f
SR
106
107#include <linux/percpu.h>
108#include <asm/page.h>
109
110#define PPC64_TLB_BATCH_NR 192
111
112struct ppc64_tlb_batch {
a741e679
BH
113 int active;
114 unsigned long index;
115 struct mm_struct *mm;
116 real_pte_t pte[PPC64_TLB_BATCH_NR];
117 unsigned long vaddr[PPC64_TLB_BATCH_NR];
118 unsigned int psize;
1189be65 119 int ssize;
1970282f
SR
120};
121DECLARE_PER_CPU(struct ppc64_tlb_batch, ppc64_tlb_batch);
122
123extern void __flush_tlb_pending(struct ppc64_tlb_batch *batch);
124
a741e679
BH
125extern void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
126 pte_t *ptep, unsigned long pte, int huge);
127
128#define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
129
130static inline void arch_enter_lazy_mmu_mode(void)
131{
132 struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
133
134 batch->active = 1;
135}
136
137static inline void arch_leave_lazy_mmu_mode(void)
1970282f 138{
a741e679 139 struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
1970282f
SR
140
141 if (batch->index)
142 __flush_tlb_pending(batch);
a741e679 143 batch->active = 0;
1970282f
SR
144}
145
a741e679
BH
146#define arch_flush_lazy_mmu_mode() do {} while (0)
147
148
3c726f8d 149extern void flush_hash_page(unsigned long va, real_pte_t pte, int psize,
1189be65 150 int ssize, int local);
3c726f8d 151extern void flush_hash_range(unsigned long number, int local);
1970282f 152
1970282f
SR
153
154static inline void flush_tlb_mm(struct mm_struct *mm)
155{
1970282f
SR
156}
157
df3b8611
KG
158static inline void local_flush_tlb_page(unsigned long vmaddr)
159{
160}
161
1970282f 162static inline void flush_tlb_page(struct vm_area_struct *vma,
62102307 163 unsigned long vmaddr)
1970282f 164{
1970282f
SR
165}
166
167static inline void flush_tlb_page_nohash(struct vm_area_struct *vma,
168 unsigned long vmaddr)
169{
1970282f
SR
170}
171
172static inline void flush_tlb_range(struct vm_area_struct *vma,
62102307 173 unsigned long start, unsigned long end)
1970282f 174{
1970282f
SR
175}
176
177static inline void flush_tlb_kernel_range(unsigned long start,
62102307 178 unsigned long end)
1970282f 179{
1970282f
SR
180}
181
3d5134ee
BH
182/* Private function for use by PCI IO mapping code */
183extern void __flush_hash_table_range(struct mm_struct *mm, unsigned long start,
184 unsigned long end);
185
186
1970282f
SR
187#endif
188
1970282f
SR
189#endif /*__KERNEL__ */
190#endif /* _ASM_POWERPC_TLBFLUSH_H */