]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/powerpc/kernel/entry_64.S
powerpc/8xx/tqm8xx: Fix incorrect placement of __initdata tag
[mirror_ubuntu-artful-kernel.git] / arch / powerpc / kernel / entry_64.S
CommitLineData
9994a338 1/*
9994a338
PM
2 * PowerPC version
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
5 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
6 * Adapted for Power Macintosh by Paul Mackerras.
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
11 *
12 * This file contains the system call entry code, context switch
13 * code, and exception/interrupt return code for PowerPC.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
9994a338
PM
21#include <linux/errno.h>
22#include <asm/unistd.h>
23#include <asm/processor.h>
24#include <asm/page.h>
25#include <asm/mmu.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
29#include <asm/cputable.h>
3f639ee8 30#include <asm/firmware.h>
007d88d0 31#include <asm/bug.h>
ec2b36b9 32#include <asm/ptrace.h>
945feb17 33#include <asm/irqflags.h>
395a59d0 34#include <asm/ftrace.h>
7230c564 35#include <asm/hw_irq.h>
5d1c5745 36#include <asm/context_tracking.h>
9994a338
PM
37
38/*
39 * System calls.
40 */
41 .section ".toc","aw"
42.SYS_CALL_TABLE:
43 .tc .sys_call_table[TC],.sys_call_table
44
45/* This value is used to mark exception frames on the stack. */
46exception_marker:
ec2b36b9 47 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
9994a338
PM
48
49 .section ".text"
50 .align 7
51
52#undef SHOW_SYSCALLS
53
54 .globl system_call_common
55system_call_common:
56 andi. r10,r12,MSR_PR
57 mr r10,r1
58 addi r1,r1,-INT_FRAME_SIZE
59 beq- 1f
60 ld r1,PACAKSAVE(r13)
611: std r10,0(r1)
62 std r11,_NIP(r1)
63 std r12,_MSR(r1)
64 std r0,GPR0(r1)
65 std r10,GPR1(r1)
5d75b264 66 beq 2f /* if from kernel mode */
c6622f63 67 ACCOUNT_CPU_USER_ENTRY(r10, r11)
5d75b264 682: std r2,GPR2(r1)
9994a338 69 std r3,GPR3(r1)
fd6c40f3 70 mfcr r2
9994a338
PM
71 std r4,GPR4(r1)
72 std r5,GPR5(r1)
73 std r6,GPR6(r1)
74 std r7,GPR7(r1)
75 std r8,GPR8(r1)
76 li r11,0
77 std r11,GPR9(r1)
78 std r11,GPR10(r1)
79 std r11,GPR11(r1)
80 std r11,GPR12(r1)
823df435 81 std r11,_XER(r1)
82087414 82 std r11,_CTR(r1)
9994a338 83 std r9,GPR13(r1)
9994a338 84 mflr r10
fd6c40f3
AB
85 /*
86 * This clears CR0.SO (bit 28), which is the error indication on
87 * return from this system call.
88 */
89 rldimi r2,r11,28,(63-28)
9994a338 90 li r11,0xc01
9994a338
PM
91 std r10,_LINK(r1)
92 std r11,_TRAP(r1)
9994a338 93 std r3,ORIG_GPR3(r1)
fd6c40f3 94 std r2,_CCR(r1)
9994a338
PM
95 ld r2,PACATOC(r13)
96 addi r9,r1,STACK_FRAME_OVERHEAD
97 ld r11,exception_marker@toc(r2)
98 std r11,-16(r9) /* "regshere" marker */
abf917cd 99#if defined(CONFIG_VIRT_CPU_ACCOUNTING_NATIVE) && defined(CONFIG_PPC_SPLPAR)
cf9efce0
PM
100BEGIN_FW_FTR_SECTION
101 beq 33f
102 /* if from user, see if there are any DTL entries to process */
103 ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
104 ld r11,PACA_DTL_RIDX(r13) /* get log read index */
7ffcf8ec
AB
105 addi r10,r10,LPPACA_DTLIDX
106 LDX_BE r10,0,r10 /* get log write index */
cf9efce0
PM
107 cmpd cr1,r11,r10
108 beq+ cr1,33f
109 bl .accumulate_stolen_time
110 REST_GPR(0,r1)
111 REST_4GPRS(3,r1)
112 REST_2GPRS(7,r1)
113 addi r9,r1,STACK_FRAME_OVERHEAD
11433:
115END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
abf917cd 116#endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE && CONFIG_PPC_SPLPAR */
cf9efce0 117
1421ae0b
BH
118 /*
119 * A syscall should always be called with interrupts enabled
120 * so we just unconditionally hard-enable here. When some kind
121 * of irq tracing is used, we additionally check that condition
122 * is correct
123 */
124#if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
125 lbz r10,PACASOFTIRQEN(r13)
126 xori r10,r10,1
1271: tdnei r10,0
128 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
129#endif
2d27cfd3 130
2d27cfd3
BH
131#ifdef CONFIG_PPC_BOOK3E
132 wrteei 1
133#else
1421ae0b 134 ld r11,PACAKMSR(r13)
9994a338
PM
135 ori r11,r11,MSR_EE
136 mtmsrd r11,1
2d27cfd3 137#endif /* CONFIG_PPC_BOOK3E */
9994a338 138
1421ae0b
BH
139 /* We do need to set SOFTE in the stack frame or the return
140 * from interrupt will be painful
141 */
142 li r10,1
143 std r10,SOFTE(r1)
144
9994a338
PM
145#ifdef SHOW_SYSCALLS
146 bl .do_show_syscall
147 REST_GPR(0,r1)
148 REST_4GPRS(3,r1)
149 REST_2GPRS(7,r1)
150 addi r9,r1,STACK_FRAME_OVERHEAD
151#endif
9778b696 152 CURRENT_THREAD_INFO(r11, r1)
9994a338 153 ld r10,TI_FLAGS(r11)
9994a338 154 andi. r11,r10,_TIF_SYSCALL_T_OR_A
2540334a 155 bne syscall_dotrace
d14299de 156.Lsyscall_dotrace_cont:
9994a338
PM
157 cmpldi 0,r0,NR_syscalls
158 bge- syscall_enosys
159
160system_call: /* label this so stack traces look sane */
161/*
162 * Need to vector to 32 Bit or default sys_call_table here,
163 * based on caller's run-mode / personality.
164 */
165 ld r11,.SYS_CALL_TABLE@toc(2)
166 andi. r10,r10,_TIF_32BIT
167 beq 15f
168 addi r11,r11,8 /* use 32-bit syscall entries */
169 clrldi r3,r3,32
170 clrldi r4,r4,32
171 clrldi r5,r5,32
172 clrldi r6,r6,32
173 clrldi r7,r7,32
174 clrldi r8,r8,32
17515:
176 slwi r0,r0,4
177 ldx r10,r11,r0 /* Fetch system call handler [ptr] */
178 mtctr r10
179 bctrl /* Call handler */
180
181syscall_exit:
401d1f02 182 std r3,RESULT(r1)
9994a338 183#ifdef SHOW_SYSCALLS
9994a338 184 bl .do_show_syscall_exit
401d1f02 185 ld r3,RESULT(r1)
9994a338 186#endif
9778b696 187 CURRENT_THREAD_INFO(r12, r1)
9994a338 188
9994a338 189 ld r8,_MSR(r1)
2d27cfd3
BH
190#ifdef CONFIG_PPC_BOOK3S
191 /* No MSR:RI on BookE */
9994a338
PM
192 andi. r10,r8,MSR_RI
193 beq- unrecov_restore
2d27cfd3 194#endif
1421ae0b
BH
195 /*
196 * Disable interrupts so current_thread_info()->flags can't change,
2d27cfd3
BH
197 * and so that we don't get interrupted after loading SRR0/1.
198 */
199#ifdef CONFIG_PPC_BOOK3E
200 wrteei 0
201#else
1421ae0b 202 ld r10,PACAKMSR(r13)
ac1dc365
AB
203 /*
204 * For performance reasons we clear RI the same time that we
205 * clear EE. We only need to clear RI just before we restore r13
206 * below, but batching it with EE saves us one expensive mtmsrd call.
207 * We have to be careful to restore RI if we branch anywhere from
208 * here (eg syscall_exit_work).
209 */
210 li r9,MSR_RI
211 andc r11,r10,r9
212 mtmsrd r11,1
2d27cfd3
BH
213#endif /* CONFIG_PPC_BOOK3E */
214
9994a338 215 ld r9,TI_FLAGS(r12)
401d1f02 216 li r11,-_LAST_ERRNO
1bd79336 217 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
9994a338 218 bne- syscall_exit_work
401d1f02
DW
219 cmpld r3,r11
220 ld r5,_CCR(r1)
221 bge- syscall_error
d14299de 222.Lsyscall_error_cont:
9994a338 223 ld r7,_NIP(r1)
f89451fb 224BEGIN_FTR_SECTION
9994a338 225 stdcx. r0,0,r1 /* to clear the reservation */
f89451fb 226END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
9994a338
PM
227 andi. r6,r8,MSR_PR
228 ld r4,_LINK(r1)
2d27cfd3 229
c6622f63
PM
230 beq- 1f
231 ACCOUNT_CPU_USER_EXIT(r11, r12)
44e9309f 232 HMT_MEDIUM_LOW_HAS_PPR
c6622f63 233 ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
9994a338 2341: ld r2,GPR2(r1)
9994a338
PM
235 ld r1,GPR1(r1)
236 mtlr r4
237 mtcr r5
238 mtspr SPRN_SRR0,r7
239 mtspr SPRN_SRR1,r8
2d27cfd3 240 RFI
9994a338
PM
241 b . /* prevent speculative execution */
242
401d1f02 243syscall_error:
9994a338 244 oris r5,r5,0x1000 /* Set SO bit in CR */
401d1f02 245 neg r3,r3
9994a338 246 std r5,_CCR(r1)
d14299de 247 b .Lsyscall_error_cont
401d1f02 248
9994a338
PM
249/* Traced system call support */
250syscall_dotrace:
251 bl .save_nvgprs
252 addi r3,r1,STACK_FRAME_OVERHEAD
253 bl .do_syscall_trace_enter
4f72c427
RM
254 /*
255 * Restore argument registers possibly just changed.
256 * We use the return value of do_syscall_trace_enter
257 * for the call number to look up in the table (r0).
258 */
259 mr r0,r3
9994a338
PM
260 ld r3,GPR3(r1)
261 ld r4,GPR4(r1)
262 ld r5,GPR5(r1)
263 ld r6,GPR6(r1)
264 ld r7,GPR7(r1)
265 ld r8,GPR8(r1)
266 addi r9,r1,STACK_FRAME_OVERHEAD
9778b696 267 CURRENT_THREAD_INFO(r10, r1)
9994a338 268 ld r10,TI_FLAGS(r10)
d14299de 269 b .Lsyscall_dotrace_cont
9994a338 270
401d1f02
DW
271syscall_enosys:
272 li r3,-ENOSYS
273 b syscall_exit
274
275syscall_exit_work:
ac1dc365
AB
276#ifdef CONFIG_PPC_BOOK3S
277 mtmsrd r10,1 /* Restore RI */
278#endif
401d1f02
DW
279 /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
280 If TIF_NOERROR is set, just save r3 as it is. */
281
282 andi. r0,r9,_TIF_RESTOREALL
1bd79336
PM
283 beq+ 0f
284 REST_NVGPRS(r1)
285 b 2f
2860: cmpld r3,r11 /* r10 is -LAST_ERRNO */
401d1f02
DW
287 blt+ 1f
288 andi. r0,r9,_TIF_NOERROR
289 bne- 1f
290 ld r5,_CCR(r1)
291 neg r3,r3
292 oris r5,r5,0x1000 /* Set SO bit in CR */
293 std r5,_CCR(r1)
2941: std r3,GPR3(r1)
2952: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
296 beq 4f
297
1bd79336 298 /* Clear per-syscall TIF flags if any are set. */
401d1f02
DW
299
300 li r11,_TIF_PERSYSCALL_MASK
301 addi r12,r12,TI_FLAGS
3023: ldarx r10,0,r12
303 andc r10,r10,r11
304 stdcx. r10,0,r12
305 bne- 3b
306 subi r12,r12,TI_FLAGS
1bd79336
PM
307
3084: /* Anything else left to do? */
05e38e5d 309 SET_DEFAULT_THREAD_PPR(r3, r10) /* Set thread.ppr = 3 */
1bd79336 310 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
401d1f02
DW
311 beq .ret_from_except_lite
312
313 /* Re-enable interrupts */
2d27cfd3
BH
314#ifdef CONFIG_PPC_BOOK3E
315 wrteei 1
316#else
1421ae0b 317 ld r10,PACAKMSR(r13)
401d1f02
DW
318 ori r10,r10,MSR_EE
319 mtmsrd r10,1
2d27cfd3 320#endif /* CONFIG_PPC_BOOK3E */
401d1f02 321
1bd79336 322 bl .save_nvgprs
9994a338
PM
323 addi r3,r1,STACK_FRAME_OVERHEAD
324 bl .do_syscall_trace_leave
1bd79336 325 b .ret_from_except
9994a338
PM
326
327/* Save non-volatile GPRs, if not already saved. */
328_GLOBAL(save_nvgprs)
329 ld r11,_TRAP(r1)
330 andi. r0,r11,1
331 beqlr-
332 SAVE_NVGPRS(r1)
333 clrrdi r0,r11,1
334 std r0,_TRAP(r1)
335 blr
336
401d1f02 337
9994a338
PM
338/*
339 * The sigsuspend and rt_sigsuspend system calls can call do_signal
340 * and thus put the process into the stopped state where we might
341 * want to examine its user state with ptrace. Therefore we need
342 * to save all the nonvolatile registers (r14 - r31) before calling
343 * the C code. Similarly, fork, vfork and clone need the full
344 * register state on the stack so that it can be copied to the child.
345 */
9994a338
PM
346
347_GLOBAL(ppc_fork)
348 bl .save_nvgprs
349 bl .sys_fork
350 b syscall_exit
351
352_GLOBAL(ppc_vfork)
353 bl .save_nvgprs
354 bl .sys_vfork
355 b syscall_exit
356
357_GLOBAL(ppc_clone)
358 bl .save_nvgprs
359 bl .sys_clone
360 b syscall_exit
361
1bd79336
PM
362_GLOBAL(ppc32_swapcontext)
363 bl .save_nvgprs
364 bl .compat_sys_swapcontext
365 b syscall_exit
366
367_GLOBAL(ppc64_swapcontext)
368 bl .save_nvgprs
369 bl .sys_swapcontext
370 b syscall_exit
371
9994a338
PM
372_GLOBAL(ret_from_fork)
373 bl .schedule_tail
374 REST_NVGPRS(r1)
375 li r3,0
376 b syscall_exit
377
58254e10
AV
378_GLOBAL(ret_from_kernel_thread)
379 bl .schedule_tail
380 REST_NVGPRS(r1)
53b50f94 381 ld r14, 0(r14)
58254e10
AV
382 mtlr r14
383 mr r3,r15
384 blrl
385 li r3,0
be6abfa7
AV
386 b syscall_exit
387
71433285
AB
388 .section ".toc","aw"
389DSCR_DEFAULT:
390 .tc dscr_default[TC],dscr_default
391
392 .section ".text"
393
9994a338
PM
394/*
395 * This routine switches between two different tasks. The process
396 * state of one is saved on its kernel stack. Then the state
397 * of the other is restored from its kernel stack. The memory
398 * management hardware is updated to the second process's state.
399 * Finally, we can return to the second process, via ret_from_except.
400 * On entry, r3 points to the THREAD for the current task, r4
401 * points to the THREAD for the new task.
402 *
403 * Note: there are two ways to get to the "going out" portion
404 * of this code; either by coming in via the entry (_switch)
405 * or via "fork" which must set up an environment equivalent
406 * to the "_switch" path. If you change this you'll have to change
407 * the fork code also.
408 *
409 * The code which creates the new task context is in 'copy_thread'
2ef9481e 410 * in arch/powerpc/kernel/process.c
9994a338
PM
411 */
412 .align 7
413_GLOBAL(_switch)
414 mflr r0
415 std r0,16(r1)
416 stdu r1,-SWITCH_FRAME_SIZE(r1)
417 /* r3-r13 are caller saved -- Cort */
418 SAVE_8GPRS(14, r1)
419 SAVE_10GPRS(22, r1)
420 mflr r20 /* Return to switch caller */
421 mfmsr r22
422 li r0, MSR_FP
ce48b210
MN
423#ifdef CONFIG_VSX
424BEGIN_FTR_SECTION
425 oris r0,r0,MSR_VSX@h /* Disable VSX */
426END_FTR_SECTION_IFSET(CPU_FTR_VSX)
427#endif /* CONFIG_VSX */
9994a338
PM
428#ifdef CONFIG_ALTIVEC
429BEGIN_FTR_SECTION
430 oris r0,r0,MSR_VEC@h /* Disable altivec */
431 mfspr r24,SPRN_VRSAVE /* save vrsave register value */
432 std r24,THREAD_VRSAVE(r3)
433END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
434#endif /* CONFIG_ALTIVEC */
efcac658
AK
435#ifdef CONFIG_PPC64
436BEGIN_FTR_SECTION
437 mfspr r25,SPRN_DSCR
438 std r25,THREAD_DSCR(r3)
439END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
440#endif
9994a338
PM
441 and. r0,r0,r22
442 beq+ 1f
443 andc r22,r22,r0
2d27cfd3 444 MTMSRD(r22)
9994a338
PM
445 isync
4461: std r20,_NIP(r1)
447 mfcr r23
448 std r23,_CCR(r1)
449 std r1,KSP(r3) /* Set old stack pointer */
450
2468dcf6
IM
451#ifdef CONFIG_PPC_BOOK3S_64
452BEGIN_FTR_SECTION
9353374b
ME
453 /* Event based branch registers */
454 mfspr r0, SPRN_BESCR
455 std r0, THREAD_BESCR(r3)
456 mfspr r0, SPRN_EBBHR
457 std r0, THREAD_EBBHR(r3)
458 mfspr r0, SPRN_EBBRR
459 std r0, THREAD_EBBRR(r3)
1de2bd4e 460END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2468dcf6
IM
461#endif
462
9994a338
PM
463#ifdef CONFIG_SMP
464 /* We need a sync somewhere here to make sure that if the
465 * previous task gets rescheduled on another CPU, it sees all
466 * stores it has performed on this one.
467 */
468 sync
469#endif /* CONFIG_SMP */
470
f89451fb
AB
471 /*
472 * If we optimise away the clear of the reservation in system
473 * calls because we know the CPU tracks the address of the
474 * reservation, then we need to clear it here to cover the
475 * case that the kernel context switch path has no larx
476 * instructions.
477 */
478BEGIN_FTR_SECTION
479 ldarx r6,0,r1
480END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
481
a515348f
MN
482#ifdef CONFIG_PPC_BOOK3S
483/* Cancel all explict user streams as they will have no use after context
484 * switch and will stop the HW from creating streams itself
485 */
486 DCBT_STOP_ALL_STREAM_IDS(r6)
487#endif
488
9994a338
PM
489 addi r6,r4,-THREAD /* Convert THREAD to 'current' */
490 std r6,PACACURRENT(r13) /* Set new 'current' */
491
492 ld r8,KSP(r4) /* new stack pointer */
2d27cfd3 493#ifdef CONFIG_PPC_BOOK3S
1189be65 494BEGIN_FTR_SECTION
c230328d 495 BEGIN_FTR_SECTION_NESTED(95)
9994a338
PM
496 clrrdi r6,r8,28 /* get its ESID */
497 clrrdi r9,r1,28 /* get current sp ESID */
c230328d 498 FTR_SECTION_ELSE_NESTED(95)
1189be65
PM
499 clrrdi r6,r8,40 /* get its 1T ESID */
500 clrrdi r9,r1,40 /* get current sp 1T ESID */
44ae3ab3 501 ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95)
c230328d
ME
502FTR_SECTION_ELSE
503 b 2f
44ae3ab3 504ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB)
9994a338
PM
505 clrldi. r0,r6,2 /* is new ESID c00000000? */
506 cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
507 cror eq,4*cr1+eq,eq
508 beq 2f /* if yes, don't slbie it */
509
510 /* Bolt in the new stack SLB entry */
511 ld r7,KSP_VSID(r4) /* Get new stack's VSID */
512 oris r0,r6,(SLB_ESID_V)@h
513 ori r0,r0,(SLB_NUM_BOLTED-1)@l
1189be65
PM
514BEGIN_FTR_SECTION
515 li r9,MMU_SEGSIZE_1T /* insert B field */
516 oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
517 rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
44ae3ab3 518END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
2f6093c8 519
00efee7d
MN
520 /* Update the last bolted SLB. No write barriers are needed
521 * here, provided we only update the current CPU's SLB shadow
522 * buffer.
523 */
2f6093c8 524 ld r9,PACA_SLBSHADOWPTR(r13)
11a27ad7 525 li r12,0
7ffcf8ec
AB
526 std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
527 li r12,SLBSHADOW_STACKVSID
528 STDX_BE r7,r12,r9 /* Save VSID */
529 li r12,SLBSHADOW_STACKESID
530 STDX_BE r0,r12,r9 /* Save ESID */
2f6093c8 531
44ae3ab3 532 /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
f66bce5e
OJ
533 * we have 1TB segments, the only CPUs known to have the errata
534 * only support less than 1TB of system memory and we'll never
535 * actually hit this code path.
536 */
537
9994a338
PM
538 slbie r6
539 slbie r6 /* Workaround POWER5 < DD2.1 issue */
540 slbmte r7,r0
541 isync
9994a338 5422:
2d27cfd3
BH
543#endif /* !CONFIG_PPC_BOOK3S */
544
9778b696 545 CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
9994a338
PM
546 /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
547 because we don't need to leave the 288-byte ABI gap at the
548 top of the kernel stack. */
549 addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
550
551 mr r1,r8 /* start using new stack pointer */
552 std r7,PACAKSAVE(r13)
553
2468dcf6
IM
554#ifdef CONFIG_PPC_BOOK3S_64
555BEGIN_FTR_SECTION
9353374b
ME
556 /* Event based branch registers */
557 ld r0, THREAD_BESCR(r4)
558 mtspr SPRN_BESCR, r0
559 ld r0, THREAD_EBBHR(r4)
560 mtspr SPRN_EBBHR, r0
561 ld r0, THREAD_EBBRR(r4)
562 mtspr SPRN_EBBRR, r0
563
2468dcf6
IM
564 ld r0,THREAD_TAR(r4)
565 mtspr SPRN_TAR,r0
1de2bd4e 566END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2468dcf6
IM
567#endif
568
9994a338
PM
569#ifdef CONFIG_ALTIVEC
570BEGIN_FTR_SECTION
571 ld r0,THREAD_VRSAVE(r4)
572 mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
573END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
574#endif /* CONFIG_ALTIVEC */
efcac658
AK
575#ifdef CONFIG_PPC64
576BEGIN_FTR_SECTION
71433285
AB
577 lwz r6,THREAD_DSCR_INHERIT(r4)
578 ld r7,DSCR_DEFAULT@toc(2)
efcac658 579 ld r0,THREAD_DSCR(r4)
71433285
AB
580 cmpwi r6,0
581 bne 1f
582 ld r0,0(r7)
2517617e 5831:
bc683a7e
MN
584BEGIN_FTR_SECTION_NESTED(70)
585 mfspr r8, SPRN_FSCR
586 rldimi r8, r6, FSCR_DSCR_LG, (63 - FSCR_DSCR_LG)
587 mtspr SPRN_FSCR, r8
588END_FTR_SECTION_NESTED(CPU_FTR_ARCH_207S, CPU_FTR_ARCH_207S, 70)
589 cmpd r0,r25
71433285 590 beq 2f
efcac658 591 mtspr SPRN_DSCR,r0
71433285 5922:
efcac658
AK
593END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
594#endif
9994a338 595
71433285
AB
596 ld r6,_CCR(r1)
597 mtcrf 0xFF,r6
598
9994a338
PM
599 /* r3-r13 are destroyed -- Cort */
600 REST_8GPRS(14, r1)
601 REST_10GPRS(22, r1)
602
603 /* convert old thread to its task_struct for return value */
604 addi r3,r3,-THREAD
605 ld r7,_NIP(r1) /* Return to _switch caller in new task */
606 mtlr r7
607 addi r1,r1,SWITCH_FRAME_SIZE
608 blr
609
610 .align 7
611_GLOBAL(ret_from_except)
612 ld r11,_TRAP(r1)
613 andi. r0,r11,1
614 bne .ret_from_except_lite
615 REST_NVGPRS(r1)
616
617_GLOBAL(ret_from_except_lite)
618 /*
619 * Disable interrupts so that current_thread_info()->flags
620 * can't change between when we test it and when we return
621 * from the interrupt.
622 */
2d27cfd3
BH
623#ifdef CONFIG_PPC_BOOK3E
624 wrteei 0
625#else
d9ada91a
BH
626 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
627 mtmsrd r10,1 /* Update machine state */
2d27cfd3 628#endif /* CONFIG_PPC_BOOK3E */
9994a338 629
9778b696 630 CURRENT_THREAD_INFO(r9, r1)
9994a338 631 ld r3,_MSR(r1)
13d543cd
BB
632#ifdef CONFIG_PPC_BOOK3E
633 ld r10,PACACURRENT(r13)
634#endif /* CONFIG_PPC_BOOK3E */
9994a338 635 ld r4,TI_FLAGS(r9)
9994a338 636 andi. r3,r3,MSR_PR
c58ce2b1 637 beq resume_kernel
13d543cd
BB
638#ifdef CONFIG_PPC_BOOK3E
639 lwz r3,(THREAD+THREAD_DBCR0)(r10)
640#endif /* CONFIG_PPC_BOOK3E */
9994a338
PM
641
642 /* Check current_thread_info()->flags */
c58ce2b1 643 andi. r0,r4,_TIF_USER_WORK_MASK
13d543cd
BB
644#ifdef CONFIG_PPC_BOOK3E
645 bne 1f
646 /*
647 * Check to see if the dbcr0 register is set up to debug.
648 * Use the internal debug mode bit to do this.
649 */
650 andis. r0,r3,DBCR0_IDM@h
c58ce2b1 651 beq restore
13d543cd
BB
652 mfmsr r0
653 rlwinm r0,r0,0,~MSR_DE /* Clear MSR.DE */
654 mtmsr r0
655 mtspr SPRN_DBCR0,r3
656 li r10, -1
657 mtspr SPRN_DBSR,r10
658 b restore
659#else
660 beq restore
661#endif
6621: andi. r0,r4,_TIF_NEED_RESCHED
663 beq 2f
c58ce2b1 664 bl .restore_interrupts
5d1c5745 665 SCHEDULE_USER
c58ce2b1
TC
666 b .ret_from_except_lite
667
13d543cd 6682: bl .save_nvgprs
c58ce2b1
TC
669 bl .restore_interrupts
670 addi r3,r1,STACK_FRAME_OVERHEAD
671 bl .do_notify_resume
672 b .ret_from_except
673
674resume_kernel:
a9c4e541
TC
675 /* check current_thread_info, _TIF_EMULATE_STACK_STORE */
676 CURRENT_THREAD_INFO(r9, r1)
677 ld r8,TI_FLAGS(r9)
678 andis. r8,r8,_TIF_EMULATE_STACK_STORE@h
679 beq+ 1f
680
681 addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */
682
683 lwz r3,GPR1(r1)
684 subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */
685 mr r4,r1 /* src: current exception frame */
686 mr r1,r3 /* Reroute the trampoline frame to r1 */
687
688 /* Copy from the original to the trampoline. */
689 li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */
690 li r6,0 /* start offset: 0 */
691 mtctr r5
6922: ldx r0,r6,r4
693 stdx r0,r6,r3
694 addi r6,r6,8
695 bdnz 2b
696
697 /* Do real store operation to complete stwu */
698 lwz r5,GPR1(r1)
699 std r8,0(r5)
700
701 /* Clear _TIF_EMULATE_STACK_STORE flag */
702 lis r11,_TIF_EMULATE_STACK_STORE@h
703 addi r5,r9,TI_FLAGS
d8b92292 7040: ldarx r4,0,r5
a9c4e541
TC
705 andc r4,r4,r11
706 stdcx. r4,0,r5
707 bne- 0b
7081:
709
c58ce2b1
TC
710#ifdef CONFIG_PREEMPT
711 /* Check if we need to preempt */
712 andi. r0,r4,_TIF_NEED_RESCHED
713 beq+ restore
714 /* Check that preempt_count() == 0 and interrupts are enabled */
715 lwz r8,TI_PREEMPT(r9)
716 cmpwi cr1,r8,0
717 ld r0,SOFTE(r1)
718 cmpdi r0,0
719 crandc eq,cr1*4+eq,eq
720 bne restore
721
722 /*
723 * Here we are preempting the current task. We want to make
de021bb7 724 * sure we are soft-disabled first and reconcile irq state.
c58ce2b1 725 */
de021bb7 726 RECONCILE_IRQ_STATE(r3,r4)
c58ce2b1
TC
7271: bl .preempt_schedule_irq
728
729 /* Re-test flags and eventually loop */
9778b696 730 CURRENT_THREAD_INFO(r9, r1)
9994a338 731 ld r4,TI_FLAGS(r9)
c58ce2b1
TC
732 andi. r0,r4,_TIF_NEED_RESCHED
733 bne 1b
572177d7
TC
734
735 /*
736 * arch_local_irq_restore() from preempt_schedule_irq above may
737 * enable hard interrupt but we really should disable interrupts
738 * when we return from the interrupt, and so that we don't get
739 * interrupted after loading SRR0/1.
740 */
741#ifdef CONFIG_PPC_BOOK3E
742 wrteei 0
743#else
744 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
745 mtmsrd r10,1 /* Update machine state */
746#endif /* CONFIG_PPC_BOOK3E */
c58ce2b1 747#endif /* CONFIG_PREEMPT */
9994a338 748
7230c564
BH
749 .globl fast_exc_return_irq
750fast_exc_return_irq:
9994a338 751restore:
7230c564 752 /*
7c0482e3
BH
753 * This is the main kernel exit path. First we check if we
754 * are about to re-enable interrupts
7230c564 755 */
01f3880d 756 ld r5,SOFTE(r1)
7230c564 757 lbz r6,PACASOFTIRQEN(r13)
7c0482e3
BH
758 cmpwi cr0,r5,0
759 beq restore_irq_off
7230c564 760
7c0482e3
BH
761 /* We are enabling, were we already enabled ? Yes, just return */
762 cmpwi cr0,r6,1
763 beq cr0,do_restore
9994a338 764
7c0482e3 765 /*
7230c564
BH
766 * We are about to soft-enable interrupts (we are hard disabled
767 * at this point). We check if there's anything that needs to
768 * be replayed first.
769 */
770 lbz r0,PACAIRQHAPPENED(r13)
771 cmpwi cr0,r0,0
772 bne- restore_check_irq_replay
e56a6e20 773
7230c564
BH
774 /*
775 * Get here when nothing happened while soft-disabled, just
776 * soft-enable and move-on. We will hard-enable as a side
777 * effect of rfi
778 */
779restore_no_replay:
780 TRACE_ENABLE_INTS
781 li r0,1
782 stb r0,PACASOFTIRQEN(r13);
783
784 /*
785 * Final return path. BookE is handled in a different file
786 */
7c0482e3 787do_restore:
2d27cfd3
BH
788#ifdef CONFIG_PPC_BOOK3E
789 b .exception_return_book3e
790#else
7230c564
BH
791 /*
792 * Clear the reservation. If we know the CPU tracks the address of
793 * the reservation then we can potentially save some cycles and use
794 * a larx. On POWER6 and POWER7 this is significantly faster.
795 */
796BEGIN_FTR_SECTION
797 stdcx. r0,0,r1 /* to clear the reservation */
798FTR_SECTION_ELSE
799 ldarx r4,0,r1
800ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
801
802 /*
803 * Some code path such as load_up_fpu or altivec return directly
804 * here. They run entirely hard disabled and do not alter the
805 * interrupt state. They also don't use lwarx/stwcx. and thus
806 * are known not to leave dangling reservations.
807 */
808 .globl fast_exception_return
809fast_exception_return:
810 ld r3,_MSR(r1)
e56a6e20
PM
811 ld r4,_CTR(r1)
812 ld r0,_LINK(r1)
813 mtctr r4
814 mtlr r0
815 ld r4,_XER(r1)
816 mtspr SPRN_XER,r4
817
818 REST_8GPRS(5, r1)
819
9994a338
PM
820 andi. r0,r3,MSR_RI
821 beq- unrecov_restore
822
e56a6e20
PM
823 /*
824 * Clear RI before restoring r13. If we are returning to
825 * userspace and we take an exception after restoring r13,
826 * we end up corrupting the userspace r13 value.
827 */
d9ada91a
BH
828 ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
829 andc r4,r4,r0 /* r0 contains MSR_RI here */
e56a6e20 830 mtmsrd r4,1
9994a338 831
afc07701
MN
832#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
833 /* TM debug */
834 std r3, PACATMSCRATCH(r13) /* Stash returned-to MSR */
835#endif
9994a338
PM
836 /*
837 * r13 is our per cpu area, only restore it if we are returning to
7230c564
BH
838 * userspace the value stored in the stack frame may belong to
839 * another CPU.
9994a338 840 */
e56a6e20 841 andi. r0,r3,MSR_PR
9994a338 842 beq 1f
e56a6e20 843 ACCOUNT_CPU_USER_EXIT(r2, r4)
44e9309f 844 RESTORE_PPR(r2, r4)
9994a338
PM
845 REST_GPR(13, r1)
8461:
e56a6e20 847 mtspr SPRN_SRR1,r3
9994a338
PM
848
849 ld r2,_CCR(r1)
850 mtcrf 0xFF,r2
851 ld r2,_NIP(r1)
852 mtspr SPRN_SRR0,r2
853
854 ld r0,GPR0(r1)
855 ld r2,GPR2(r1)
856 ld r3,GPR3(r1)
857 ld r4,GPR4(r1)
858 ld r1,GPR1(r1)
859
860 rfid
861 b . /* prevent speculative execution */
862
2d27cfd3
BH
863#endif /* CONFIG_PPC_BOOK3E */
864
7c0482e3
BH
865 /*
866 * We are returning to a context with interrupts soft disabled.
867 *
868 * However, we may also about to hard enable, so we need to
869 * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
870 * or that bit can get out of sync and bad things will happen
871 */
872restore_irq_off:
873 ld r3,_MSR(r1)
874 lbz r7,PACAIRQHAPPENED(r13)
875 andi. r0,r3,MSR_EE
876 beq 1f
877 rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
878 stb r7,PACAIRQHAPPENED(r13)
8791: li r0,0
880 stb r0,PACASOFTIRQEN(r13);
881 TRACE_DISABLE_INTS
882 b do_restore
883
7230c564
BH
884 /*
885 * Something did happen, check if a re-emit is needed
886 * (this also clears paca->irq_happened)
887 */
888restore_check_irq_replay:
889 /* XXX: We could implement a fast path here where we check
890 * for irq_happened being just 0x01, in which case we can
891 * clear it and return. That means that we would potentially
892 * miss a decrementer having wrapped all the way around.
893 *
894 * Still, this might be useful for things like hash_page
895 */
896 bl .__check_irq_replay
897 cmpwi cr0,r3,0
898 beq restore_no_replay
899
900 /*
901 * We need to re-emit an interrupt. We do so by re-using our
902 * existing exception frame. We first change the trap value,
903 * but we need to ensure we preserve the low nibble of it
904 */
905 ld r4,_TRAP(r1)
906 clrldi r4,r4,60
907 or r4,r4,r3
908 std r4,_TRAP(r1)
909
910 /*
911 * Then find the right handler and call it. Interrupts are
912 * still soft-disabled and we keep them that way.
913 */
914 cmpwi cr0,r3,0x500
915 bne 1f
916 addi r3,r1,STACK_FRAME_OVERHEAD;
917 bl .do_IRQ
918 b .ret_from_except
9191: cmpwi cr0,r3,0x900
920 bne 1f
921 addi r3,r1,STACK_FRAME_OVERHEAD;
922 bl .timer_interrupt
923 b .ret_from_except
fe9e1d54
IM
924#ifdef CONFIG_PPC_DOORBELL
9251:
7230c564 926#ifdef CONFIG_PPC_BOOK3E
fe9e1d54
IM
927 cmpwi cr0,r3,0x280
928#else
929 BEGIN_FTR_SECTION
930 cmpwi cr0,r3,0xe80
931 FTR_SECTION_ELSE
932 cmpwi cr0,r3,0xa00
933 ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
934#endif /* CONFIG_PPC_BOOK3E */
7230c564
BH
935 bne 1f
936 addi r3,r1,STACK_FRAME_OVERHEAD;
937 bl .doorbell_exception
938 b .ret_from_except
fe9e1d54 939#endif /* CONFIG_PPC_DOORBELL */
7230c564
BH
9401: b .ret_from_except /* What else to do here ? */
941
9994a338
PM
942unrecov_restore:
943 addi r3,r1,STACK_FRAME_OVERHEAD
944 bl .unrecoverable_exception
945 b unrecov_restore
946
947#ifdef CONFIG_PPC_RTAS
948/*
949 * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
950 * called with the MMU off.
951 *
952 * In addition, we need to be in 32b mode, at least for now.
953 *
954 * Note: r3 is an input parameter to rtas, so don't trash it...
955 */
956_GLOBAL(enter_rtas)
957 mflr r0
958 std r0,16(r1)
959 stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
960
961 /* Because RTAS is running in 32b mode, it clobbers the high order half
962 * of all registers that it saves. We therefore save those registers
963 * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
964 */
965 SAVE_GPR(2, r1) /* Save the TOC */
966 SAVE_GPR(13, r1) /* Save paca */
967 SAVE_8GPRS(14, r1) /* Save the non-volatiles */
968 SAVE_10GPRS(22, r1) /* ditto */
969
970 mfcr r4
971 std r4,_CCR(r1)
972 mfctr r5
973 std r5,_CTR(r1)
974 mfspr r6,SPRN_XER
975 std r6,_XER(r1)
976 mfdar r7
977 std r7,_DAR(r1)
978 mfdsisr r8
979 std r8,_DSISR(r1)
9994a338 980
9fe901d1
MK
981 /* Temporary workaround to clear CR until RTAS can be modified to
982 * ignore all bits.
983 */
984 li r0,0
985 mtcr r0
986
007d88d0 987#ifdef CONFIG_BUG
9994a338
PM
988 /* There is no way it is acceptable to get here with interrupts enabled,
989 * check it with the asm equivalent of WARN_ON
990 */
d04c56f7 991 lbz r0,PACASOFTIRQEN(r13)
9994a338 9921: tdnei r0,0
007d88d0
DW
993 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
994#endif
995
d04c56f7
PM
996 /* Hard-disable interrupts */
997 mfmsr r6
998 rldicl r7,r6,48,1
999 rotldi r7,r7,16
1000 mtmsrd r7,1
1001
9994a338
PM
1002 /* Unfortunately, the stack pointer and the MSR are also clobbered,
1003 * so they are saved in the PACA which allows us to restore
1004 * our original state after RTAS returns.
1005 */
1006 std r1,PACAR1(r13)
1007 std r6,PACASAVEDMSR(r13)
1008
1009 /* Setup our real return addr */
e58c3495
DG
1010 LOAD_REG_ADDR(r4,.rtas_return_loc)
1011 clrldi r4,r4,2 /* convert to realmode address */
9994a338
PM
1012 mtlr r4
1013
1014 li r0,0
1015 ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
1016 andc r0,r6,r0
1017
1018 li r9,1
1019 rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
5c0484e2 1020 ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI|MSR_LE
9994a338 1021 andc r6,r0,r9
9994a338
PM
1022 sync /* disable interrupts so SRR0/1 */
1023 mtmsrd r0 /* don't get trashed */
1024
e58c3495 1025 LOAD_REG_ADDR(r4, rtas)
9994a338
PM
1026 ld r5,RTASENTRY(r4) /* get the rtas->entry value */
1027 ld r4,RTASBASE(r4) /* get the rtas->base value */
1028
1029 mtspr SPRN_SRR0,r5
1030 mtspr SPRN_SRR1,r6
1031 rfid
1032 b . /* prevent speculative execution */
1033
1034_STATIC(rtas_return_loc)
5c0484e2
BH
1035 FIXUP_ENDIAN
1036
9994a338 1037 /* relocation is off at this point */
2dd60d79 1038 GET_PACA(r4)
e58c3495 1039 clrldi r4,r4,2 /* convert to realmode address */
9994a338 1040
e31aa453
PM
1041 bcl 20,31,$+4
10420: mflr r3
1043 ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
1044
9994a338
PM
1045 mfmsr r6
1046 li r0,MSR_RI
1047 andc r6,r6,r0
1048 sync
1049 mtmsrd r6
1050
1051 ld r1,PACAR1(r4) /* Restore our SP */
9994a338
PM
1052 ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
1053
1054 mtspr SPRN_SRR0,r3
1055 mtspr SPRN_SRR1,r4
1056 rfid
1057 b . /* prevent speculative execution */
1058
e31aa453
PM
1059 .align 3
10601: .llong .rtas_restore_regs
1061
9994a338
PM
1062_STATIC(rtas_restore_regs)
1063 /* relocation is on at this point */
1064 REST_GPR(2, r1) /* Restore the TOC */
1065 REST_GPR(13, r1) /* Restore paca */
1066 REST_8GPRS(14, r1) /* Restore the non-volatiles */
1067 REST_10GPRS(22, r1) /* ditto */
1068
2dd60d79 1069 GET_PACA(r13)
9994a338
PM
1070
1071 ld r4,_CCR(r1)
1072 mtcr r4
1073 ld r5,_CTR(r1)
1074 mtctr r5
1075 ld r6,_XER(r1)
1076 mtspr SPRN_XER,r6
1077 ld r7,_DAR(r1)
1078 mtdar r7
1079 ld r8,_DSISR(r1)
1080 mtdsisr r8
9994a338
PM
1081
1082 addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
1083 ld r0,16(r1) /* get return address */
1084
1085 mtlr r0
1086 blr /* return to caller */
1087
1088#endif /* CONFIG_PPC_RTAS */
1089
9994a338
PM
1090_GLOBAL(enter_prom)
1091 mflr r0
1092 std r0,16(r1)
1093 stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
1094
1095 /* Because PROM is running in 32b mode, it clobbers the high order half
1096 * of all registers that it saves. We therefore save those registers
1097 * PROM might touch to the stack. (r0, r3-r13 are caller saved)
1098 */
6c171994 1099 SAVE_GPR(2, r1)
9994a338
PM
1100 SAVE_GPR(13, r1)
1101 SAVE_8GPRS(14, r1)
1102 SAVE_10GPRS(22, r1)
6c171994 1103 mfcr r10
9994a338 1104 mfmsr r11
6c171994 1105 std r10,_CCR(r1)
9994a338
PM
1106 std r11,_MSR(r1)
1107
5c0484e2
BH
1108 /* Put PROM address in SRR0 */
1109 mtsrr0 r4
1110
1111 /* Setup our trampoline return addr in LR */
1112 bcl 20,31,$+4
11130: mflr r4
1114 addi r4,r4,(1f - 0b)
1115 mtlr r4
9994a338 1116
5c0484e2 1117 /* Prepare a 32-bit mode big endian MSR
9994a338 1118 */
2d27cfd3
BH
1119#ifdef CONFIG_PPC_BOOK3E
1120 rlwinm r11,r11,0,1,31
5c0484e2
BH
1121 mtsrr1 r11
1122 rfi
2d27cfd3 1123#else /* CONFIG_PPC_BOOK3E */
5c0484e2
BH
1124 LOAD_REG_IMMEDIATE(r12, MSR_SF | MSR_ISF | MSR_LE)
1125 andc r11,r11,r12
1126 mtsrr1 r11
1127 rfid
2d27cfd3 1128#endif /* CONFIG_PPC_BOOK3E */
9994a338 1129
5c0484e2
BH
11301: /* Return from OF */
1131 FIXUP_ENDIAN
9994a338
PM
1132
1133 /* Just make sure that r1 top 32 bits didn't get
1134 * corrupt by OF
1135 */
1136 rldicl r1,r1,0,32
1137
1138 /* Restore the MSR (back to 64 bits) */
1139 ld r0,_MSR(r1)
6c171994 1140 MTMSRD(r0)
9994a338
PM
1141 isync
1142
1143 /* Restore other registers */
1144 REST_GPR(2, r1)
1145 REST_GPR(13, r1)
1146 REST_8GPRS(14, r1)
1147 REST_10GPRS(22, r1)
1148 ld r4,_CCR(r1)
1149 mtcr r4
9994a338
PM
1150
1151 addi r1,r1,PROM_FRAME_SIZE
1152 ld r0,16(r1)
1153 mtlr r0
1154 blr
4e491d14 1155
606576ce 1156#ifdef CONFIG_FUNCTION_TRACER
4e491d14
SR
1157#ifdef CONFIG_DYNAMIC_FTRACE
1158_GLOBAL(mcount)
1159_GLOBAL(_mcount)
4e491d14
SR
1160 blr
1161
1162_GLOBAL(ftrace_caller)
1163 /* Taken from output of objdump from lib64/glibc */
1164 mflr r3
1165 ld r11, 0(r1)
1166 stdu r1, -112(r1)
1167 std r3, 128(r1)
1168 ld r4, 16(r11)
395a59d0 1169 subi r3, r3, MCOUNT_INSN_SIZE
4e491d14
SR
1170.globl ftrace_call
1171ftrace_call:
1172 bl ftrace_stub
1173 nop
46542888
SR
1174#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1175.globl ftrace_graph_call
1176ftrace_graph_call:
1177 b ftrace_graph_stub
1178_GLOBAL(ftrace_graph_stub)
1179#endif
4e491d14
SR
1180 ld r0, 128(r1)
1181 mtlr r0
1182 addi r1, r1, 112
1183_GLOBAL(ftrace_stub)
1184 blr
1185#else
1186_GLOBAL(mcount)
1187 blr
1188
1189_GLOBAL(_mcount)
1190 /* Taken from output of objdump from lib64/glibc */
1191 mflr r3
1192 ld r11, 0(r1)
1193 stdu r1, -112(r1)
1194 std r3, 128(r1)
1195 ld r4, 16(r11)
1196
395a59d0 1197 subi r3, r3, MCOUNT_INSN_SIZE
4e491d14
SR
1198 LOAD_REG_ADDR(r5,ftrace_trace_function)
1199 ld r5,0(r5)
1200 ld r5,0(r5)
1201 mtctr r5
1202 bctrl
4e491d14 1203 nop
6794c782
SR
1204
1205
1206#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1207 b ftrace_graph_caller
1208#endif
4e491d14
SR
1209 ld r0, 128(r1)
1210 mtlr r0
1211 addi r1, r1, 112
1212_GLOBAL(ftrace_stub)
1213 blr
1214
6794c782
SR
1215#endif /* CONFIG_DYNAMIC_FTRACE */
1216
1217#ifdef CONFIG_FUNCTION_GRAPH_TRACER
46542888 1218_GLOBAL(ftrace_graph_caller)
6794c782
SR
1219 /* load r4 with local address */
1220 ld r4, 128(r1)
1221 subi r4, r4, MCOUNT_INSN_SIZE
1222
1223 /* get the parent address */
1224 ld r11, 112(r1)
1225 addi r3, r11, 16
1226
1227 bl .prepare_ftrace_return
1228 nop
1229
1230 ld r0, 128(r1)
1231 mtlr r0
1232 addi r1, r1, 112
1233 blr
1234
1235_GLOBAL(return_to_handler)
bb725340
SR
1236 /* need to save return values */
1237 std r4, -24(r1)
1238 std r3, -16(r1)
1239 std r31, -8(r1)
1240 mr r31, r1
1241 stdu r1, -112(r1)
1242
1243 bl .ftrace_return_to_handler
1244 nop
1245
1246 /* return value has real return address */
1247 mtlr r3
1248
1249 ld r1, 0(r1)
1250 ld r4, -24(r1)
1251 ld r3, -16(r1)
1252 ld r31, -8(r1)
1253
1254 /* Jump back to real return address */
1255 blr
1256
1257_GLOBAL(mod_return_to_handler)
6794c782
SR
1258 /* need to save return values */
1259 std r4, -32(r1)
1260 std r3, -24(r1)
1261 /* save TOC */
1262 std r2, -16(r1)
1263 std r31, -8(r1)
1264 mr r31, r1
1265 stdu r1, -112(r1)
1266
bb725340
SR
1267 /*
1268 * We are in a module using the module's TOC.
1269 * Switch to our TOC to run inside the core kernel.
1270 */
be10ab10 1271 ld r2, PACATOC(r13)
6794c782
SR
1272
1273 bl .ftrace_return_to_handler
1274 nop
1275
1276 /* return value has real return address */
1277 mtlr r3
1278
1279 ld r1, 0(r1)
1280 ld r4, -32(r1)
1281 ld r3, -24(r1)
1282 ld r2, -16(r1)
1283 ld r31, -8(r1)
1284
1285 /* Jump back to real return address */
1286 blr
1287#endif /* CONFIG_FUNCTION_GRAPH_TRACER */
1288#endif /* CONFIG_FUNCTION_TRACER */