]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/powerpc/kernel/entry_64.S
powerpc/iommu: Fix comments with it_page_shift
[mirror_ubuntu-artful-kernel.git] / arch / powerpc / kernel / entry_64.S
CommitLineData
9994a338 1/*
9994a338
PM
2 * PowerPC version
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
5 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
6 * Adapted for Power Macintosh by Paul Mackerras.
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
11 *
12 * This file contains the system call entry code, context switch
13 * code, and exception/interrupt return code for PowerPC.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
9994a338
PM
21#include <linux/errno.h>
22#include <asm/unistd.h>
23#include <asm/processor.h>
24#include <asm/page.h>
25#include <asm/mmu.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
29#include <asm/cputable.h>
3f639ee8 30#include <asm/firmware.h>
007d88d0 31#include <asm/bug.h>
ec2b36b9 32#include <asm/ptrace.h>
945feb17 33#include <asm/irqflags.h>
395a59d0 34#include <asm/ftrace.h>
7230c564 35#include <asm/hw_irq.h>
5d1c5745 36#include <asm/context_tracking.h>
9994a338
PM
37
38/*
39 * System calls.
40 */
41 .section ".toc","aw"
c857c43b
AB
42SYS_CALL_TABLE:
43 .tc sys_call_table[TC],sys_call_table
9994a338
PM
44
45/* This value is used to mark exception frames on the stack. */
46exception_marker:
ec2b36b9 47 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
9994a338
PM
48
49 .section ".text"
50 .align 7
51
52#undef SHOW_SYSCALLS
53
54 .globl system_call_common
55system_call_common:
56 andi. r10,r12,MSR_PR
57 mr r10,r1
58 addi r1,r1,-INT_FRAME_SIZE
59 beq- 1f
60 ld r1,PACAKSAVE(r13)
611: std r10,0(r1)
62 std r11,_NIP(r1)
63 std r12,_MSR(r1)
64 std r0,GPR0(r1)
65 std r10,GPR1(r1)
5d75b264 66 beq 2f /* if from kernel mode */
c6622f63 67 ACCOUNT_CPU_USER_ENTRY(r10, r11)
5d75b264 682: std r2,GPR2(r1)
9994a338 69 std r3,GPR3(r1)
fd6c40f3 70 mfcr r2
9994a338
PM
71 std r4,GPR4(r1)
72 std r5,GPR5(r1)
73 std r6,GPR6(r1)
74 std r7,GPR7(r1)
75 std r8,GPR8(r1)
76 li r11,0
77 std r11,GPR9(r1)
78 std r11,GPR10(r1)
79 std r11,GPR11(r1)
80 std r11,GPR12(r1)
823df435 81 std r11,_XER(r1)
82087414 82 std r11,_CTR(r1)
9994a338 83 std r9,GPR13(r1)
9994a338 84 mflr r10
fd6c40f3
AB
85 /*
86 * This clears CR0.SO (bit 28), which is the error indication on
87 * return from this system call.
88 */
89 rldimi r2,r11,28,(63-28)
9994a338 90 li r11,0xc01
9994a338
PM
91 std r10,_LINK(r1)
92 std r11,_TRAP(r1)
9994a338 93 std r3,ORIG_GPR3(r1)
fd6c40f3 94 std r2,_CCR(r1)
9994a338
PM
95 ld r2,PACATOC(r13)
96 addi r9,r1,STACK_FRAME_OVERHEAD
97 ld r11,exception_marker@toc(r2)
98 std r11,-16(r9) /* "regshere" marker */
abf917cd 99#if defined(CONFIG_VIRT_CPU_ACCOUNTING_NATIVE) && defined(CONFIG_PPC_SPLPAR)
cf9efce0
PM
100BEGIN_FW_FTR_SECTION
101 beq 33f
102 /* if from user, see if there are any DTL entries to process */
103 ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
104 ld r11,PACA_DTL_RIDX(r13) /* get log read index */
7ffcf8ec
AB
105 addi r10,r10,LPPACA_DTLIDX
106 LDX_BE r10,0,r10 /* get log write index */
cf9efce0
PM
107 cmpd cr1,r11,r10
108 beq+ cr1,33f
b1576fec 109 bl accumulate_stolen_time
cf9efce0
PM
110 REST_GPR(0,r1)
111 REST_4GPRS(3,r1)
112 REST_2GPRS(7,r1)
113 addi r9,r1,STACK_FRAME_OVERHEAD
11433:
115END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
abf917cd 116#endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE && CONFIG_PPC_SPLPAR */
cf9efce0 117
1421ae0b
BH
118 /*
119 * A syscall should always be called with interrupts enabled
120 * so we just unconditionally hard-enable here. When some kind
121 * of irq tracing is used, we additionally check that condition
122 * is correct
123 */
124#if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
125 lbz r10,PACASOFTIRQEN(r13)
126 xori r10,r10,1
1271: tdnei r10,0
128 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
129#endif
2d27cfd3 130
2d27cfd3
BH
131#ifdef CONFIG_PPC_BOOK3E
132 wrteei 1
133#else
1421ae0b 134 ld r11,PACAKMSR(r13)
9994a338
PM
135 ori r11,r11,MSR_EE
136 mtmsrd r11,1
2d27cfd3 137#endif /* CONFIG_PPC_BOOK3E */
9994a338 138
1421ae0b
BH
139 /* We do need to set SOFTE in the stack frame or the return
140 * from interrupt will be painful
141 */
142 li r10,1
143 std r10,SOFTE(r1)
144
9994a338 145#ifdef SHOW_SYSCALLS
b1576fec 146 bl do_show_syscall
9994a338
PM
147 REST_GPR(0,r1)
148 REST_4GPRS(3,r1)
149 REST_2GPRS(7,r1)
150 addi r9,r1,STACK_FRAME_OVERHEAD
151#endif
9778b696 152 CURRENT_THREAD_INFO(r11, r1)
9994a338 153 ld r10,TI_FLAGS(r11)
9994a338 154 andi. r11,r10,_TIF_SYSCALL_T_OR_A
2540334a 155 bne syscall_dotrace
d14299de 156.Lsyscall_dotrace_cont:
9994a338
PM
157 cmpldi 0,r0,NR_syscalls
158 bge- syscall_enosys
159
160system_call: /* label this so stack traces look sane */
161/*
162 * Need to vector to 32 Bit or default sys_call_table here,
163 * based on caller's run-mode / personality.
164 */
c857c43b 165 ld r11,SYS_CALL_TABLE@toc(2)
9994a338
PM
166 andi. r10,r10,_TIF_32BIT
167 beq 15f
168 addi r11,r11,8 /* use 32-bit syscall entries */
169 clrldi r3,r3,32
170 clrldi r4,r4,32
171 clrldi r5,r5,32
172 clrldi r6,r6,32
173 clrldi r7,r7,32
174 clrldi r8,r8,32
17515:
176 slwi r0,r0,4
cc7efbf9
AB
177 ldx r12,r11,r0 /* Fetch system call handler [ptr] */
178 mtctr r12
9994a338
PM
179 bctrl /* Call handler */
180
181syscall_exit:
401d1f02 182 std r3,RESULT(r1)
9994a338 183#ifdef SHOW_SYSCALLS
b1576fec 184 bl do_show_syscall_exit
401d1f02 185 ld r3,RESULT(r1)
9994a338 186#endif
9778b696 187 CURRENT_THREAD_INFO(r12, r1)
9994a338 188
9994a338 189 ld r8,_MSR(r1)
2d27cfd3
BH
190#ifdef CONFIG_PPC_BOOK3S
191 /* No MSR:RI on BookE */
9994a338
PM
192 andi. r10,r8,MSR_RI
193 beq- unrecov_restore
2d27cfd3 194#endif
1421ae0b
BH
195 /*
196 * Disable interrupts so current_thread_info()->flags can't change,
2d27cfd3
BH
197 * and so that we don't get interrupted after loading SRR0/1.
198 */
199#ifdef CONFIG_PPC_BOOK3E
200 wrteei 0
201#else
1421ae0b 202 ld r10,PACAKMSR(r13)
ac1dc365
AB
203 /*
204 * For performance reasons we clear RI the same time that we
205 * clear EE. We only need to clear RI just before we restore r13
206 * below, but batching it with EE saves us one expensive mtmsrd call.
207 * We have to be careful to restore RI if we branch anywhere from
208 * here (eg syscall_exit_work).
209 */
210 li r9,MSR_RI
211 andc r11,r10,r9
212 mtmsrd r11,1
2d27cfd3
BH
213#endif /* CONFIG_PPC_BOOK3E */
214
9994a338 215 ld r9,TI_FLAGS(r12)
401d1f02 216 li r11,-_LAST_ERRNO
1bd79336 217 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
9994a338 218 bne- syscall_exit_work
401d1f02
DW
219 cmpld r3,r11
220 ld r5,_CCR(r1)
221 bge- syscall_error
d14299de 222.Lsyscall_error_cont:
9994a338 223 ld r7,_NIP(r1)
f89451fb 224BEGIN_FTR_SECTION
9994a338 225 stdcx. r0,0,r1 /* to clear the reservation */
f89451fb 226END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
9994a338
PM
227 andi. r6,r8,MSR_PR
228 ld r4,_LINK(r1)
2d27cfd3 229
c6622f63
PM
230 beq- 1f
231 ACCOUNT_CPU_USER_EXIT(r11, r12)
44e9309f 232 HMT_MEDIUM_LOW_HAS_PPR
c6622f63 233 ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
9994a338 2341: ld r2,GPR2(r1)
9994a338
PM
235 ld r1,GPR1(r1)
236 mtlr r4
237 mtcr r5
238 mtspr SPRN_SRR0,r7
239 mtspr SPRN_SRR1,r8
2d27cfd3 240 RFI
9994a338
PM
241 b . /* prevent speculative execution */
242
401d1f02 243syscall_error:
9994a338 244 oris r5,r5,0x1000 /* Set SO bit in CR */
401d1f02 245 neg r3,r3
9994a338 246 std r5,_CCR(r1)
d14299de 247 b .Lsyscall_error_cont
401d1f02 248
9994a338
PM
249/* Traced system call support */
250syscall_dotrace:
b1576fec 251 bl save_nvgprs
9994a338 252 addi r3,r1,STACK_FRAME_OVERHEAD
b1576fec 253 bl do_syscall_trace_enter
4f72c427
RM
254 /*
255 * Restore argument registers possibly just changed.
256 * We use the return value of do_syscall_trace_enter
257 * for the call number to look up in the table (r0).
258 */
259 mr r0,r3
9994a338
PM
260 ld r3,GPR3(r1)
261 ld r4,GPR4(r1)
262 ld r5,GPR5(r1)
263 ld r6,GPR6(r1)
264 ld r7,GPR7(r1)
265 ld r8,GPR8(r1)
266 addi r9,r1,STACK_FRAME_OVERHEAD
9778b696 267 CURRENT_THREAD_INFO(r10, r1)
9994a338 268 ld r10,TI_FLAGS(r10)
d14299de 269 b .Lsyscall_dotrace_cont
9994a338 270
401d1f02
DW
271syscall_enosys:
272 li r3,-ENOSYS
273 b syscall_exit
274
275syscall_exit_work:
ac1dc365
AB
276#ifdef CONFIG_PPC_BOOK3S
277 mtmsrd r10,1 /* Restore RI */
278#endif
401d1f02
DW
279 /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
280 If TIF_NOERROR is set, just save r3 as it is. */
281
282 andi. r0,r9,_TIF_RESTOREALL
1bd79336
PM
283 beq+ 0f
284 REST_NVGPRS(r1)
285 b 2f
2860: cmpld r3,r11 /* r10 is -LAST_ERRNO */
401d1f02
DW
287 blt+ 1f
288 andi. r0,r9,_TIF_NOERROR
289 bne- 1f
290 ld r5,_CCR(r1)
291 neg r3,r3
292 oris r5,r5,0x1000 /* Set SO bit in CR */
293 std r5,_CCR(r1)
2941: std r3,GPR3(r1)
2952: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
296 beq 4f
297
1bd79336 298 /* Clear per-syscall TIF flags if any are set. */
401d1f02
DW
299
300 li r11,_TIF_PERSYSCALL_MASK
301 addi r12,r12,TI_FLAGS
3023: ldarx r10,0,r12
303 andc r10,r10,r11
304 stdcx. r10,0,r12
305 bne- 3b
306 subi r12,r12,TI_FLAGS
1bd79336
PM
307
3084: /* Anything else left to do? */
05e38e5d 309 SET_DEFAULT_THREAD_PPR(r3, r10) /* Set thread.ppr = 3 */
1bd79336 310 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
b1576fec 311 beq ret_from_except_lite
401d1f02
DW
312
313 /* Re-enable interrupts */
2d27cfd3
BH
314#ifdef CONFIG_PPC_BOOK3E
315 wrteei 1
316#else
1421ae0b 317 ld r10,PACAKMSR(r13)
401d1f02
DW
318 ori r10,r10,MSR_EE
319 mtmsrd r10,1
2d27cfd3 320#endif /* CONFIG_PPC_BOOK3E */
401d1f02 321
b1576fec 322 bl save_nvgprs
9994a338 323 addi r3,r1,STACK_FRAME_OVERHEAD
b1576fec
AB
324 bl do_syscall_trace_leave
325 b ret_from_except
9994a338
PM
326
327/* Save non-volatile GPRs, if not already saved. */
328_GLOBAL(save_nvgprs)
329 ld r11,_TRAP(r1)
330 andi. r0,r11,1
331 beqlr-
332 SAVE_NVGPRS(r1)
333 clrrdi r0,r11,1
334 std r0,_TRAP(r1)
335 blr
336
401d1f02 337
9994a338
PM
338/*
339 * The sigsuspend and rt_sigsuspend system calls can call do_signal
340 * and thus put the process into the stopped state where we might
341 * want to examine its user state with ptrace. Therefore we need
342 * to save all the nonvolatile registers (r14 - r31) before calling
343 * the C code. Similarly, fork, vfork and clone need the full
344 * register state on the stack so that it can be copied to the child.
345 */
9994a338
PM
346
347_GLOBAL(ppc_fork)
b1576fec
AB
348 bl save_nvgprs
349 bl sys_fork
9994a338
PM
350 b syscall_exit
351
352_GLOBAL(ppc_vfork)
b1576fec
AB
353 bl save_nvgprs
354 bl sys_vfork
9994a338
PM
355 b syscall_exit
356
357_GLOBAL(ppc_clone)
b1576fec
AB
358 bl save_nvgprs
359 bl sys_clone
9994a338
PM
360 b syscall_exit
361
1bd79336 362_GLOBAL(ppc32_swapcontext)
b1576fec
AB
363 bl save_nvgprs
364 bl compat_sys_swapcontext
1bd79336
PM
365 b syscall_exit
366
367_GLOBAL(ppc64_swapcontext)
b1576fec
AB
368 bl save_nvgprs
369 bl sys_swapcontext
1bd79336
PM
370 b syscall_exit
371
9994a338 372_GLOBAL(ret_from_fork)
b1576fec 373 bl schedule_tail
9994a338
PM
374 REST_NVGPRS(r1)
375 li r3,0
376 b syscall_exit
377
58254e10 378_GLOBAL(ret_from_kernel_thread)
b1576fec 379 bl schedule_tail
58254e10 380 REST_NVGPRS(r1)
58254e10
AV
381 mtlr r14
382 mr r3,r15
7cedd601
AB
383#if defined(_CALL_ELF) && _CALL_ELF == 2
384 mr r12,r14
385#endif
58254e10
AV
386 blrl
387 li r3,0
be6abfa7
AV
388 b syscall_exit
389
9994a338
PM
390/*
391 * This routine switches between two different tasks. The process
392 * state of one is saved on its kernel stack. Then the state
393 * of the other is restored from its kernel stack. The memory
394 * management hardware is updated to the second process's state.
395 * Finally, we can return to the second process, via ret_from_except.
396 * On entry, r3 points to the THREAD for the current task, r4
397 * points to the THREAD for the new task.
398 *
399 * Note: there are two ways to get to the "going out" portion
400 * of this code; either by coming in via the entry (_switch)
401 * or via "fork" which must set up an environment equivalent
402 * to the "_switch" path. If you change this you'll have to change
403 * the fork code also.
404 *
405 * The code which creates the new task context is in 'copy_thread'
2ef9481e 406 * in arch/powerpc/kernel/process.c
9994a338
PM
407 */
408 .align 7
409_GLOBAL(_switch)
410 mflr r0
411 std r0,16(r1)
412 stdu r1,-SWITCH_FRAME_SIZE(r1)
413 /* r3-r13 are caller saved -- Cort */
414 SAVE_8GPRS(14, r1)
415 SAVE_10GPRS(22, r1)
416 mflr r20 /* Return to switch caller */
417 mfmsr r22
418 li r0, MSR_FP
ce48b210
MN
419#ifdef CONFIG_VSX
420BEGIN_FTR_SECTION
421 oris r0,r0,MSR_VSX@h /* Disable VSX */
422END_FTR_SECTION_IFSET(CPU_FTR_VSX)
423#endif /* CONFIG_VSX */
9994a338
PM
424#ifdef CONFIG_ALTIVEC
425BEGIN_FTR_SECTION
426 oris r0,r0,MSR_VEC@h /* Disable altivec */
427 mfspr r24,SPRN_VRSAVE /* save vrsave register value */
428 std r24,THREAD_VRSAVE(r3)
429END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
430#endif /* CONFIG_ALTIVEC */
431 and. r0,r0,r22
432 beq+ 1f
433 andc r22,r22,r0
2d27cfd3 434 MTMSRD(r22)
9994a338
PM
435 isync
4361: std r20,_NIP(r1)
437 mfcr r23
438 std r23,_CCR(r1)
439 std r1,KSP(r3) /* Set old stack pointer */
440
2468dcf6
IM
441#ifdef CONFIG_PPC_BOOK3S_64
442BEGIN_FTR_SECTION
9353374b
ME
443 /* Event based branch registers */
444 mfspr r0, SPRN_BESCR
445 std r0, THREAD_BESCR(r3)
446 mfspr r0, SPRN_EBBHR
447 std r0, THREAD_EBBHR(r3)
448 mfspr r0, SPRN_EBBRR
449 std r0, THREAD_EBBRR(r3)
1de2bd4e 450END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2468dcf6
IM
451#endif
452
9994a338
PM
453#ifdef CONFIG_SMP
454 /* We need a sync somewhere here to make sure that if the
455 * previous task gets rescheduled on another CPU, it sees all
456 * stores it has performed on this one.
457 */
458 sync
459#endif /* CONFIG_SMP */
460
f89451fb
AB
461 /*
462 * If we optimise away the clear of the reservation in system
463 * calls because we know the CPU tracks the address of the
464 * reservation, then we need to clear it here to cover the
465 * case that the kernel context switch path has no larx
466 * instructions.
467 */
468BEGIN_FTR_SECTION
469 ldarx r6,0,r1
470END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
471
a515348f
MN
472#ifdef CONFIG_PPC_BOOK3S
473/* Cancel all explict user streams as they will have no use after context
474 * switch and will stop the HW from creating streams itself
475 */
476 DCBT_STOP_ALL_STREAM_IDS(r6)
477#endif
478
9994a338
PM
479 addi r6,r4,-THREAD /* Convert THREAD to 'current' */
480 std r6,PACACURRENT(r13) /* Set new 'current' */
481
482 ld r8,KSP(r4) /* new stack pointer */
2d27cfd3 483#ifdef CONFIG_PPC_BOOK3S
1189be65 484BEGIN_FTR_SECTION
9994a338
PM
485 clrrdi r6,r8,28 /* get its ESID */
486 clrrdi r9,r1,28 /* get current sp ESID */
13b3d13b 487FTR_SECTION_ELSE
1189be65
PM
488 clrrdi r6,r8,40 /* get its 1T ESID */
489 clrrdi r9,r1,40 /* get current sp 1T ESID */
13b3d13b 490ALT_MMU_FTR_SECTION_END_IFCLR(MMU_FTR_1T_SEGMENT)
9994a338
PM
491 clrldi. r0,r6,2 /* is new ESID c00000000? */
492 cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
493 cror eq,4*cr1+eq,eq
494 beq 2f /* if yes, don't slbie it */
495
496 /* Bolt in the new stack SLB entry */
497 ld r7,KSP_VSID(r4) /* Get new stack's VSID */
498 oris r0,r6,(SLB_ESID_V)@h
499 ori r0,r0,(SLB_NUM_BOLTED-1)@l
1189be65
PM
500BEGIN_FTR_SECTION
501 li r9,MMU_SEGSIZE_1T /* insert B field */
502 oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
503 rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
44ae3ab3 504END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
2f6093c8 505
00efee7d
MN
506 /* Update the last bolted SLB. No write barriers are needed
507 * here, provided we only update the current CPU's SLB shadow
508 * buffer.
509 */
2f6093c8 510 ld r9,PACA_SLBSHADOWPTR(r13)
11a27ad7 511 li r12,0
7ffcf8ec
AB
512 std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
513 li r12,SLBSHADOW_STACKVSID
514 STDX_BE r7,r12,r9 /* Save VSID */
515 li r12,SLBSHADOW_STACKESID
516 STDX_BE r0,r12,r9 /* Save ESID */
2f6093c8 517
44ae3ab3 518 /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
f66bce5e
OJ
519 * we have 1TB segments, the only CPUs known to have the errata
520 * only support less than 1TB of system memory and we'll never
521 * actually hit this code path.
522 */
523
9994a338
PM
524 slbie r6
525 slbie r6 /* Workaround POWER5 < DD2.1 issue */
526 slbmte r7,r0
527 isync
9994a338 5282:
2d27cfd3
BH
529#endif /* !CONFIG_PPC_BOOK3S */
530
9778b696 531 CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
9994a338
PM
532 /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
533 because we don't need to leave the 288-byte ABI gap at the
534 top of the kernel stack. */
535 addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
536
537 mr r1,r8 /* start using new stack pointer */
538 std r7,PACAKSAVE(r13)
539
2468dcf6
IM
540#ifdef CONFIG_PPC_BOOK3S_64
541BEGIN_FTR_SECTION
9353374b
ME
542 /* Event based branch registers */
543 ld r0, THREAD_BESCR(r4)
544 mtspr SPRN_BESCR, r0
545 ld r0, THREAD_EBBHR(r4)
546 mtspr SPRN_EBBHR, r0
547 ld r0, THREAD_EBBRR(r4)
548 mtspr SPRN_EBBRR, r0
549
2468dcf6
IM
550 ld r0,THREAD_TAR(r4)
551 mtspr SPRN_TAR,r0
1de2bd4e 552END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2468dcf6
IM
553#endif
554
9994a338
PM
555#ifdef CONFIG_ALTIVEC
556BEGIN_FTR_SECTION
557 ld r0,THREAD_VRSAVE(r4)
558 mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
559END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
560#endif /* CONFIG_ALTIVEC */
efcac658
AK
561#ifdef CONFIG_PPC64
562BEGIN_FTR_SECTION
71433285 563 lwz r6,THREAD_DSCR_INHERIT(r4)
efcac658 564 ld r0,THREAD_DSCR(r4)
71433285
AB
565 cmpwi r6,0
566 bne 1f
1739ea9e 567 ld r0,PACA_DSCR(r13)
2517617e 5681:
bc683a7e
MN
569BEGIN_FTR_SECTION_NESTED(70)
570 mfspr r8, SPRN_FSCR
571 rldimi r8, r6, FSCR_DSCR_LG, (63 - FSCR_DSCR_LG)
572 mtspr SPRN_FSCR, r8
573END_FTR_SECTION_NESTED(CPU_FTR_ARCH_207S, CPU_FTR_ARCH_207S, 70)
574 cmpd r0,r25
71433285 575 beq 2f
efcac658 576 mtspr SPRN_DSCR,r0
71433285 5772:
efcac658
AK
578END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
579#endif
9994a338 580
71433285
AB
581 ld r6,_CCR(r1)
582 mtcrf 0xFF,r6
583
9994a338
PM
584 /* r3-r13 are destroyed -- Cort */
585 REST_8GPRS(14, r1)
586 REST_10GPRS(22, r1)
587
588 /* convert old thread to its task_struct for return value */
589 addi r3,r3,-THREAD
590 ld r7,_NIP(r1) /* Return to _switch caller in new task */
591 mtlr r7
592 addi r1,r1,SWITCH_FRAME_SIZE
593 blr
594
595 .align 7
596_GLOBAL(ret_from_except)
597 ld r11,_TRAP(r1)
598 andi. r0,r11,1
b1576fec 599 bne ret_from_except_lite
9994a338
PM
600 REST_NVGPRS(r1)
601
602_GLOBAL(ret_from_except_lite)
603 /*
604 * Disable interrupts so that current_thread_info()->flags
605 * can't change between when we test it and when we return
606 * from the interrupt.
607 */
2d27cfd3
BH
608#ifdef CONFIG_PPC_BOOK3E
609 wrteei 0
610#else
d9ada91a
BH
611 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
612 mtmsrd r10,1 /* Update machine state */
2d27cfd3 613#endif /* CONFIG_PPC_BOOK3E */
9994a338 614
9778b696 615 CURRENT_THREAD_INFO(r9, r1)
9994a338 616 ld r3,_MSR(r1)
13d543cd
BB
617#ifdef CONFIG_PPC_BOOK3E
618 ld r10,PACACURRENT(r13)
619#endif /* CONFIG_PPC_BOOK3E */
9994a338 620 ld r4,TI_FLAGS(r9)
9994a338 621 andi. r3,r3,MSR_PR
c58ce2b1 622 beq resume_kernel
13d543cd
BB
623#ifdef CONFIG_PPC_BOOK3E
624 lwz r3,(THREAD+THREAD_DBCR0)(r10)
625#endif /* CONFIG_PPC_BOOK3E */
9994a338
PM
626
627 /* Check current_thread_info()->flags */
c58ce2b1 628 andi. r0,r4,_TIF_USER_WORK_MASK
13d543cd
BB
629#ifdef CONFIG_PPC_BOOK3E
630 bne 1f
631 /*
632 * Check to see if the dbcr0 register is set up to debug.
633 * Use the internal debug mode bit to do this.
634 */
635 andis. r0,r3,DBCR0_IDM@h
c58ce2b1 636 beq restore
13d543cd
BB
637 mfmsr r0
638 rlwinm r0,r0,0,~MSR_DE /* Clear MSR.DE */
639 mtmsr r0
640 mtspr SPRN_DBCR0,r3
641 li r10, -1
642 mtspr SPRN_DBSR,r10
643 b restore
644#else
645 beq restore
646#endif
6471: andi. r0,r4,_TIF_NEED_RESCHED
648 beq 2f
b1576fec 649 bl restore_interrupts
5d1c5745 650 SCHEDULE_USER
b1576fec 651 b ret_from_except_lite
d31626f7
PM
6522:
653#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
654 andi. r0,r4,_TIF_USER_WORK_MASK & ~_TIF_RESTORE_TM
655 bne 3f /* only restore TM if nothing else to do */
656 addi r3,r1,STACK_FRAME_OVERHEAD
b1576fec 657 bl restore_tm_state
d31626f7
PM
658 b restore
6593:
660#endif
b1576fec
AB
661 bl save_nvgprs
662 bl restore_interrupts
c58ce2b1 663 addi r3,r1,STACK_FRAME_OVERHEAD
b1576fec
AB
664 bl do_notify_resume
665 b ret_from_except
c58ce2b1
TC
666
667resume_kernel:
a9c4e541 668 /* check current_thread_info, _TIF_EMULATE_STACK_STORE */
0edfdd10 669 andis. r8,r4,_TIF_EMULATE_STACK_STORE@h
a9c4e541
TC
670 beq+ 1f
671
672 addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */
673
674 lwz r3,GPR1(r1)
675 subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */
676 mr r4,r1 /* src: current exception frame */
677 mr r1,r3 /* Reroute the trampoline frame to r1 */
678
679 /* Copy from the original to the trampoline. */
680 li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */
681 li r6,0 /* start offset: 0 */
682 mtctr r5
6832: ldx r0,r6,r4
684 stdx r0,r6,r3
685 addi r6,r6,8
686 bdnz 2b
687
688 /* Do real store operation to complete stwu */
689 lwz r5,GPR1(r1)
690 std r8,0(r5)
691
692 /* Clear _TIF_EMULATE_STACK_STORE flag */
693 lis r11,_TIF_EMULATE_STACK_STORE@h
694 addi r5,r9,TI_FLAGS
d8b92292 6950: ldarx r4,0,r5
a9c4e541
TC
696 andc r4,r4,r11
697 stdcx. r4,0,r5
698 bne- 0b
6991:
700
c58ce2b1
TC
701#ifdef CONFIG_PREEMPT
702 /* Check if we need to preempt */
703 andi. r0,r4,_TIF_NEED_RESCHED
704 beq+ restore
705 /* Check that preempt_count() == 0 and interrupts are enabled */
706 lwz r8,TI_PREEMPT(r9)
707 cmpwi cr1,r8,0
708 ld r0,SOFTE(r1)
709 cmpdi r0,0
710 crandc eq,cr1*4+eq,eq
711 bne restore
712
713 /*
714 * Here we are preempting the current task. We want to make
de021bb7 715 * sure we are soft-disabled first and reconcile irq state.
c58ce2b1 716 */
de021bb7 717 RECONCILE_IRQ_STATE(r3,r4)
b1576fec 7181: bl preempt_schedule_irq
c58ce2b1
TC
719
720 /* Re-test flags and eventually loop */
9778b696 721 CURRENT_THREAD_INFO(r9, r1)
9994a338 722 ld r4,TI_FLAGS(r9)
c58ce2b1
TC
723 andi. r0,r4,_TIF_NEED_RESCHED
724 bne 1b
572177d7
TC
725
726 /*
727 * arch_local_irq_restore() from preempt_schedule_irq above may
728 * enable hard interrupt but we really should disable interrupts
729 * when we return from the interrupt, and so that we don't get
730 * interrupted after loading SRR0/1.
731 */
732#ifdef CONFIG_PPC_BOOK3E
733 wrteei 0
734#else
735 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
736 mtmsrd r10,1 /* Update machine state */
737#endif /* CONFIG_PPC_BOOK3E */
c58ce2b1 738#endif /* CONFIG_PREEMPT */
9994a338 739
7230c564
BH
740 .globl fast_exc_return_irq
741fast_exc_return_irq:
9994a338 742restore:
7230c564 743 /*
7c0482e3
BH
744 * This is the main kernel exit path. First we check if we
745 * are about to re-enable interrupts
7230c564 746 */
01f3880d 747 ld r5,SOFTE(r1)
7230c564 748 lbz r6,PACASOFTIRQEN(r13)
7c0482e3
BH
749 cmpwi cr0,r5,0
750 beq restore_irq_off
7230c564 751
7c0482e3
BH
752 /* We are enabling, were we already enabled ? Yes, just return */
753 cmpwi cr0,r6,1
754 beq cr0,do_restore
9994a338 755
7c0482e3 756 /*
7230c564
BH
757 * We are about to soft-enable interrupts (we are hard disabled
758 * at this point). We check if there's anything that needs to
759 * be replayed first.
760 */
761 lbz r0,PACAIRQHAPPENED(r13)
762 cmpwi cr0,r0,0
763 bne- restore_check_irq_replay
e56a6e20 764
7230c564
BH
765 /*
766 * Get here when nothing happened while soft-disabled, just
767 * soft-enable and move-on. We will hard-enable as a side
768 * effect of rfi
769 */
770restore_no_replay:
771 TRACE_ENABLE_INTS
772 li r0,1
773 stb r0,PACASOFTIRQEN(r13);
774
775 /*
776 * Final return path. BookE is handled in a different file
777 */
7c0482e3 778do_restore:
2d27cfd3 779#ifdef CONFIG_PPC_BOOK3E
b1576fec 780 b exception_return_book3e
2d27cfd3 781#else
7230c564
BH
782 /*
783 * Clear the reservation. If we know the CPU tracks the address of
784 * the reservation then we can potentially save some cycles and use
785 * a larx. On POWER6 and POWER7 this is significantly faster.
786 */
787BEGIN_FTR_SECTION
788 stdcx. r0,0,r1 /* to clear the reservation */
789FTR_SECTION_ELSE
790 ldarx r4,0,r1
791ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
792
793 /*
794 * Some code path such as load_up_fpu or altivec return directly
795 * here. They run entirely hard disabled and do not alter the
796 * interrupt state. They also don't use lwarx/stwcx. and thus
797 * are known not to leave dangling reservations.
798 */
799 .globl fast_exception_return
800fast_exception_return:
801 ld r3,_MSR(r1)
e56a6e20
PM
802 ld r4,_CTR(r1)
803 ld r0,_LINK(r1)
804 mtctr r4
805 mtlr r0
806 ld r4,_XER(r1)
807 mtspr SPRN_XER,r4
808
809 REST_8GPRS(5, r1)
810
9994a338
PM
811 andi. r0,r3,MSR_RI
812 beq- unrecov_restore
813
0c4888ef
BH
814 /* Load PPR from thread struct before we clear MSR:RI */
815BEGIN_FTR_SECTION
816 ld r2,PACACURRENT(r13)
817 ld r2,TASKTHREADPPR(r2)
818END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
819
e56a6e20
PM
820 /*
821 * Clear RI before restoring r13. If we are returning to
822 * userspace and we take an exception after restoring r13,
823 * we end up corrupting the userspace r13 value.
824 */
d9ada91a
BH
825 ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
826 andc r4,r4,r0 /* r0 contains MSR_RI here */
e56a6e20 827 mtmsrd r4,1
9994a338 828
afc07701
MN
829#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
830 /* TM debug */
831 std r3, PACATMSCRATCH(r13) /* Stash returned-to MSR */
832#endif
9994a338
PM
833 /*
834 * r13 is our per cpu area, only restore it if we are returning to
7230c564
BH
835 * userspace the value stored in the stack frame may belong to
836 * another CPU.
9994a338 837 */
e56a6e20 838 andi. r0,r3,MSR_PR
9994a338 839 beq 1f
0c4888ef
BH
840BEGIN_FTR_SECTION
841 mtspr SPRN_PPR,r2 /* Restore PPR */
842END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
e56a6e20 843 ACCOUNT_CPU_USER_EXIT(r2, r4)
9994a338
PM
844 REST_GPR(13, r1)
8451:
e56a6e20 846 mtspr SPRN_SRR1,r3
9994a338
PM
847
848 ld r2,_CCR(r1)
849 mtcrf 0xFF,r2
850 ld r2,_NIP(r1)
851 mtspr SPRN_SRR0,r2
852
853 ld r0,GPR0(r1)
854 ld r2,GPR2(r1)
855 ld r3,GPR3(r1)
856 ld r4,GPR4(r1)
857 ld r1,GPR1(r1)
858
859 rfid
860 b . /* prevent speculative execution */
861
2d27cfd3
BH
862#endif /* CONFIG_PPC_BOOK3E */
863
7c0482e3
BH
864 /*
865 * We are returning to a context with interrupts soft disabled.
866 *
867 * However, we may also about to hard enable, so we need to
868 * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
869 * or that bit can get out of sync and bad things will happen
870 */
871restore_irq_off:
872 ld r3,_MSR(r1)
873 lbz r7,PACAIRQHAPPENED(r13)
874 andi. r0,r3,MSR_EE
875 beq 1f
876 rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
877 stb r7,PACAIRQHAPPENED(r13)
8781: li r0,0
879 stb r0,PACASOFTIRQEN(r13);
880 TRACE_DISABLE_INTS
881 b do_restore
882
7230c564
BH
883 /*
884 * Something did happen, check if a re-emit is needed
885 * (this also clears paca->irq_happened)
886 */
887restore_check_irq_replay:
888 /* XXX: We could implement a fast path here where we check
889 * for irq_happened being just 0x01, in which case we can
890 * clear it and return. That means that we would potentially
891 * miss a decrementer having wrapped all the way around.
892 *
893 * Still, this might be useful for things like hash_page
894 */
b1576fec 895 bl __check_irq_replay
7230c564
BH
896 cmpwi cr0,r3,0
897 beq restore_no_replay
898
899 /*
900 * We need to re-emit an interrupt. We do so by re-using our
901 * existing exception frame. We first change the trap value,
902 * but we need to ensure we preserve the low nibble of it
903 */
904 ld r4,_TRAP(r1)
905 clrldi r4,r4,60
906 or r4,r4,r3
907 std r4,_TRAP(r1)
908
909 /*
910 * Then find the right handler and call it. Interrupts are
911 * still soft-disabled and we keep them that way.
912 */
913 cmpwi cr0,r3,0x500
914 bne 1f
915 addi r3,r1,STACK_FRAME_OVERHEAD;
b1576fec
AB
916 bl do_IRQ
917 b ret_from_except
7230c564
BH
9181: cmpwi cr0,r3,0x900
919 bne 1f
920 addi r3,r1,STACK_FRAME_OVERHEAD;
b1576fec
AB
921 bl timer_interrupt
922 b ret_from_except
fe9e1d54
IM
923#ifdef CONFIG_PPC_DOORBELL
9241:
7230c564 925#ifdef CONFIG_PPC_BOOK3E
fe9e1d54
IM
926 cmpwi cr0,r3,0x280
927#else
928 BEGIN_FTR_SECTION
929 cmpwi cr0,r3,0xe80
930 FTR_SECTION_ELSE
931 cmpwi cr0,r3,0xa00
932 ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
933#endif /* CONFIG_PPC_BOOK3E */
7230c564
BH
934 bne 1f
935 addi r3,r1,STACK_FRAME_OVERHEAD;
b1576fec
AB
936 bl doorbell_exception
937 b ret_from_except
fe9e1d54 938#endif /* CONFIG_PPC_DOORBELL */
b1576fec 9391: b ret_from_except /* What else to do here ? */
7230c564 940
9994a338
PM
941unrecov_restore:
942 addi r3,r1,STACK_FRAME_OVERHEAD
b1576fec 943 bl unrecoverable_exception
9994a338
PM
944 b unrecov_restore
945
946#ifdef CONFIG_PPC_RTAS
947/*
948 * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
949 * called with the MMU off.
950 *
951 * In addition, we need to be in 32b mode, at least for now.
952 *
953 * Note: r3 is an input parameter to rtas, so don't trash it...
954 */
955_GLOBAL(enter_rtas)
956 mflr r0
957 std r0,16(r1)
958 stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
959
960 /* Because RTAS is running in 32b mode, it clobbers the high order half
961 * of all registers that it saves. We therefore save those registers
962 * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
963 */
964 SAVE_GPR(2, r1) /* Save the TOC */
965 SAVE_GPR(13, r1) /* Save paca */
966 SAVE_8GPRS(14, r1) /* Save the non-volatiles */
967 SAVE_10GPRS(22, r1) /* ditto */
968
969 mfcr r4
970 std r4,_CCR(r1)
971 mfctr r5
972 std r5,_CTR(r1)
973 mfspr r6,SPRN_XER
974 std r6,_XER(r1)
975 mfdar r7
976 std r7,_DAR(r1)
977 mfdsisr r8
978 std r8,_DSISR(r1)
9994a338 979
9fe901d1
MK
980 /* Temporary workaround to clear CR until RTAS can be modified to
981 * ignore all bits.
982 */
983 li r0,0
984 mtcr r0
985
007d88d0 986#ifdef CONFIG_BUG
9994a338
PM
987 /* There is no way it is acceptable to get here with interrupts enabled,
988 * check it with the asm equivalent of WARN_ON
989 */
d04c56f7 990 lbz r0,PACASOFTIRQEN(r13)
9994a338 9911: tdnei r0,0
007d88d0
DW
992 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
993#endif
994
d04c56f7
PM
995 /* Hard-disable interrupts */
996 mfmsr r6
997 rldicl r7,r6,48,1
998 rotldi r7,r7,16
999 mtmsrd r7,1
1000
9994a338
PM
1001 /* Unfortunately, the stack pointer and the MSR are also clobbered,
1002 * so they are saved in the PACA which allows us to restore
1003 * our original state after RTAS returns.
1004 */
1005 std r1,PACAR1(r13)
1006 std r6,PACASAVEDMSR(r13)
1007
1008 /* Setup our real return addr */
ad0289e4 1009 LOAD_REG_ADDR(r4,rtas_return_loc)
e58c3495 1010 clrldi r4,r4,2 /* convert to realmode address */
9994a338
PM
1011 mtlr r4
1012
1013 li r0,0
1014 ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
1015 andc r0,r6,r0
1016
1017 li r9,1
1018 rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
5c0484e2 1019 ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI|MSR_LE
9994a338 1020 andc r6,r0,r9
9994a338
PM
1021 sync /* disable interrupts so SRR0/1 */
1022 mtmsrd r0 /* don't get trashed */
1023
e58c3495 1024 LOAD_REG_ADDR(r4, rtas)
9994a338
PM
1025 ld r5,RTASENTRY(r4) /* get the rtas->entry value */
1026 ld r4,RTASBASE(r4) /* get the rtas->base value */
1027
1028 mtspr SPRN_SRR0,r5
1029 mtspr SPRN_SRR1,r6
1030 rfid
1031 b . /* prevent speculative execution */
1032
ad0289e4 1033rtas_return_loc:
5c0484e2
BH
1034 FIXUP_ENDIAN
1035
9994a338 1036 /* relocation is off at this point */
2dd60d79 1037 GET_PACA(r4)
e58c3495 1038 clrldi r4,r4,2 /* convert to realmode address */
9994a338 1039
e31aa453
PM
1040 bcl 20,31,$+4
10410: mflr r3
ad0289e4 1042 ld r3,(1f-0b)(r3) /* get &rtas_restore_regs */
e31aa453 1043
9994a338
PM
1044 mfmsr r6
1045 li r0,MSR_RI
1046 andc r6,r6,r0
1047 sync
1048 mtmsrd r6
1049
1050 ld r1,PACAR1(r4) /* Restore our SP */
9994a338
PM
1051 ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
1052
1053 mtspr SPRN_SRR0,r3
1054 mtspr SPRN_SRR1,r4
1055 rfid
1056 b . /* prevent speculative execution */
1057
e31aa453 1058 .align 3
ad0289e4 10591: .llong rtas_restore_regs
e31aa453 1060
ad0289e4 1061rtas_restore_regs:
9994a338
PM
1062 /* relocation is on at this point */
1063 REST_GPR(2, r1) /* Restore the TOC */
1064 REST_GPR(13, r1) /* Restore paca */
1065 REST_8GPRS(14, r1) /* Restore the non-volatiles */
1066 REST_10GPRS(22, r1) /* ditto */
1067
2dd60d79 1068 GET_PACA(r13)
9994a338
PM
1069
1070 ld r4,_CCR(r1)
1071 mtcr r4
1072 ld r5,_CTR(r1)
1073 mtctr r5
1074 ld r6,_XER(r1)
1075 mtspr SPRN_XER,r6
1076 ld r7,_DAR(r1)
1077 mtdar r7
1078 ld r8,_DSISR(r1)
1079 mtdsisr r8
9994a338
PM
1080
1081 addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
1082 ld r0,16(r1) /* get return address */
1083
1084 mtlr r0
1085 blr /* return to caller */
1086
1087#endif /* CONFIG_PPC_RTAS */
1088
9994a338
PM
1089_GLOBAL(enter_prom)
1090 mflr r0
1091 std r0,16(r1)
1092 stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
1093
1094 /* Because PROM is running in 32b mode, it clobbers the high order half
1095 * of all registers that it saves. We therefore save those registers
1096 * PROM might touch to the stack. (r0, r3-r13 are caller saved)
1097 */
6c171994 1098 SAVE_GPR(2, r1)
9994a338
PM
1099 SAVE_GPR(13, r1)
1100 SAVE_8GPRS(14, r1)
1101 SAVE_10GPRS(22, r1)
6c171994 1102 mfcr r10
9994a338 1103 mfmsr r11
6c171994 1104 std r10,_CCR(r1)
9994a338
PM
1105 std r11,_MSR(r1)
1106
5c0484e2
BH
1107 /* Put PROM address in SRR0 */
1108 mtsrr0 r4
1109
1110 /* Setup our trampoline return addr in LR */
1111 bcl 20,31,$+4
11120: mflr r4
1113 addi r4,r4,(1f - 0b)
1114 mtlr r4
9994a338 1115
5c0484e2 1116 /* Prepare a 32-bit mode big endian MSR
9994a338 1117 */
2d27cfd3
BH
1118#ifdef CONFIG_PPC_BOOK3E
1119 rlwinm r11,r11,0,1,31
5c0484e2
BH
1120 mtsrr1 r11
1121 rfi
2d27cfd3 1122#else /* CONFIG_PPC_BOOK3E */
5c0484e2
BH
1123 LOAD_REG_IMMEDIATE(r12, MSR_SF | MSR_ISF | MSR_LE)
1124 andc r11,r11,r12
1125 mtsrr1 r11
1126 rfid
2d27cfd3 1127#endif /* CONFIG_PPC_BOOK3E */
9994a338 1128
5c0484e2
BH
11291: /* Return from OF */
1130 FIXUP_ENDIAN
9994a338
PM
1131
1132 /* Just make sure that r1 top 32 bits didn't get
1133 * corrupt by OF
1134 */
1135 rldicl r1,r1,0,32
1136
1137 /* Restore the MSR (back to 64 bits) */
1138 ld r0,_MSR(r1)
6c171994 1139 MTMSRD(r0)
9994a338
PM
1140 isync
1141
1142 /* Restore other registers */
1143 REST_GPR(2, r1)
1144 REST_GPR(13, r1)
1145 REST_8GPRS(14, r1)
1146 REST_10GPRS(22, r1)
1147 ld r4,_CCR(r1)
1148 mtcr r4
9994a338
PM
1149
1150 addi r1,r1,PROM_FRAME_SIZE
1151 ld r0,16(r1)
1152 mtlr r0
1153 blr
4e491d14 1154
606576ce 1155#ifdef CONFIG_FUNCTION_TRACER
4e491d14
SR
1156#ifdef CONFIG_DYNAMIC_FTRACE
1157_GLOBAL(mcount)
1158_GLOBAL(_mcount)
4e491d14
SR
1159 blr
1160
5e66684f 1161_GLOBAL_TOC(ftrace_caller)
4e491d14
SR
1162 /* Taken from output of objdump from lib64/glibc */
1163 mflr r3
1164 ld r11, 0(r1)
1165 stdu r1, -112(r1)
1166 std r3, 128(r1)
1167 ld r4, 16(r11)
395a59d0 1168 subi r3, r3, MCOUNT_INSN_SIZE
4e491d14
SR
1169.globl ftrace_call
1170ftrace_call:
1171 bl ftrace_stub
1172 nop
46542888
SR
1173#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1174.globl ftrace_graph_call
1175ftrace_graph_call:
1176 b ftrace_graph_stub
1177_GLOBAL(ftrace_graph_stub)
1178#endif
4e491d14
SR
1179 ld r0, 128(r1)
1180 mtlr r0
1181 addi r1, r1, 112
1182_GLOBAL(ftrace_stub)
1183 blr
1184#else
5e66684f 1185_GLOBAL_TOC(_mcount)
4e491d14
SR
1186 /* Taken from output of objdump from lib64/glibc */
1187 mflr r3
1188 ld r11, 0(r1)
1189 stdu r1, -112(r1)
1190 std r3, 128(r1)
1191 ld r4, 16(r11)
1192
395a59d0 1193 subi r3, r3, MCOUNT_INSN_SIZE
4e491d14
SR
1194 LOAD_REG_ADDR(r5,ftrace_trace_function)
1195 ld r5,0(r5)
1196 ld r5,0(r5)
1197 mtctr r5
1198 bctrl
4e491d14 1199 nop
6794c782
SR
1200
1201
1202#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1203 b ftrace_graph_caller
1204#endif
4e491d14
SR
1205 ld r0, 128(r1)
1206 mtlr r0
1207 addi r1, r1, 112
1208_GLOBAL(ftrace_stub)
1209 blr
1210
6794c782
SR
1211#endif /* CONFIG_DYNAMIC_FTRACE */
1212
1213#ifdef CONFIG_FUNCTION_GRAPH_TRACER
46542888 1214_GLOBAL(ftrace_graph_caller)
6794c782
SR
1215 /* load r4 with local address */
1216 ld r4, 128(r1)
1217 subi r4, r4, MCOUNT_INSN_SIZE
1218
1219 /* get the parent address */
1220 ld r11, 112(r1)
1221 addi r3, r11, 16
1222
b1576fec 1223 bl prepare_ftrace_return
6794c782
SR
1224 nop
1225
1226 ld r0, 128(r1)
1227 mtlr r0
1228 addi r1, r1, 112
1229 blr
1230
1231_GLOBAL(return_to_handler)
bb725340
SR
1232 /* need to save return values */
1233 std r4, -24(r1)
1234 std r3, -16(r1)
1235 std r31, -8(r1)
1236 mr r31, r1
1237 stdu r1, -112(r1)
1238
b1576fec 1239 bl ftrace_return_to_handler
bb725340
SR
1240 nop
1241
1242 /* return value has real return address */
1243 mtlr r3
1244
1245 ld r1, 0(r1)
1246 ld r4, -24(r1)
1247 ld r3, -16(r1)
1248 ld r31, -8(r1)
1249
1250 /* Jump back to real return address */
1251 blr
1252
1253_GLOBAL(mod_return_to_handler)
6794c782
SR
1254 /* need to save return values */
1255 std r4, -32(r1)
1256 std r3, -24(r1)
1257 /* save TOC */
1258 std r2, -16(r1)
1259 std r31, -8(r1)
1260 mr r31, r1
1261 stdu r1, -112(r1)
1262
bb725340
SR
1263 /*
1264 * We are in a module using the module's TOC.
1265 * Switch to our TOC to run inside the core kernel.
1266 */
be10ab10 1267 ld r2, PACATOC(r13)
6794c782 1268
b1576fec 1269 bl ftrace_return_to_handler
6794c782
SR
1270 nop
1271
1272 /* return value has real return address */
1273 mtlr r3
1274
1275 ld r1, 0(r1)
1276 ld r4, -32(r1)
1277 ld r3, -24(r1)
1278 ld r2, -16(r1)
1279 ld r31, -8(r1)
1280
1281 /* Jump back to real return address */
1282 blr
1283#endif /* CONFIG_FUNCTION_GRAPH_TRACER */
1284#endif /* CONFIG_FUNCTION_TRACER */