]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/powerpc/kernel/irq.c
Merge branch 'timers-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[mirror_ubuntu-jammy-kernel.git] / arch / powerpc / kernel / irq.c
CommitLineData
2874c5fd 1// SPDX-License-Identifier: GPL-2.0-or-later
1da177e4 2/*
1da177e4
LT
3 * Derived from arch/i386/kernel/irq.c
4 * Copyright (C) 1992 Linus Torvalds
5 * Adapted from arch/i386 by Gary Thomas
6 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
756e7104
SR
7 * Updated and modified by Cort Dougan <cort@fsmlabs.com>
8 * Copyright (C) 1996-2001 Cort Dougan
1da177e4
LT
9 * Adapted for Power Macintosh by Paul Mackerras
10 * Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au)
756e7104 11 *
1da177e4
LT
12 * This file contains the code used by various IRQ handling routines:
13 * asking for different IRQ's should be done through these routines
14 * instead of just grabbing them. Thus setups with different IRQ numbers
15 * shouldn't result in any weird surprises, and installing new handlers
16 * should be easier.
756e7104
SR
17 *
18 * The MPC8xx has an interrupt mask in the SIU. If a bit is set, the
19 * interrupt is _enabled_. As expected, IRQ0 is bit 0 in the 32-bit
20 * mask register (of which only 16 are defined), hence the weird shifting
21 * and complement of the cached_irq_mask. I want to be able to stuff
22 * this right into the SIU SMASK register.
968159c0 23 * Many of the prep/chrp functions are conditional compiled on CONFIG_PPC_8xx
756e7104 24 * to reduce code space and undefined function references.
1da177e4
LT
25 */
26
0ebfff14
BH
27#undef DEBUG
28
4b16f8e2 29#include <linux/export.h>
1da177e4
LT
30#include <linux/threads.h>
31#include <linux/kernel_stat.h>
32#include <linux/signal.h>
33#include <linux/sched.h>
756e7104 34#include <linux/ptrace.h>
1da177e4
LT
35#include <linux/ioport.h>
36#include <linux/interrupt.h>
37#include <linux/timex.h>
1da177e4
LT
38#include <linux/init.h>
39#include <linux/slab.h>
1da177e4
LT
40#include <linux/delay.h>
41#include <linux/irq.h>
756e7104
SR
42#include <linux/seq_file.h>
43#include <linux/cpumask.h>
1da177e4
LT
44#include <linux/profile.h>
45#include <linux/bitops.h>
0ebfff14
BH
46#include <linux/list.h>
47#include <linux/radix-tree.h>
48#include <linux/mutex.h>
45934c47 49#include <linux/pci.h>
60b332e7 50#include <linux/debugfs.h>
e3873444
GL
51#include <linux/of.h>
52#include <linux/of_irq.h>
1da177e4 53
7c0f6ba6 54#include <linux/uaccess.h>
1da177e4
LT
55#include <asm/io.h>
56#include <asm/pgtable.h>
57#include <asm/irq.h>
58#include <asm/cache.h>
59#include <asm/prom.h>
60#include <asm/ptrace.h>
1da177e4 61#include <asm/machdep.h>
0ebfff14 62#include <asm/udbg.h>
3e7f45ad 63#include <asm/smp.h>
5d31a96e 64#include <asm/livepatch.h>
0545d543 65#include <asm/asm-prototypes.h>
c2e480ba 66#include <asm/hw_irq.h>
89c81797 67
d04c56f7 68#ifdef CONFIG_PPC64
1da177e4 69#include <asm/paca.h>
d04c56f7 70#include <asm/firmware.h>
0874dd40 71#include <asm/lv1call.h>
756e7104 72#endif
1bf4af16
AB
73#define CREATE_TRACE_POINTS
74#include <asm/trace.h>
b92a226e 75#include <asm/cpu_has_feature.h>
1da177e4 76
8c007bfd
AB
77DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
78EXPORT_PER_CPU_SYMBOL(irq_stat);
79
756e7104 80#ifdef CONFIG_PPC32
b9e5b4e6 81atomic_t ppc_n_lost_interrupts;
756e7104 82
756e7104
SR
83#ifdef CONFIG_TAU_INT
84extern int tau_initialized;
bd13ac95 85u32 tau_interrupts(unsigned long cpu);
756e7104 86#endif
b9e5b4e6 87#endif /* CONFIG_PPC32 */
756e7104 88
756e7104 89#ifdef CONFIG_PPC64
cd015707 90
1da177e4 91int distribute_irqs = 1;
d04c56f7 92
7230c564 93static inline notrace unsigned long get_irq_happened(void)
ef2b343e 94{
7230c564 95 unsigned long happened;
ef2b343e
HD
96
97 __asm__ __volatile__("lbz %0,%1(13)"
7230c564 98 : "=r" (happened) : "i" (offsetof(struct paca_struct, irq_happened)));
ef2b343e 99
7230c564 100 return happened;
ef2b343e
HD
101}
102
7230c564 103static inline notrace int decrementer_check_overflow(void)
7df10275 104{
7230c564 105 u64 now = get_tb_or_rtc();
69111bac 106 u64 *next_tb = this_cpu_ptr(&decrementers_next_tb);
7230c564 107
7230c564 108 return now >= *next_tb;
7df10275
AB
109}
110
7230c564 111/* This is called whenever we are re-enabling interrupts
fe9e1d54
IM
112 * and returns either 0 (nothing to do) or 500/900/280/a00/e80 if
113 * there's an EE, DEC or DBELL to generate.
7230c564
BH
114 *
115 * This is called in two contexts: From arch_local_irq_restore()
116 * before soft-enabling interrupts, and from the exception exit
117 * path when returning from an interrupt from a soft-disabled to
118 * a soft enabled context. In both case we have interrupts hard
119 * disabled.
120 *
121 * We take care of only clearing the bits we handled in the
122 * PACA irq_happened field since we can only re-emit one at a
123 * time and we don't want to "lose" one.
124 */
125notrace unsigned int __check_irq_replay(void)
d04c56f7 126{
ef2b343e 127 /*
7230c564
BH
128 * We use local_paca rather than get_paca() to avoid all
129 * the debug_smp_processor_id() business in this low level
130 * function
ef2b343e 131 */
7230c564 132 unsigned char happened = local_paca->irq_happened;
d04c56f7 133
ff967900
NP
134 /*
135 * We are responding to the next interrupt, so interrupt-off
136 * latencies should be reset here.
137 */
138 trace_hardirqs_on();
139 trace_hardirqs_off();
140
9b81c021
NP
141 /*
142 * We are always hard disabled here, but PACA_IRQ_HARD_DIS may
143 * not be set, which means interrupts have only just been hard
144 * disabled as part of the local_irq_restore or interrupt return
145 * code. In that case, skip the decrementr check becaus it's
146 * expensive to read the TB.
147 *
148 * HARD_DIS then gets cleared here, but it's reconciled later.
149 * Either local_irq_disable will replay the interrupt and that
150 * will reconcile state like other hard interrupts. Or interrupt
151 * retur will replay the interrupt and in that case it sets
152 * PACA_IRQ_HARD_DIS by hand (see comments in entry_64.S).
153 */
3db40c31 154 if (happened & PACA_IRQ_HARD_DIS) {
6f881eae
NP
155 local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
156
3db40c31
NP
157 /*
158 * We may have missed a decrementer interrupt if hard disabled.
159 * Check the decrementer register in case we had a rollover
160 * while hard disabled.
161 */
162 if (!(happened & PACA_IRQ_DEC)) {
163 if (decrementer_check_overflow()) {
164 local_paca->irq_happened |= PACA_IRQ_DEC;
165 happened |= PACA_IRQ_DEC;
166 }
167 }
168 }
7230c564
BH
169
170 /*
171 * Force the delivery of pending soft-disabled interrupts on PS3.
172 * Any HV call will have this side effect.
173 */
174 if (firmware_has_feature(FW_FEATURE_PS3_LV1)) {
175 u64 tmp, tmp2;
176 lv1_get_version_info(&tmp, &tmp2);
d04c56f7
PM
177 }
178
e0e0d6b7
NP
179 /*
180 * Check if an hypervisor Maintenance interrupt happened.
181 * This is a higher priority interrupt than the others, so
182 * replay it first.
183 */
6f881eae
NP
184 if (happened & PACA_IRQ_HMI) {
185 local_paca->irq_happened &= ~PACA_IRQ_HMI;
e0e0d6b7 186 return 0xe60;
6f881eae 187 }
e0e0d6b7 188
6f881eae
NP
189 if (happened & PACA_IRQ_DEC) {
190 local_paca->irq_happened &= ~PACA_IRQ_DEC;
7230c564 191 return 0x900;
6f881eae 192 }
7230c564 193
f442d004
MS
194 if (happened & PACA_IRQ_PMI) {
195 local_paca->irq_happened &= ~PACA_IRQ_PMI;
196 return 0xf00;
197 }
198
6f881eae
NP
199 if (happened & PACA_IRQ_EE) {
200 local_paca->irq_happened &= ~PACA_IRQ_EE;
7230c564 201 return 0x500;
6f881eae 202 }
7230c564
BH
203
204#ifdef CONFIG_PPC_BOOK3E
6f881eae
NP
205 /*
206 * Check if an EPR external interrupt happened this bit is typically
207 * set if we need to handle another "edge" interrupt from within the
208 * MPIC "EPR" handler.
ef2b343e 209 */
6f881eae
NP
210 if (happened & PACA_IRQ_EE_EDGE) {
211 local_paca->irq_happened &= ~PACA_IRQ_EE_EDGE;
7230c564 212 return 0x500;
6f881eae 213 }
7230c564 214
6f881eae
NP
215 if (happened & PACA_IRQ_DBELL) {
216 local_paca->irq_happened &= ~PACA_IRQ_DBELL;
7230c564 217 return 0x280;
6f881eae 218 }
fe9e1d54 219#else
fe9e1d54 220 if (happened & PACA_IRQ_DBELL) {
6f881eae 221 local_paca->irq_happened &= ~PACA_IRQ_DBELL;
fe9e1d54
IM
222 return 0xa00;
223 }
7230c564
BH
224#endif /* CONFIG_PPC_BOOK3E */
225
226 /* There should be nothing left ! */
227 BUG_ON(local_paca->irq_happened != 0);
228
229 return 0;
230}
231
01417c6c 232notrace void arch_local_irq_restore(unsigned long mask)
7230c564
BH
233{
234 unsigned char irq_happened;
235 unsigned int replay;
236
237 /* Write the new soft-enabled value */
4e26bc4a
MS
238 irq_soft_mask_set(mask);
239 if (mask)
7230c564 240 return;
01417c6c 241
7230c564
BH
242 /*
243 * From this point onward, we can take interrupts, preempt,
244 * etc... unless we got hard-disabled. We check if an event
245 * happened. If none happened, we know we can just return.
246 *
247 * We may have preempted before the check below, in which case
248 * we are checking the "new" CPU instead of the old one. This
249 * is only a problem if an event happened on the "old" CPU.
250 *
1d9a4731
SR
251 * External interrupt events will have caused interrupts to
252 * be hard-disabled, so there is no problem, we
7230c564 253 * cannot have preempted.
ef2b343e 254 */
7230c564 255 irq_happened = get_irq_happened();
9b81c021 256 if (!irq_happened) {
e2b36d59
NP
257#ifdef CONFIG_PPC_IRQ_SOFT_MASK_DEBUG
258 WARN_ON(!(mfmsr() & MSR_EE));
259#endif
d04c56f7 260 return;
9b81c021 261 }
ef2b343e
HD
262
263 /*
7230c564
BH
264 * We need to hard disable to get a trusted value from
265 * __check_irq_replay(). We also need to soft-disable
266 * again to avoid warnings in there due to the use of
267 * per-cpu variables.
ef2b343e 268 */
9b81c021
NP
269 if (!(irq_happened & PACA_IRQ_HARD_DIS)) {
270#ifdef CONFIG_PPC_IRQ_SOFT_MASK_DEBUG
271 WARN_ON(!(mfmsr() & MSR_EE));
272#endif
7230c564 273 __hard_irq_disable();
9aa88188 274#ifdef CONFIG_PPC_IRQ_SOFT_MASK_DEBUG
9b81c021 275 } else {
7c0482e3
BH
276 /*
277 * We should already be hard disabled here. We had bugs
278 * where that wasn't the case so let's dbl check it and
279 * warn if we are wrong. Only do that when IRQ tracing
280 * is enabled as mfmsr() can be costly.
281 */
282 if (WARN_ON(mfmsr() & MSR_EE))
283 __hard_irq_disable();
9aa88188 284#endif
9b81c021 285 }
7c0482e3 286
f442d004 287 irq_soft_mask_set(IRQS_ALL_DISABLED);
ff967900 288 trace_hardirqs_off();
e8775d4a 289
37fb9a02 290 /*
7230c564
BH
291 * Check if anything needs to be re-emitted. We haven't
292 * soft-enabled yet to avoid warnings in decrementer_check_overflow
293 * accessing per-cpu variables
e8775d4a 294 */
7230c564
BH
295 replay = __check_irq_replay();
296
297 /* We can soft-enable now */
ff967900 298 trace_hardirqs_on();
4e26bc4a 299 irq_soft_mask_set(IRQS_ENABLED);
0874dd40
TS
300
301 /*
7230c564
BH
302 * And replay if we have to. This will return with interrupts
303 * hard-enabled.
0874dd40 304 */
7230c564
BH
305 if (replay) {
306 __replay_interrupt(replay);
307 return;
0874dd40
TS
308 }
309
7230c564 310 /* Finally, let's ensure we are hard enabled */
e1fa2e13 311 __hard_irq_enable();
d04c56f7 312}
df9ee292 313EXPORT_SYMBOL(arch_local_irq_restore);
7230c564
BH
314
315/*
316 * This is specifically called by assembly code to re-enable interrupts
317 * if they are currently disabled. This is typically called before
318 * schedule() or do_signal() when returning to userspace. We do it
319 * in C to avoid the burden of dealing with lockdep etc...
56dfa7fa
BH
320 *
321 * NOTE: This is called with interrupts hard disabled but not marked
322 * as such in paca->irq_happened, so we need to resync this.
7230c564 323 */
2d773aa4 324void notrace restore_interrupts(void)
7230c564 325{
56dfa7fa
BH
326 if (irqs_disabled()) {
327 local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
7230c564 328 local_irq_enable();
56dfa7fa
BH
329 } else
330 __hard_irq_enable();
7230c564
BH
331}
332
be2cf20a
BH
333/*
334 * This is a helper to use when about to go into idle low-power
335 * when the latter has the side effect of re-enabling interrupts
336 * (such as calling H_CEDE under pHyp).
337 *
338 * You call this function with interrupts soft-disabled (this is
339 * already the case when ppc_md.power_save is called). The function
340 * will return whether to enter power save or just return.
341 *
342 * In the former case, it will have notified lockdep of interrupts
343 * being re-enabled and generally sanitized the lazy irq state,
344 * and in the latter case it will leave with interrupts hard
345 * disabled and marked as such, so the local_irq_enable() call
0d2b7ea9 346 * in arch_cpu_idle() will properly re-enable everything.
be2cf20a
BH
347 */
348bool prep_irq_for_idle(void)
349{
350 /*
351 * First we need to hard disable to ensure no interrupt
352 * occurs before we effectively enter the low power state
353 */
2201f994
NP
354 __hard_irq_disable();
355 local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
be2cf20a
BH
356
357 /*
358 * If anything happened while we were soft-disabled,
359 * we return now and do not enter the low power state.
360 */
361 if (lazy_irq_pending())
362 return false;
363
364 /* Tell lockdep we are about to re-enable */
365 trace_hardirqs_on();
366
367 /*
368 * Mark interrupts as soft-enabled and clear the
369 * PACA_IRQ_HARD_DIS from the pending mask since we
370 * are about to hard enable as well as a side effect
371 * of entering the low power state.
372 */
373 local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
4e26bc4a 374 irq_soft_mask_set(IRQS_ENABLED);
be2cf20a
BH
375
376 /* Tell the caller to enter the low power state */
377 return true;
378}
379
771d4304 380#ifdef CONFIG_PPC_BOOK3S
2201f994
NP
381/*
382 * This is for idle sequences that return with IRQs off, but the
383 * idle state itself wakes on interrupt. Tell the irq tracer that
384 * IRQs are enabled for the duration of idle so it does not get long
385 * off times. Must be paired with fini_irq_for_idle_irqsoff.
386 */
387bool prep_irq_for_idle_irqsoff(void)
388{
389 WARN_ON(!irqs_disabled());
390
391 /*
392 * First we need to hard disable to ensure no interrupt
393 * occurs before we effectively enter the low power state
394 */
395 __hard_irq_disable();
396 local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
397
398 /*
399 * If anything happened while we were soft-disabled,
400 * we return now and do not enter the low power state.
401 */
402 if (lazy_irq_pending())
403 return false;
404
405 /* Tell lockdep we are about to re-enable */
406 trace_hardirqs_on();
407
408 return true;
409}
410
771d4304
NP
411/*
412 * Take the SRR1 wakeup reason, index into this table to find the
413 * appropriate irq_happened bit.
78adf6c2
NP
414 *
415 * Sytem reset exceptions taken in idle state also come through here,
416 * but they are NMI interrupts so do not need to wait for IRQs to be
417 * restored, and should be taken as early as practical. These are marked
418 * with 0xff in the table. The Power ISA specifies 0100b as the system
419 * reset interrupt reason.
771d4304 420 */
78adf6c2
NP
421#define IRQ_SYSTEM_RESET 0xff
422
771d4304
NP
423static const u8 srr1_to_lazyirq[0x10] = {
424 0, 0, 0,
425 PACA_IRQ_DBELL,
78adf6c2 426 IRQ_SYSTEM_RESET,
771d4304
NP
427 PACA_IRQ_DBELL,
428 PACA_IRQ_DEC,
429 0,
430 PACA_IRQ_EE,
431 PACA_IRQ_EE,
432 PACA_IRQ_HMI,
433 0, 0, 0, 0, 0 };
434
6de6638b 435void replay_system_reset(void)
78adf6c2
NP
436{
437 struct pt_regs regs;
438
439 ppc_save_regs(&regs);
440 regs.trap = 0x100;
441 get_paca()->in_nmi = 1;
442 system_reset_exception(&regs);
443 get_paca()->in_nmi = 0;
444}
6de6638b 445EXPORT_SYMBOL_GPL(replay_system_reset);
78adf6c2 446
771d4304
NP
447void irq_set_pending_from_srr1(unsigned long srr1)
448{
449 unsigned int idx = (srr1 & SRR1_WAKEMASK_P8) >> 18;
78adf6c2
NP
450 u8 reason = srr1_to_lazyirq[idx];
451
452 /*
453 * Take the system reset now, which is immediately after registers
454 * are restored from idle. It's an NMI, so interrupts need not be
455 * re-enabled before it is taken.
456 */
457 if (unlikely(reason == IRQ_SYSTEM_RESET)) {
458 replay_system_reset();
459 return;
460 }
771d4304
NP
461
462 /*
463 * The 0 index (SRR1[42:45]=b0000) must always evaluate to 0,
78adf6c2
NP
464 * so this can be called unconditionally with the SRR1 wake
465 * reason as returned by the idle code, which uses 0 to mean no
466 * interrupt.
467 *
468 * If a future CPU was to designate this as an interrupt reason,
469 * then a new index for no interrupt must be assigned.
771d4304 470 */
78adf6c2 471 local_paca->irq_happened |= reason;
771d4304
NP
472}
473#endif /* CONFIG_PPC_BOOK3S */
474
1d607bb3
BH
475/*
476 * Force a replay of the external interrupt handler on this CPU.
477 */
478void force_external_irq_replay(void)
479{
480 /*
481 * This must only be called with interrupts soft-disabled,
482 * the replay will happen when re-enabling.
483 */
484 WARN_ON(!arch_irqs_disabled());
485
ff6781fd
NP
486 /*
487 * Interrupts must always be hard disabled before irq_happened is
488 * modified (to prevent lost update in case of interrupt between
489 * load and store).
490 */
491 __hard_irq_disable();
492 local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
493
1d607bb3
BH
494 /* Indicate in the PACA that we have an interrupt to replay */
495 local_paca->irq_happened |= PACA_IRQ_EE;
496}
497
756e7104 498#endif /* CONFIG_PPC64 */
1da177e4 499
433c9c67 500int arch_show_interrupts(struct seq_file *p, int prec)
c86845ed
AB
501{
502 int j;
503
504#if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT)
505 if (tau_initialized) {
506 seq_printf(p, "%*s: ", prec, "TAU");
507 for_each_online_cpu(j)
508 seq_printf(p, "%10u ", tau_interrupts(j));
509 seq_puts(p, " PowerPC Thermal Assist (cpu temp)\n");
510 }
511#endif /* CONFIG_PPC32 && CONFIG_TAU_INT */
512
89713ed1
AB
513 seq_printf(p, "%*s: ", prec, "LOC");
514 for_each_online_cpu(j)
c041cfa2 515 seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_event);
516 seq_printf(p, " Local timer interrupts for timer event device\n");
517
e360cd37
NP
518 seq_printf(p, "%*s: ", prec, "BCT");
519 for_each_online_cpu(j)
520 seq_printf(p, "%10u ", per_cpu(irq_stat, j).broadcast_irqs_event);
521 seq_printf(p, " Broadcast timer interrupts for timer event device\n");
522
c041cfa2 523 seq_printf(p, "%*s: ", prec, "LOC");
524 for_each_online_cpu(j)
525 seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_others);
526 seq_printf(p, " Local timer interrupts for others\n");
89713ed1 527
17081102
AB
528 seq_printf(p, "%*s: ", prec, "SPU");
529 for_each_online_cpu(j)
530 seq_printf(p, "%10u ", per_cpu(irq_stat, j).spurious_irqs);
531 seq_printf(p, " Spurious interrupts\n");
532
e8e813ed 533 seq_printf(p, "%*s: ", prec, "PMI");
89713ed1
AB
534 for_each_online_cpu(j)
535 seq_printf(p, "%10u ", per_cpu(irq_stat, j).pmu_irqs);
536 seq_printf(p, " Performance monitoring interrupts\n");
537
538 seq_printf(p, "%*s: ", prec, "MCE");
539 for_each_online_cpu(j)
540 seq_printf(p, "%10u ", per_cpu(irq_stat, j).mce_exceptions);
541 seq_printf(p, " Machine check exceptions\n");
542
0869b6fd
MS
543 if (cpu_has_feature(CPU_FTR_HVMODE)) {
544 seq_printf(p, "%*s: ", prec, "HMI");
545 for_each_online_cpu(j)
546 seq_printf(p, "%10u ",
547 per_cpu(irq_stat, j).hmi_exceptions);
548 seq_printf(p, " Hypervisor Maintenance Interrupts\n");
549 }
550
ca41ad43
NP
551 seq_printf(p, "%*s: ", prec, "NMI");
552 for_each_online_cpu(j)
553 seq_printf(p, "%10u ", per_cpu(irq_stat, j).sreset_irqs);
554 seq_printf(p, " System Reset interrupts\n");
555
04019bf8
NP
556#ifdef CONFIG_PPC_WATCHDOG
557 seq_printf(p, "%*s: ", prec, "WDG");
558 for_each_online_cpu(j)
559 seq_printf(p, "%10u ", per_cpu(irq_stat, j).soft_nmi_irqs);
560 seq_printf(p, " Watchdog soft-NMI interrupts\n");
561#endif
562
a6a058e5
IM
563#ifdef CONFIG_PPC_DOORBELL
564 if (cpu_has_feature(CPU_FTR_DBELL)) {
565 seq_printf(p, "%*s: ", prec, "DBL");
566 for_each_online_cpu(j)
567 seq_printf(p, "%10u ", per_cpu(irq_stat, j).doorbell_irqs);
568 seq_printf(p, " Doorbell interrupts\n");
569 }
570#endif
571
c86845ed
AB
572 return 0;
573}
574
89713ed1
AB
575/*
576 * /proc/stat helpers
577 */
578u64 arch_irq_stat_cpu(unsigned int cpu)
579{
c041cfa2 580 u64 sum = per_cpu(irq_stat, cpu).timer_irqs_event;
89713ed1 581
e360cd37 582 sum += per_cpu(irq_stat, cpu).broadcast_irqs_event;
89713ed1
AB
583 sum += per_cpu(irq_stat, cpu).pmu_irqs;
584 sum += per_cpu(irq_stat, cpu).mce_exceptions;
17081102 585 sum += per_cpu(irq_stat, cpu).spurious_irqs;
c041cfa2 586 sum += per_cpu(irq_stat, cpu).timer_irqs_others;
0869b6fd 587 sum += per_cpu(irq_stat, cpu).hmi_exceptions;
ca41ad43 588 sum += per_cpu(irq_stat, cpu).sreset_irqs;
04019bf8
NP
589#ifdef CONFIG_PPC_WATCHDOG
590 sum += per_cpu(irq_stat, cpu).soft_nmi_irqs;
591#endif
a6a058e5
IM
592#ifdef CONFIG_PPC_DOORBELL
593 sum += per_cpu(irq_stat, cpu).doorbell_irqs;
594#endif
89713ed1
AB
595
596 return sum;
597}
598
d7cb10d6
ME
599static inline void check_stack_overflow(void)
600{
601#ifdef CONFIG_DEBUG_STACKOVERFLOW
602 long sp;
603
acf620ec 604 sp = current_stack_pointer() & (THREAD_SIZE-1);
d7cb10d6
ME
605
606 /* check for stack overflow: is there less than 2KB free? */
a7916a1d
CL
607 if (unlikely(sp < 2048)) {
608 pr_err("do_IRQ: stack overflow: %ld\n", sp);
d7cb10d6
ME
609 dump_stack();
610 }
611#endif
612}
613
0366a1c7 614void __do_irq(struct pt_regs *regs)
1da177e4 615{
0ebfff14 616 unsigned int irq;
1da177e4 617
4b218e9b 618 irq_enter();
1da177e4 619
e72bbbab
LZ
620 trace_irq_entry(regs);
621
d7cb10d6 622 check_stack_overflow();
1da177e4 623
7230c564
BH
624 /*
625 * Query the platform PIC for the interrupt & ack it.
626 *
627 * This will typically lower the interrupt line to the CPU
628 */
35a84c2f 629 irq = ppc_md.get_irq();
1da177e4 630
0366a1c7 631 /* We can hard enable interrupts now to allow perf interrupts */
7230c564
BH
632 may_hard_irq_enable();
633
634 /* And finally process it */
ef24ba70 635 if (unlikely(!irq))
69111bac 636 __this_cpu_inc(irq_stat.spurious_irqs);
a4e04c9f 637 else
0edc2ca9 638 generic_handle_irq(irq);
e199500c 639
e72bbbab
LZ
640 trace_irq_exit(regs);
641
4b218e9b 642 irq_exit();
0366a1c7
BH
643}
644
645void do_IRQ(struct pt_regs *regs)
646{
647 struct pt_regs *old_regs = set_irq_regs(regs);
d608898a 648 void *cursp, *irqsp, *sirqsp;
0366a1c7
BH
649
650 /* Switch to the irq stack to handle this */
d608898a
CL
651 cursp = (void *)(current_stack_pointer() & ~(THREAD_SIZE - 1));
652 irqsp = hardirq_ctx[raw_smp_processor_id()];
653 sirqsp = softirq_ctx[raw_smp_processor_id()];
0366a1c7
BH
654
655 /* Already there ? */
d608898a 656 if (unlikely(cursp == irqsp || cursp == sirqsp)) {
0366a1c7
BH
657 __do_irq(regs);
658 set_irq_regs(old_regs);
659 return;
660 }
0366a1c7 661 /* Switch stack and call */
d608898a 662 call_do_irq(regs, irqsp);
0366a1c7 663
7d12e780 664 set_irq_regs(old_regs);
e199500c 665}
1da177e4
LT
666
667void __init init_IRQ(void)
668{
70584578
SR
669 if (ppc_md.init_IRQ)
670 ppc_md.init_IRQ();
1da177e4
LT
671}
672
bcf0b088 673#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
a7916a1d
CL
674void *critirq_ctx[NR_CPUS] __read_mostly;
675void *dbgirq_ctx[NR_CPUS] __read_mostly;
676void *mcheckirq_ctx[NR_CPUS] __read_mostly;
bcf0b088 677#endif
1da177e4 678
a7916a1d
CL
679void *softirq_ctx[NR_CPUS] __read_mostly;
680void *hardirq_ctx[NR_CPUS] __read_mostly;
1da177e4 681
7d65f4a6 682void do_softirq_own_stack(void)
c6622f63 683{
d608898a 684 call_do_softirq(softirq_ctx[smp_processor_id()]);
c6622f63 685}
1da177e4 686
35923f12
OJ
687irq_hw_number_t virq_to_hw(unsigned int virq)
688{
4bbdd45a
GL
689 struct irq_data *irq_data = irq_get_irq_data(virq);
690 return WARN_ON(!irq_data) ? 0 : irq_data->hwirq;
35923f12
OJ
691}
692EXPORT_SYMBOL_GPL(virq_to_hw);
693
6ec36b58
SY
694#ifdef CONFIG_SMP
695int irq_choose_cpu(const struct cpumask *mask)
696{
697 int cpuid;
698
2074b1d9 699 if (cpumask_equal(mask, cpu_online_mask)) {
6ec36b58
SY
700 static int irq_rover;
701 static DEFINE_RAW_SPINLOCK(irq_rover_lock);
702 unsigned long flags;
703
704 /* Round-robin distribution... */
705do_round_robin:
706 raw_spin_lock_irqsave(&irq_rover_lock, flags);
707
708 irq_rover = cpumask_next(irq_rover, cpu_online_mask);
709 if (irq_rover >= nr_cpu_ids)
710 irq_rover = cpumask_first(cpu_online_mask);
711
712 cpuid = irq_rover;
713
714 raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
715 } else {
716 cpuid = cpumask_first_and(mask, cpu_online_mask);
717 if (cpuid >= nr_cpu_ids)
718 goto do_round_robin;
719 }
720
721 return get_hard_smp_processor_id(cpuid);
722}
723#else
724int irq_choose_cpu(const struct cpumask *mask)
725{
726 return hard_smp_processor_id();
727}
728#endif
0ebfff14 729
c6622f63 730#ifdef CONFIG_PPC64
1da177e4
LT
731static int __init setup_noirqdistrib(char *str)
732{
733 distribute_irqs = 0;
734 return 1;
735}
736
737__setup("noirqdistrib", setup_noirqdistrib);
756e7104 738#endif /* CONFIG_PPC64 */