]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/powerpc/kernel/pci-common.c
powerpc: Create pci_controller_ops.probe_mode and shim
[mirror_ubuntu-zesty-kernel.git] / arch / powerpc / kernel / pci-common.c
CommitLineData
5516b540
KG
1/*
2 * Contains common pci routines for ALL ppc platform
cf1d8a8a
KG
3 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
5516b540
KG
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
5516b540
KG
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/string.h>
22#include <linux/init.h>
d92a208d 23#include <linux/delay.h>
66b15db6 24#include <linux/export.h>
22ae782f 25#include <linux/of_address.h>
04bea68b 26#include <linux/of_pci.h>
5516b540
KG
27#include <linux/mm.h>
28#include <linux/list.h>
29#include <linux/syscalls.h>
30#include <linux/irq.h>
31#include <linux/vmalloc.h>
5a0e3ad6 32#include <linux/slab.h>
c2e1d845 33#include <linux/vgaarb.h>
5516b540
KG
34
35#include <asm/processor.h>
36#include <asm/io.h>
37#include <asm/prom.h>
38#include <asm/pci-bridge.h>
39#include <asm/byteorder.h>
40#include <asm/machdep.h>
41#include <asm/ppc-pci.h>
8b8da358 42#include <asm/eeh.h>
5516b540 43
a4c9e328 44static DEFINE_SPINLOCK(hose_spinlock);
c3bd517d 45LIST_HEAD(hose_list);
a4c9e328
KG
46
47/* XXX kill that some day ... */
ebfc00f7 48static int global_phb_number; /* Global phb counter */
a4c9e328 49
25e81f92
BH
50/* ISA Memory physical address */
51resource_size_t isa_mem_base;
52
a4c9e328 53
45223c54 54static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
4fc665b8 55
45223c54 56void set_pci_dma_ops(struct dma_map_ops *dma_ops)
4fc665b8
BB
57{
58 pci_dma_ops = dma_ops;
59}
60
45223c54 61struct dma_map_ops *get_pci_dma_ops(void)
4fc665b8
BB
62{
63 return pci_dma_ops;
64}
65EXPORT_SYMBOL(get_pci_dma_ops);
66
e60516e3 67struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
a4c9e328
KG
68{
69 struct pci_controller *phb;
70
e60516e3 71 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
a4c9e328
KG
72 if (phb == NULL)
73 return NULL;
e60516e3
SR
74 spin_lock(&hose_spinlock);
75 phb->global_number = global_phb_number++;
76 list_add_tail(&phb->list_node, &hose_list);
77 spin_unlock(&hose_spinlock);
44ef3390 78 phb->dn = dev;
f691fa10 79 phb->is_dynamic = slab_is_available();
a4c9e328
KG
80#ifdef CONFIG_PPC64
81 if (dev) {
82 int nid = of_node_to_nid(dev);
83
84 if (nid < 0 || !node_online(nid))
85 nid = -1;
86
87 PHB_SET_NODE(phb, nid);
88 }
89#endif
90 return phb;
91}
92
93void pcibios_free_controller(struct pci_controller *phb)
94{
95 spin_lock(&hose_spinlock);
96 list_del(&phb->list_node);
97 spin_unlock(&hose_spinlock);
98
99 if (phb->is_dynamic)
100 kfree(phb);
101}
102
4c2245bb
GS
103/*
104 * The function is used to return the minimal alignment
105 * for memory or I/O windows of the associated P2P bridge.
106 * By default, 4KiB alignment for I/O windows and 1MiB for
107 * memory windows.
108 */
109resource_size_t pcibios_window_alignment(struct pci_bus *bus,
110 unsigned long type)
111{
112 if (ppc_md.pcibios_window_alignment)
113 return ppc_md.pcibios_window_alignment(bus, type);
114
115 /*
116 * PCI core will figure out the default
117 * alignment: 4KiB for I/O and 1MiB for
118 * memory window.
119 */
120 return 1;
121}
122
d92a208d
GS
123void pcibios_reset_secondary_bus(struct pci_dev *dev)
124{
d92a208d
GS
125 if (ppc_md.pcibios_reset_secondary_bus) {
126 ppc_md.pcibios_reset_secondary_bus(dev);
127 return;
128 }
129
21dd5a43 130 pci_reset_secondary_bus(dev);
d92a208d
GS
131}
132
c3bd517d
MM
133static resource_size_t pcibios_io_size(const struct pci_controller *hose)
134{
135#ifdef CONFIG_PPC64
136 return hose->pci_io_size;
137#else
28f65c11 138 return resource_size(&hose->io_resource);
c3bd517d
MM
139#endif
140}
141
6dfbde20
BH
142int pcibios_vaddr_is_ioport(void __iomem *address)
143{
144 int ret = 0;
145 struct pci_controller *hose;
c3bd517d 146 resource_size_t size;
6dfbde20
BH
147
148 spin_lock(&hose_spinlock);
149 list_for_each_entry(hose, &hose_list, list_node) {
c3bd517d 150 size = pcibios_io_size(hose);
6dfbde20
BH
151 if (address >= hose->io_base_virt &&
152 address < (hose->io_base_virt + size)) {
153 ret = 1;
154 break;
155 }
156 }
157 spin_unlock(&hose_spinlock);
158 return ret;
159}
160
c3bd517d
MM
161unsigned long pci_address_to_pio(phys_addr_t address)
162{
163 struct pci_controller *hose;
164 resource_size_t size;
165 unsigned long ret = ~0;
166
167 spin_lock(&hose_spinlock);
168 list_for_each_entry(hose, &hose_list, list_node) {
169 size = pcibios_io_size(hose);
170 if (address >= hose->io_base_phys &&
171 address < (hose->io_base_phys + size)) {
172 unsigned long base =
173 (unsigned long)hose->io_base_virt - _IO_BASE;
174 ret = base + (address - hose->io_base_phys);
175 break;
176 }
177 }
178 spin_unlock(&hose_spinlock);
179
180 return ret;
181}
182EXPORT_SYMBOL_GPL(pci_address_to_pio);
183
5516b540
KG
184/*
185 * Return the domain number for this bus.
186 */
187int pci_domain_nr(struct pci_bus *bus)
188{
6207e816 189 struct pci_controller *hose = pci_bus_to_host(bus);
5516b540 190
6207e816 191 return hose->global_number;
5516b540 192}
5516b540 193EXPORT_SYMBOL(pci_domain_nr);
58083dad 194
a4c9e328
KG
195/* This routine is meant to be used early during boot, when the
196 * PCI bus numbers have not yet been assigned, and you need to
197 * issue PCI config cycles to an OF device.
198 * It could also be used to "fix" RTAS config cycles if you want
199 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
200 * config cycles.
201 */
202struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
203{
a4c9e328
KG
204 while(node) {
205 struct pci_controller *hose, *tmp;
206 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
44ef3390 207 if (hose->dn == node)
a4c9e328
KG
208 return hose;
209 node = node->parent;
210 }
211 return NULL;
212}
213
58083dad
KG
214/*
215 * Reads the interrupt pin to determine if interrupt is use by card.
216 * If the interrupt is used, then gets the interrupt line from the
217 * openfirmware and sets it in the pci_dev and pci_config line.
218 */
4666ca2a 219static int pci_read_irq_line(struct pci_dev *pci_dev)
58083dad 220{
530210c7 221 struct of_phandle_args oirq;
58083dad
KG
222 unsigned int virq;
223
b0494bc8 224 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
58083dad
KG
225
226#ifdef DEBUG
227 memset(&oirq, 0xff, sizeof(oirq));
228#endif
229 /* Try to get a mapping from the device-tree */
0c02c800 230 if (of_irq_parse_pci(pci_dev, &oirq)) {
58083dad
KG
231 u8 line, pin;
232
233 /* If that fails, lets fallback to what is in the config
234 * space and map that through the default controller. We
235 * also set the type to level low since that's what PCI
236 * interrupts are. If your platform does differently, then
237 * either provide a proper interrupt tree or don't use this
238 * function.
239 */
240 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
241 return -1;
242 if (pin == 0)
243 return -1;
244 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
54a24cbb 245 line == 0xff || line == 0) {
58083dad
KG
246 return -1;
247 }
b0494bc8
BH
248 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
249 line, pin);
58083dad
KG
250
251 virq = irq_create_mapping(NULL, line);
252 if (virq != NO_IRQ)
ec775d0e 253 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
58083dad 254 } else {
b0494bc8 255 pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
530210c7
GL
256 oirq.args_count, oirq.args[0], oirq.args[1],
257 of_node_full_name(oirq.np));
58083dad 258
e6d30ab1 259 virq = irq_create_of_mapping(&oirq);
58083dad
KG
260 }
261 if(virq == NO_IRQ) {
b0494bc8 262 pr_debug(" Failed to map !\n");
58083dad
KG
263 return -1;
264 }
265
b0494bc8 266 pr_debug(" Mapped to linux irq %d\n", virq);
58083dad
KG
267
268 pci_dev->irq = virq;
269
270 return 0;
271}
58083dad
KG
272
273/*
274 * Platform support for /proc/bus/pci/X/Y mmap()s,
275 * modelled on the sparc64 implementation by Dave Miller.
276 * -- paulus.
277 */
278
279/*
280 * Adjust vm_pgoff of VMA such that it is the physical page offset
281 * corresponding to the 32-bit pci bus offset for DEV requested by the user.
282 *
283 * Basically, the user finds the base address for his device which he wishes
284 * to mmap. They read the 32-bit value from the config space base register,
285 * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
286 * offset parameter of mmap on /proc/bus/pci/XXX for that device.
287 *
288 * Returns negative error code on failure, zero on success.
289 */
290static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
291 resource_size_t *offset,
292 enum pci_mmap_state mmap_state)
293{
294 struct pci_controller *hose = pci_bus_to_host(dev->bus);
295 unsigned long io_offset = 0;
296 int i, res_bit;
297
b0d436c7 298 if (hose == NULL)
58083dad
KG
299 return NULL; /* should never happen */
300
301 /* If memory, add on the PCI bridge address offset */
302 if (mmap_state == pci_mmap_mem) {
303#if 0 /* See comment in pci_resource_to_user() for why this is disabled */
304 *offset += hose->pci_mem_offset;
305#endif
306 res_bit = IORESOURCE_MEM;
307 } else {
308 io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
309 *offset += io_offset;
310 res_bit = IORESOURCE_IO;
311 }
312
313 /*
314 * Check that the offset requested corresponds to one of the
315 * resources of the device.
316 */
317 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
318 struct resource *rp = &dev->resource[i];
319 int flags = rp->flags;
320
321 /* treat ROM as memory (should be already) */
322 if (i == PCI_ROM_RESOURCE)
323 flags |= IORESOURCE_MEM;
324
325 /* Active and same type? */
326 if ((flags & res_bit) == 0)
327 continue;
328
329 /* In the range of this resource? */
330 if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
331 continue;
332
333 /* found it! construct the final physical address */
334 if (mmap_state == pci_mmap_io)
335 *offset += hose->io_base_phys - io_offset;
336 return rp;
337 }
338
339 return NULL;
340}
341
342/*
343 * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
344 * device mapping.
345 */
346static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
347 pgprot_t protection,
348 enum pci_mmap_state mmap_state,
349 int write_combine)
350{
58083dad
KG
351
352 /* Write combine is always 0 on non-memory space mappings. On
353 * memory space, if the user didn't pass 1, we check for a
354 * "prefetchable" resource. This is a bit hackish, but we use
355 * this to workaround the inability of /sysfs to provide a write
356 * combine bit
357 */
358 if (mmap_state != pci_mmap_mem)
359 write_combine = 0;
360 else if (write_combine == 0) {
361 if (rp->flags & IORESOURCE_PREFETCH)
362 write_combine = 1;
363 }
364
365 /* XXX would be nice to have a way to ask for write-through */
58083dad 366 if (write_combine)
83d5e64b 367 return pgprot_noncached_wc(protection);
58083dad 368 else
83d5e64b 369 return pgprot_noncached(protection);
58083dad
KG
370}
371
372/*
373 * This one is used by /dev/mem and fbdev who have no clue about the
374 * PCI device, it tries to find the PCI device first and calls the
375 * above routine
376 */
377pgprot_t pci_phys_mem_access_prot(struct file *file,
378 unsigned long pfn,
379 unsigned long size,
64b3d0e8 380 pgprot_t prot)
58083dad
KG
381{
382 struct pci_dev *pdev = NULL;
383 struct resource *found = NULL;
7c12d906 384 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
58083dad
KG
385 int i;
386
387 if (page_is_ram(pfn))
64b3d0e8 388 return prot;
58083dad 389
64b3d0e8 390 prot = pgprot_noncached(prot);
58083dad
KG
391 for_each_pci_dev(pdev) {
392 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
393 struct resource *rp = &pdev->resource[i];
394 int flags = rp->flags;
395
396 /* Active and same type? */
397 if ((flags & IORESOURCE_MEM) == 0)
398 continue;
399 /* In the range of this resource? */
400 if (offset < (rp->start & PAGE_MASK) ||
401 offset > rp->end)
402 continue;
403 found = rp;
404 break;
405 }
406 if (found)
407 break;
408 }
409 if (found) {
410 if (found->flags & IORESOURCE_PREFETCH)
64b3d0e8 411 prot = pgprot_noncached_wc(prot);
58083dad
KG
412 pci_dev_put(pdev);
413 }
414
b0494bc8 415 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
64b3d0e8 416 (unsigned long long)offset, pgprot_val(prot));
58083dad 417
64b3d0e8 418 return prot;
58083dad
KG
419}
420
421
422/*
423 * Perform the actual remap of the pages for a PCI device mapping, as
424 * appropriate for this architecture. The region in the process to map
425 * is described by vm_start and vm_end members of VMA, the base physical
426 * address is found in vm_pgoff.
427 * The pci device structure is provided so that architectures may make mapping
428 * decisions on a per-device or per-bus basis.
429 *
430 * Returns a negative error code on failure, zero on success.
431 */
432int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
433 enum pci_mmap_state mmap_state, int write_combine)
434{
7c12d906
BH
435 resource_size_t offset =
436 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
58083dad
KG
437 struct resource *rp;
438 int ret;
439
440 rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
441 if (rp == NULL)
442 return -EINVAL;
443
444 vma->vm_pgoff = offset >> PAGE_SHIFT;
445 vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
446 vma->vm_page_prot,
447 mmap_state, write_combine);
448
449 ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
450 vma->vm_end - vma->vm_start, vma->vm_page_prot);
451
452 return ret;
453}
454
e9f82cb7
BH
455/* This provides legacy IO read access on a bus */
456int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
457{
458 unsigned long offset;
459 struct pci_controller *hose = pci_bus_to_host(bus);
460 struct resource *rp = &hose->io_resource;
461 void __iomem *addr;
462
463 /* Check if port can be supported by that bus. We only check
464 * the ranges of the PHB though, not the bus itself as the rules
465 * for forwarding legacy cycles down bridges are not our problem
466 * here. So if the host bridge supports it, we do it.
467 */
468 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
469 offset += port;
470
471 if (!(rp->flags & IORESOURCE_IO))
472 return -ENXIO;
473 if (offset < rp->start || (offset + size) > rp->end)
474 return -ENXIO;
475 addr = hose->io_base_virt + port;
476
477 switch(size) {
478 case 1:
479 *((u8 *)val) = in_8(addr);
480 return 1;
481 case 2:
482 if (port & 1)
483 return -EINVAL;
484 *((u16 *)val) = in_le16(addr);
485 return 2;
486 case 4:
487 if (port & 3)
488 return -EINVAL;
489 *((u32 *)val) = in_le32(addr);
490 return 4;
491 }
492 return -EINVAL;
493}
494
495/* This provides legacy IO write access on a bus */
496int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
497{
498 unsigned long offset;
499 struct pci_controller *hose = pci_bus_to_host(bus);
500 struct resource *rp = &hose->io_resource;
501 void __iomem *addr;
502
503 /* Check if port can be supported by that bus. We only check
504 * the ranges of the PHB though, not the bus itself as the rules
505 * for forwarding legacy cycles down bridges are not our problem
506 * here. So if the host bridge supports it, we do it.
507 */
508 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
509 offset += port;
510
511 if (!(rp->flags & IORESOURCE_IO))
512 return -ENXIO;
513 if (offset < rp->start || (offset + size) > rp->end)
514 return -ENXIO;
515 addr = hose->io_base_virt + port;
516
517 /* WARNING: The generic code is idiotic. It gets passed a pointer
518 * to what can be a 1, 2 or 4 byte quantity and always reads that
519 * as a u32, which means that we have to correct the location of
520 * the data read within those 32 bits for size 1 and 2
521 */
522 switch(size) {
523 case 1:
524 out_8(addr, val >> 24);
525 return 1;
526 case 2:
527 if (port & 1)
528 return -EINVAL;
529 out_le16(addr, val >> 16);
530 return 2;
531 case 4:
532 if (port & 3)
533 return -EINVAL;
534 out_le32(addr, val);
535 return 4;
536 }
537 return -EINVAL;
538}
539
540/* This provides legacy IO or memory mmap access on a bus */
541int pci_mmap_legacy_page_range(struct pci_bus *bus,
542 struct vm_area_struct *vma,
543 enum pci_mmap_state mmap_state)
544{
545 struct pci_controller *hose = pci_bus_to_host(bus);
546 resource_size_t offset =
547 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
548 resource_size_t size = vma->vm_end - vma->vm_start;
549 struct resource *rp;
550
551 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
552 pci_domain_nr(bus), bus->number,
553 mmap_state == pci_mmap_mem ? "MEM" : "IO",
554 (unsigned long long)offset,
555 (unsigned long long)(offset + size - 1));
556
557 if (mmap_state == pci_mmap_mem) {
5b11abfd
BH
558 /* Hack alert !
559 *
560 * Because X is lame and can fail starting if it gets an error trying
561 * to mmap legacy_mem (instead of just moving on without legacy memory
562 * access) we fake it here by giving it anonymous memory, effectively
563 * behaving just like /dev/zero
564 */
565 if ((offset + size) > hose->isa_mem_size) {
566 printk(KERN_DEBUG
567 "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
568 current->comm, current->pid, pci_domain_nr(bus), bus->number);
569 if (vma->vm_flags & VM_SHARED)
570 return shmem_zero_setup(vma);
571 return 0;
572 }
e9f82cb7
BH
573 offset += hose->isa_mem_phys;
574 } else {
575 unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
576 unsigned long roffset = offset + io_offset;
577 rp = &hose->io_resource;
578 if (!(rp->flags & IORESOURCE_IO))
579 return -ENXIO;
580 if (roffset < rp->start || (roffset + size) > rp->end)
581 return -ENXIO;
582 offset += hose->io_base_phys;
583 }
584 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
585
586 vma->vm_pgoff = offset >> PAGE_SHIFT;
64b3d0e8 587 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
e9f82cb7
BH
588 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
589 vma->vm_end - vma->vm_start,
590 vma->vm_page_prot);
591}
592
58083dad
KG
593void pci_resource_to_user(const struct pci_dev *dev, int bar,
594 const struct resource *rsrc,
595 resource_size_t *start, resource_size_t *end)
596{
597 struct pci_controller *hose = pci_bus_to_host(dev->bus);
598 resource_size_t offset = 0;
599
600 if (hose == NULL)
601 return;
602
603 if (rsrc->flags & IORESOURCE_IO)
604 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
605
606 /* We pass a fully fixed up address to userland for MMIO instead of
607 * a BAR value because X is lame and expects to be able to use that
608 * to pass to /dev/mem !
609 *
610 * That means that we'll have potentially 64 bits values where some
611 * userland apps only expect 32 (like X itself since it thinks only
612 * Sparc has 64 bits MMIO) but if we don't do that, we break it on
613 * 32 bits CHRPs :-(
614 *
615 * Hopefully, the sysfs insterface is immune to that gunk. Once X
616 * has been fixed (and the fix spread enough), we can re-enable the
617 * 2 lines below and pass down a BAR value to userland. In that case
618 * we'll also have to re-enable the matching code in
619 * __pci_mmap_make_offset().
620 *
621 * BenH.
622 */
623#if 0
624 else if (rsrc->flags & IORESOURCE_MEM)
625 offset = hose->pci_mem_offset;
626#endif
627
628 *start = rsrc->start - offset;
629 *end = rsrc->end - offset;
630}
13dccb9e
BH
631
632/**
633 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
634 * @hose: newly allocated pci_controller to be setup
635 * @dev: device node of the host bridge
636 * @primary: set if primary bus (32 bits only, soon to be deprecated)
637 *
638 * This function will parse the "ranges" property of a PCI host bridge device
639 * node and setup the resource mapping of a pci controller based on its
640 * content.
641 *
642 * Life would be boring if it wasn't for a few issues that we have to deal
643 * with here:
644 *
645 * - We can only cope with one IO space range and up to 3 Memory space
646 * ranges. However, some machines (thanks Apple !) tend to split their
647 * space into lots of small contiguous ranges. So we have to coalesce.
648 *
13dccb9e
BH
649 * - Some busses have IO space not starting at 0, which causes trouble with
650 * the way we do our IO resource renumbering. The code somewhat deals with
651 * it for 64 bits but I would expect problems on 32 bits.
652 *
653 * - Some 32 bits platforms such as 4xx can have physical space larger than
654 * 32 bits so we need to use 64 bits values for the parsing
655 */
cad5cef6
GKH
656void pci_process_bridge_OF_ranges(struct pci_controller *hose,
657 struct device_node *dev, int primary)
13dccb9e 658{
858957ab 659 int memno = 0;
13dccb9e 660 struct resource *res;
654837e8
AM
661 struct of_pci_range range;
662 struct of_pci_range_parser parser;
13dccb9e
BH
663
664 printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
665 dev->full_name, primary ? "(primary)" : "");
666
654837e8
AM
667 /* Check for ranges property */
668 if (of_pci_range_parser_init(&parser, dev))
13dccb9e
BH
669 return;
670
671 /* Parse it */
654837e8 672 for_each_of_pci_range(&parser, &range) {
e9f82cb7
BH
673 /* If we failed translation or got a zero-sized region
674 * (some FW try to feed us with non sensical zero sized regions
675 * such as power3 which look like some kind of attempt at exposing
676 * the VGA memory hole)
677 */
654837e8 678 if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
13dccb9e
BH
679 continue;
680
13dccb9e
BH
681 /* Act based on address space type */
682 res = NULL;
654837e8
AM
683 switch (range.flags & IORESOURCE_TYPE_BITS) {
684 case IORESOURCE_IO:
13dccb9e
BH
685 printk(KERN_INFO
686 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
654837e8
AM
687 range.cpu_addr, range.cpu_addr + range.size - 1,
688 range.pci_addr);
13dccb9e
BH
689
690 /* We support only one IO range */
691 if (hose->pci_io_size) {
692 printk(KERN_INFO
693 " \\--> Skipped (too many) !\n");
694 continue;
695 }
696#ifdef CONFIG_PPC32
697 /* On 32 bits, limit I/O space to 16MB */
654837e8
AM
698 if (range.size > 0x01000000)
699 range.size = 0x01000000;
13dccb9e
BH
700
701 /* 32 bits needs to map IOs here */
654837e8
AM
702 hose->io_base_virt = ioremap(range.cpu_addr,
703 range.size);
13dccb9e
BH
704
705 /* Expect trouble if pci_addr is not 0 */
706 if (primary)
707 isa_io_base =
708 (unsigned long)hose->io_base_virt;
709#endif /* CONFIG_PPC32 */
710 /* pci_io_size and io_base_phys always represent IO
711 * space starting at 0 so we factor in pci_addr
712 */
654837e8
AM
713 hose->pci_io_size = range.pci_addr + range.size;
714 hose->io_base_phys = range.cpu_addr - range.pci_addr;
13dccb9e
BH
715
716 /* Build resource */
717 res = &hose->io_resource;
654837e8 718 range.cpu_addr = range.pci_addr;
13dccb9e 719 break;
654837e8 720 case IORESOURCE_MEM:
13dccb9e
BH
721 printk(KERN_INFO
722 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
654837e8
AM
723 range.cpu_addr, range.cpu_addr + range.size - 1,
724 range.pci_addr,
725 (range.pci_space & 0x40000000) ?
726 "Prefetch" : "");
13dccb9e
BH
727
728 /* We support only 3 memory ranges */
729 if (memno >= 3) {
730 printk(KERN_INFO
731 " \\--> Skipped (too many) !\n");
732 continue;
733 }
734 /* Handles ISA memory hole space here */
654837e8 735 if (range.pci_addr == 0) {
13dccb9e 736 if (primary || isa_mem_base == 0)
654837e8
AM
737 isa_mem_base = range.cpu_addr;
738 hose->isa_mem_phys = range.cpu_addr;
739 hose->isa_mem_size = range.size;
13dccb9e
BH
740 }
741
13dccb9e 742 /* Build resource */
654837e8
AM
743 hose->mem_offset[memno] = range.cpu_addr -
744 range.pci_addr;
13dccb9e 745 res = &hose->mem_resources[memno++];
13dccb9e
BH
746 break;
747 }
748 if (res != NULL) {
aeba3731
ME
749 res->name = dev->full_name;
750 res->flags = range.flags;
751 res->start = range.cpu_addr;
752 res->end = range.cpu_addr + range.size - 1;
753 res->parent = res->child = res->sibling = NULL;
13dccb9e
BH
754 }
755 }
13dccb9e 756}
fa462f2d
BH
757
758/* Decide whether to display the domain number in /proc */
759int pci_proc_domain(struct pci_bus *bus)
760{
761 struct pci_controller *hose = pci_bus_to_host(bus);
1fd0f525 762
0e47ff1c 763 if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
fa462f2d 764 return 0;
0e47ff1c 765 if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
fa462f2d
BH
766 return hose->global_number != 0;
767 return 1;
fa462f2d
BH
768}
769
d82fb31a
KSS
770int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
771{
772 if (ppc_md.pcibios_root_bridge_prepare)
773 return ppc_md.pcibios_root_bridge_prepare(bridge);
774
775 return 0;
776}
777
bf5e2ba2
BH
778/* This header fixup will do the resource fixup for all devices as they are
779 * probed, but not for bridge ranges
780 */
cad5cef6 781static void pcibios_fixup_resources(struct pci_dev *dev)
bf5e2ba2
BH
782{
783 struct pci_controller *hose = pci_bus_to_host(dev->bus);
784 int i;
785
786 if (!hose) {
787 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
788 pci_name(dev));
789 return;
790 }
791 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
792 struct resource *res = dev->resource + i;
c5df457f 793 struct pci_bus_region reg;
bf5e2ba2
BH
794 if (!res->flags)
795 continue;
48c2ce97
BH
796
797 /* If we're going to re-assign everything, we mark all resources
798 * as unset (and 0-base them). In addition, we mark BARs starting
799 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
800 * since in that case, we don't want to re-assign anything
7f172890 801 */
fc279850 802 pcibios_resource_to_bus(dev->bus, &reg, res);
48c2ce97 803 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
c5df457f 804 (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
48c2ce97
BH
805 /* Only print message if not re-assigning */
806 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
807 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
808 "is unassigned\n",
809 pci_name(dev), i,
810 (unsigned long long)res->start,
811 (unsigned long long)res->end,
812 (unsigned int)res->flags);
bf5e2ba2
BH
813 res->end -= res->start;
814 res->start = 0;
815 res->flags |= IORESOURCE_UNSET;
816 continue;
817 }
818
6c5705fe 819 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
bf5e2ba2
BH
820 pci_name(dev), i,
821 (unsigned long long)res->start,\
822 (unsigned long long)res->end,
823 (unsigned int)res->flags);
bf5e2ba2
BH
824 }
825
826 /* Call machine specific resource fixup */
827 if (ppc_md.pcibios_fixup_resources)
828 ppc_md.pcibios_fixup_resources(dev);
829}
830DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
831
b5561511
BH
832/* This function tries to figure out if a bridge resource has been initialized
833 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
834 * things go more smoothly when it gets it right. It should covers cases such
835 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
836 */
cad5cef6
GKH
837static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
838 struct resource *res)
bf5e2ba2 839{
be8cbcd8 840 struct pci_controller *hose = pci_bus_to_host(bus);
bf5e2ba2 841 struct pci_dev *dev = bus->self;
b5561511 842 resource_size_t offset;
3fd47f06 843 struct pci_bus_region region;
b5561511
BH
844 u16 command;
845 int i;
bf5e2ba2 846
b5561511 847 /* We don't do anything if PCI_PROBE_ONLY is set */
0e47ff1c 848 if (pci_has_flag(PCI_PROBE_ONLY))
b5561511 849 return 0;
bf5e2ba2 850
b5561511
BH
851 /* Job is a bit different between memory and IO */
852 if (res->flags & IORESOURCE_MEM) {
fc279850 853 pcibios_resource_to_bus(dev->bus, &region, res);
3fd47f06
BH
854
855 /* If the BAR is non-0 then it's probably been initialized */
856 if (region.start != 0)
b5561511 857 return 0;
bf5e2ba2 858
b5561511
BH
859 /* The BAR is 0, let's check if memory decoding is enabled on
860 * the bridge. If not, we consider it unassigned
861 */
862 pci_read_config_word(dev, PCI_COMMAND, &command);
863 if ((command & PCI_COMMAND_MEMORY) == 0)
864 return 1;
be8cbcd8 865
b5561511
BH
866 /* Memory decoding is enabled and the BAR is 0. If any of the bridge
867 * resources covers that starting address (0 then it's good enough for
3fd47f06 868 * us for memory space)
b5561511
BH
869 */
870 for (i = 0; i < 3; i++) {
871 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
3fd47f06 872 hose->mem_resources[i].start == hose->mem_offset[i])
b5561511
BH
873 return 0;
874 }
875
876 /* Well, it starts at 0 and we know it will collide so we may as
877 * well consider it as unassigned. That covers the Apple case.
878 */
879 return 1;
880 } else {
881 /* If the BAR is non-0, then we consider it assigned */
882 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
883 if (((res->start - offset) & 0xfffffffful) != 0)
884 return 0;
885
886 /* Here, we are a bit different than memory as typically IO space
887 * starting at low addresses -is- valid. What we do instead if that
888 * we consider as unassigned anything that doesn't have IO enabled
889 * in the PCI command register, and that's it.
890 */
891 pci_read_config_word(dev, PCI_COMMAND, &command);
892 if (command & PCI_COMMAND_IO)
893 return 0;
894
895 /* It's starting at 0 and IO is disabled in the bridge, consider
896 * it unassigned
897 */
898 return 1;
899 }
900}
901
902/* Fixup resources of a PCI<->PCI bridge */
cad5cef6 903static void pcibios_fixup_bridge(struct pci_bus *bus)
b5561511
BH
904{
905 struct resource *res;
906 int i;
907
908 struct pci_dev *dev = bus->self;
909
89a74ecc
BH
910 pci_bus_for_each_resource(bus, res, i) {
911 if (!res || !res->flags)
b5561511
BH
912 continue;
913 if (i >= 3 && bus->self->transparent)
914 continue;
915
cf1a4cf8
GS
916 /* If we're going to reassign everything, we can
917 * shrink the P2P resource to have size as being
918 * of 0 in order to save space.
48c2ce97
BH
919 */
920 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
921 res->flags |= IORESOURCE_UNSET;
48c2ce97 922 res->start = 0;
cf1a4cf8 923 res->end = -1;
48c2ce97
BH
924 continue;
925 }
926
6c5705fe 927 pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
b5561511
BH
928 pci_name(dev), i,
929 (unsigned long long)res->start,\
930 (unsigned long long)res->end,
931 (unsigned int)res->flags);
bf5e2ba2 932
b5561511
BH
933 /* Try to detect uninitialized P2P bridge resources,
934 * and clear them out so they get re-assigned later
935 */
936 if (pcibios_uninitialized_bridge_resource(bus, res)) {
937 res->flags = 0;
938 pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
bf5e2ba2
BH
939 }
940 }
b5561511
BH
941}
942
cad5cef6 943void pcibios_setup_bus_self(struct pci_bus *bus)
8b8da358 944{
7eef440a 945 /* Fix up the bus resources for P2P bridges */
8b8da358
BH
946 if (bus->self != NULL)
947 pcibios_fixup_bridge(bus);
948
949 /* Platform specific bus fixups. This is currently only used
7eef440a 950 * by fsl_pci and I'm hoping to get rid of it at some point
8b8da358
BH
951 */
952 if (ppc_md.pcibios_fixup_bus)
953 ppc_md.pcibios_fixup_bus(bus);
954
955 /* Setup bus DMA mappings */
b122c954 956 pci_dma_bus_setup(bus);
8b8da358
BH
957}
958
7846de40 959static void pcibios_setup_device(struct pci_dev *dev)
37f02195
YC
960{
961 /* Fixup NUMA node as it may not be setup yet by the generic
962 * code and is needed by the DMA init
963 */
964 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
965
966 /* Hook up default DMA ops */
967 set_dma_ops(&dev->dev, pci_dma_ops);
968 set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
969
970 /* Additional platform DMA/iommu setup */
e02def5b 971 pci_dma_dev_setup(dev);
37f02195
YC
972
973 /* Read default IRQs and fixup if necessary */
974 pci_read_irq_line(dev);
975 if (ppc_md.pci_irq_fixup)
976 ppc_md.pci_irq_fixup(dev);
977}
978
7846de40
GR
979int pcibios_add_device(struct pci_dev *dev)
980{
981 /*
982 * We can only call pcibios_setup_device() after bus setup is complete,
983 * since some of the platform specific DMA setup code depends on it.
984 */
985 if (dev->bus->is_added)
986 pcibios_setup_device(dev);
987 return 0;
988}
989
cad5cef6 990void pcibios_setup_bus_devices(struct pci_bus *bus)
7eef440a
BH
991{
992 struct pci_dev *dev;
993
994 pr_debug("PCI: Fixup bus devices %d (%s)\n",
995 bus->number, bus->self ? pci_name(bus->self) : "PHB");
996
997 list_for_each_entry(dev, &bus->devices, bus_list) {
2d1c8618
BH
998 /* Cardbus can call us to add new devices to a bus, so ignore
999 * those who are already fully discovered
1000 */
1001 if (dev->is_added)
1002 continue;
1003
37f02195 1004 pcibios_setup_device(dev);
7eef440a
BH
1005 }
1006}
1007
79c8be83
MS
1008void pcibios_set_master(struct pci_dev *dev)
1009{
1010 /* No special bus mastering setup handling */
1011}
1012
cad5cef6 1013void pcibios_fixup_bus(struct pci_bus *bus)
bf5e2ba2
BH
1014{
1015 /* When called from the generic PCI probe, read PCI<->PCI bridge
7eef440a 1016 * bases. This is -not- called when generating the PCI tree from
8b8da358 1017 * the OF device-tree.
bf5e2ba2 1018 */
1a85d66b 1019 pci_read_bridge_bases(bus);
bf5e2ba2 1020
8b8da358
BH
1021 /* Now fixup the bus bus */
1022 pcibios_setup_bus_self(bus);
1023
1024 /* Now fixup devices on that bus */
1025 pcibios_setup_bus_devices(bus);
bf5e2ba2 1026}
8b8da358 1027EXPORT_SYMBOL(pcibios_fixup_bus);
3fd94c6b 1028
cad5cef6 1029void pci_fixup_cardbus(struct pci_bus *bus)
2d1c8618
BH
1030{
1031 /* Now fixup devices on that bus */
1032 pcibios_setup_bus_devices(bus);
1033}
1034
1035
3fd94c6b
BH
1036static int skip_isa_ioresource_align(struct pci_dev *dev)
1037{
0e47ff1c 1038 if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
3fd94c6b
BH
1039 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
1040 return 1;
1041 return 0;
1042}
1043
1044/*
1045 * We need to avoid collisions with `mirrored' VGA ports
1046 * and other strange ISA hardware, so we always want the
1047 * addresses to be allocated in the 0x000-0x0ff region
1048 * modulo 0x400.
1049 *
1050 * Why? Because some silly external IO cards only decode
1051 * the low 10 bits of the IO address. The 0x00-0xff region
1052 * is reserved for motherboard devices that decode all 16
1053 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1054 * but we want to try to avoid allocating at 0x2900-0x2bff
1055 * which might have be mirrored at 0x0100-0x03ff..
1056 */
3b7a17fc 1057resource_size_t pcibios_align_resource(void *data, const struct resource *res,
3fd94c6b
BH
1058 resource_size_t size, resource_size_t align)
1059{
1060 struct pci_dev *dev = data;
b26b2d49 1061 resource_size_t start = res->start;
3fd94c6b
BH
1062
1063 if (res->flags & IORESOURCE_IO) {
3fd94c6b 1064 if (skip_isa_ioresource_align(dev))
b26b2d49
DB
1065 return start;
1066 if (start & 0x300)
3fd94c6b 1067 start = (start + 0x3ff) & ~0x3ff;
3fd94c6b 1068 }
b26b2d49
DB
1069
1070 return start;
3fd94c6b
BH
1071}
1072EXPORT_SYMBOL(pcibios_align_resource);
1073
1074/*
1075 * Reparent resource children of pr that conflict with res
1076 * under res, and make res replace those children.
1077 */
0f6023d5 1078static int reparent_resources(struct resource *parent,
3fd94c6b
BH
1079 struct resource *res)
1080{
1081 struct resource *p, **pp;
1082 struct resource **firstpp = NULL;
1083
1084 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1085 if (p->end < res->start)
1086 continue;
1087 if (res->end < p->start)
1088 break;
1089 if (p->start < res->start || p->end > res->end)
1090 return -1; /* not completely contained */
1091 if (firstpp == NULL)
1092 firstpp = pp;
1093 }
1094 if (firstpp == NULL)
1095 return -1; /* didn't find any conflicting entries? */
1096 res->parent = parent;
1097 res->child = *firstpp;
1098 res->sibling = *pp;
1099 *firstpp = res;
1100 *pp = NULL;
1101 for (p = res->child; p != NULL; p = p->sibling) {
1102 p->parent = res;
b0494bc8
BH
1103 pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
1104 p->name,
1105 (unsigned long long)p->start,
1106 (unsigned long long)p->end, res->name);
3fd94c6b
BH
1107 }
1108 return 0;
1109}
1110
1111/*
1112 * Handle resources of PCI devices. If the world were perfect, we could
1113 * just allocate all the resource regions and do nothing more. It isn't.
1114 * On the other hand, we cannot just re-allocate all devices, as it would
1115 * require us to know lots of host bridge internals. So we attempt to
1116 * keep as much of the original configuration as possible, but tweak it
1117 * when it's found to be wrong.
1118 *
1119 * Known BIOS problems we have to work around:
1120 * - I/O or memory regions not configured
1121 * - regions configured, but not enabled in the command register
1122 * - bogus I/O addresses above 64K used
1123 * - expansion ROMs left enabled (this may sound harmless, but given
1124 * the fact the PCI specs explicitly allow address decoders to be
1125 * shared between expansion ROMs and other resource regions, it's
1126 * at least dangerous)
1127 *
1128 * Our solution:
1129 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1130 * This gives us fixed barriers on where we can allocate.
1131 * (2) Allocate resources for all enabled devices. If there is
1132 * a collision, just mark the resource as unallocated. Also
1133 * disable expansion ROMs during this step.
1134 * (3) Try to allocate resources for disabled devices. If the
1135 * resources were assigned correctly, everything goes well,
1136 * if they weren't, they won't disturb allocation of other
1137 * resources.
1138 * (4) Assign new addresses to resources which were either
1139 * not configured at all or misconfigured. If explicitly
1140 * requested by the user, configure expansion ROM address
1141 * as well.
1142 */
1143
e51df2c1 1144static void pcibios_allocate_bus_resources(struct pci_bus *bus)
3fd94c6b 1145{
e90a1318 1146 struct pci_bus *b;
3fd94c6b
BH
1147 int i;
1148 struct resource *res, *pr;
1149
b5ae5f91
BH
1150 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1151 pci_domain_nr(bus), bus->number);
1152
89a74ecc
BH
1153 pci_bus_for_each_resource(bus, res, i) {
1154 if (!res || !res->flags || res->start > res->end || res->parent)
e90a1318 1155 continue;
48c2ce97
BH
1156
1157 /* If the resource was left unset at this point, we clear it */
1158 if (res->flags & IORESOURCE_UNSET)
1159 goto clear_resource;
1160
e90a1318
NF
1161 if (bus->parent == NULL)
1162 pr = (res->flags & IORESOURCE_IO) ?
1163 &ioport_resource : &iomem_resource;
1164 else {
e90a1318
NF
1165 pr = pci_find_parent_resource(bus->self, res);
1166 if (pr == res) {
1167 /* this happens when the generic PCI
1168 * code (wrongly) decides that this
1169 * bridge is transparent -- paulus
3fd94c6b 1170 */
e90a1318 1171 continue;
3fd94c6b 1172 }
e90a1318 1173 }
3fd94c6b 1174
b0494bc8
BH
1175 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
1176 "[0x%x], parent %p (%s)\n",
1177 bus->self ? pci_name(bus->self) : "PHB",
1178 bus->number, i,
1179 (unsigned long long)res->start,
1180 (unsigned long long)res->end,
1181 (unsigned int)res->flags,
1182 pr, (pr && pr->name) ? pr->name : "nil");
e90a1318
NF
1183
1184 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
3ebfe46a
YL
1185 struct pci_dev *dev = bus->self;
1186
e90a1318
NF
1187 if (request_resource(pr, res) == 0)
1188 continue;
1189 /*
1190 * Must be a conflict with an existing entry.
1191 * Move that entry (or entries) under the
1192 * bridge resource and try again.
1193 */
1194 if (reparent_resources(pr, res) == 0)
1195 continue;
3ebfe46a
YL
1196
1197 if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
1198 pci_claim_bridge_resource(dev,
1199 i + PCI_BRIDGE_RESOURCES) == 0)
1200 continue;
3fd94c6b 1201 }
48c2ce97
BH
1202 pr_warning("PCI: Cannot allocate resource region "
1203 "%d of PCI bridge %d, will remap\n", i, bus->number);
1204 clear_resource:
cf1a4cf8
GS
1205 /* The resource might be figured out when doing
1206 * reassignment based on the resources required
1207 * by the downstream PCI devices. Here we set
1208 * the size of the resource to be 0 in order to
1209 * save more space.
1210 */
1211 res->start = 0;
1212 res->end = -1;
e90a1318 1213 res->flags = 0;
3fd94c6b 1214 }
e90a1318
NF
1215
1216 list_for_each_entry(b, &bus->children, node)
1217 pcibios_allocate_bus_resources(b);
3fd94c6b
BH
1218}
1219
cad5cef6 1220static inline void alloc_resource(struct pci_dev *dev, int idx)
3fd94c6b
BH
1221{
1222 struct resource *pr, *r = &dev->resource[idx];
1223
b0494bc8
BH
1224 pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
1225 pci_name(dev), idx,
1226 (unsigned long long)r->start,
1227 (unsigned long long)r->end,
1228 (unsigned int)r->flags);
3fd94c6b
BH
1229
1230 pr = pci_find_parent_resource(dev, r);
1231 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1232 request_resource(pr, r) < 0) {
1233 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1234 " of device %s, will remap\n", idx, pci_name(dev));
1235 if (pr)
b0494bc8
BH
1236 pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
1237 pr,
1238 (unsigned long long)pr->start,
1239 (unsigned long long)pr->end,
1240 (unsigned int)pr->flags);
3fd94c6b
BH
1241 /* We'll assign a new address later */
1242 r->flags |= IORESOURCE_UNSET;
1243 r->end -= r->start;
1244 r->start = 0;
1245 }
1246}
1247
1248static void __init pcibios_allocate_resources(int pass)
1249{
1250 struct pci_dev *dev = NULL;
1251 int idx, disabled;
1252 u16 command;
1253 struct resource *r;
1254
1255 for_each_pci_dev(dev) {
1256 pci_read_config_word(dev, PCI_COMMAND, &command);
ad892a63 1257 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
3fd94c6b
BH
1258 r = &dev->resource[idx];
1259 if (r->parent) /* Already allocated */
1260 continue;
1261 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1262 continue; /* Not assigned at all */
ad892a63
BH
1263 /* We only allocate ROMs on pass 1 just in case they
1264 * have been screwed up by firmware
1265 */
1266 if (idx == PCI_ROM_RESOURCE )
1267 disabled = 1;
3fd94c6b
BH
1268 if (r->flags & IORESOURCE_IO)
1269 disabled = !(command & PCI_COMMAND_IO);
1270 else
1271 disabled = !(command & PCI_COMMAND_MEMORY);
533b1928
PM
1272 if (pass == disabled)
1273 alloc_resource(dev, idx);
3fd94c6b
BH
1274 }
1275 if (pass)
1276 continue;
1277 r = &dev->resource[PCI_ROM_RESOURCE];
ad892a63 1278 if (r->flags) {
3fd94c6b
BH
1279 /* Turn the ROM off, leave the resource region,
1280 * but keep it unregistered.
1281 */
1282 u32 reg;
3fd94c6b 1283 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
ad892a63
BH
1284 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1285 pr_debug("PCI: Switching off ROM of %s\n",
1286 pci_name(dev));
1287 r->flags &= ~IORESOURCE_ROM_ENABLE;
1288 pci_write_config_dword(dev, dev->rom_base_reg,
1289 reg & ~PCI_ROM_ADDRESS_ENABLE);
1290 }
3fd94c6b
BH
1291 }
1292 }
1293}
1294
c1f34302
BH
1295static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1296{
1297 struct pci_controller *hose = pci_bus_to_host(bus);
1298 resource_size_t offset;
1299 struct resource *res, *pres;
1300 int i;
1301
1302 pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1303
1304 /* Check for IO */
1305 if (!(hose->io_resource.flags & IORESOURCE_IO))
1306 goto no_io;
1307 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1308 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1309 BUG_ON(res == NULL);
1310 res->name = "Legacy IO";
1311 res->flags = IORESOURCE_IO;
1312 res->start = offset;
1313 res->end = (offset + 0xfff) & 0xfffffffful;
1314 pr_debug("Candidate legacy IO: %pR\n", res);
1315 if (request_resource(&hose->io_resource, res)) {
1316 printk(KERN_DEBUG
1317 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1318 pci_domain_nr(bus), bus->number, res);
1319 kfree(res);
1320 }
1321
1322 no_io:
1323 /* Check for memory */
c1f34302
BH
1324 for (i = 0; i < 3; i++) {
1325 pres = &hose->mem_resources[i];
3fd47f06 1326 offset = hose->mem_offset[i];
c1f34302
BH
1327 if (!(pres->flags & IORESOURCE_MEM))
1328 continue;
1329 pr_debug("hose mem res: %pR\n", pres);
1330 if ((pres->start - offset) <= 0xa0000 &&
1331 (pres->end - offset) >= 0xbffff)
1332 break;
1333 }
1334 if (i >= 3)
1335 return;
1336 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1337 BUG_ON(res == NULL);
1338 res->name = "Legacy VGA memory";
1339 res->flags = IORESOURCE_MEM;
1340 res->start = 0xa0000 + offset;
1341 res->end = 0xbffff + offset;
1342 pr_debug("Candidate VGA memory: %pR\n", res);
1343 if (request_resource(pres, res)) {
1344 printk(KERN_DEBUG
1345 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1346 pci_domain_nr(bus), bus->number, res);
1347 kfree(res);
1348 }
1349}
1350
3fd94c6b
BH
1351void __init pcibios_resource_survey(void)
1352{
e90a1318
NF
1353 struct pci_bus *b;
1354
48c2ce97 1355 /* Allocate and assign resources */
e90a1318
NF
1356 list_for_each_entry(b, &pci_root_buses, node)
1357 pcibios_allocate_bus_resources(b);
48c2ce97
BH
1358 pcibios_allocate_resources(0);
1359 pcibios_allocate_resources(1);
3fd94c6b 1360
c1f34302
BH
1361 /* Before we start assigning unassigned resource, we try to reserve
1362 * the low IO area and the VGA memory area if they intersect the
1363 * bus available resources to avoid allocating things on top of them
1364 */
0e47ff1c 1365 if (!pci_has_flag(PCI_PROBE_ONLY)) {
c1f34302
BH
1366 list_for_each_entry(b, &pci_root_buses, node)
1367 pcibios_reserve_legacy_regions(b);
1368 }
1369
1370 /* Now, if the platform didn't decide to blindly trust the firmware,
1371 * we proceed to assigning things that were left unassigned
1372 */
0e47ff1c 1373 if (!pci_has_flag(PCI_PROBE_ONLY)) {
a77acda0 1374 pr_debug("PCI: Assigning unassigned resources...\n");
3fd94c6b
BH
1375 pci_assign_unassigned_resources();
1376 }
1377
1378 /* Call machine dependent fixup */
1379 if (ppc_md.pcibios_fixup)
1380 ppc_md.pcibios_fixup();
1381}
1382
fd6852c8 1383/* This is used by the PCI hotplug driver to allocate resource
3fd94c6b 1384 * of newly plugged busses. We can try to consolidate with the
fd6852c8
BH
1385 * rest of the code later, for now, keep it as-is as our main
1386 * resource allocation function doesn't deal with sub-trees yet.
3fd94c6b 1387 */
baf75b0a 1388void pcibios_claim_one_bus(struct pci_bus *bus)
3fd94c6b
BH
1389{
1390 struct pci_dev *dev;
1391 struct pci_bus *child_bus;
1392
1393 list_for_each_entry(dev, &bus->devices, bus_list) {
1394 int i;
1395
1396 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1397 struct resource *r = &dev->resource[i];
1398
1399 if (r->parent || !r->start || !r->flags)
1400 continue;
fd6852c8
BH
1401
1402 pr_debug("PCI: Claiming %s: "
1403 "Resource %d: %016llx..%016llx [%x]\n",
1404 pci_name(dev), i,
1405 (unsigned long long)r->start,
1406 (unsigned long long)r->end,
1407 (unsigned int)r->flags);
1408
3ebfe46a
YL
1409 if (pci_claim_resource(dev, i) == 0)
1410 continue;
1411
1412 pci_claim_bridge_resource(dev, i);
3fd94c6b
BH
1413 }
1414 }
1415
1416 list_for_each_entry(child_bus, &bus->children, node)
1417 pcibios_claim_one_bus(child_bus);
1418}
fd6852c8
BH
1419
1420
1421/* pcibios_finish_adding_to_bus
1422 *
1423 * This is to be called by the hotplug code after devices have been
1424 * added to a bus, this include calling it for a PHB that is just
1425 * being added
1426 */
1427void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1428{
1429 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1430 pci_domain_nr(bus), bus->number);
1431
1432 /* Allocate bus and devices resources */
1433 pcibios_allocate_bus_resources(bus);
1434 pcibios_claim_one_bus(bus);
ab444ec9
GS
1435 if (!pci_has_flag(PCI_PROBE_ONLY))
1436 pci_assign_unassigned_bus_resources(bus);
fd6852c8 1437
6a040ce7
TLSC
1438 /* Fixup EEH */
1439 eeh_add_device_tree_late(bus);
1440
fd6852c8
BH
1441 /* Add new devices to global lists. Register in proc, sysfs. */
1442 pci_bus_add_devices(bus);
1443
6a040ce7
TLSC
1444 /* sysfs files should only be added after devices are added */
1445 eeh_add_sysfs_files(bus);
fd6852c8
BH
1446}
1447EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1448
549beb9b
BH
1449int pcibios_enable_device(struct pci_dev *dev, int mask)
1450{
549beb9b 1451 if (ppc_md.pcibios_enable_device_hook)
c88c2a18 1452 if (!ppc_md.pcibios_enable_device_hook(dev))
549beb9b
BH
1453 return -EINVAL;
1454
7cfb5f9a 1455 return pci_enable_resources(dev, mask);
549beb9b 1456}
53280323 1457
38973ba7
BH
1458resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
1459{
1460 return (unsigned long) hose->io_base_virt - _IO_BASE;
1461}
1462
cad5cef6
GKH
1463static void pcibios_setup_phb_resources(struct pci_controller *hose,
1464 struct list_head *resources)
53280323 1465{
53280323 1466 struct resource *res;
3fd47f06 1467 resource_size_t offset;
53280323
BH
1468 int i;
1469
1470 /* Hookup PHB IO resource */
45a709f8 1471 res = &hose->io_resource;
53280323
BH
1472
1473 if (!res->flags) {
adb7cd73 1474 pr_info("PCI: I/O resource not set for host"
53280323
BH
1475 " bridge %s (domain %d)\n",
1476 hose->dn->full_name, hose->global_number);
3fd47f06
BH
1477 } else {
1478 offset = pcibios_io_space_offset(hose);
1479
1480 pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n",
a0b8e76f
BH
1481 (unsigned long long)res->start,
1482 (unsigned long long)res->end,
3fd47f06
BH
1483 (unsigned long)res->flags,
1484 (unsigned long long)offset);
1485 pci_add_resource_offset(resources, res, offset);
a0b8e76f 1486 }
53280323
BH
1487
1488 /* Hookup PHB Memory resources */
1489 for (i = 0; i < 3; ++i) {
1490 res = &hose->mem_resources[i];
1491 if (!res->flags) {
bee7dd9c
BH
1492 if (i == 0)
1493 printk(KERN_ERR "PCI: Memory resource 0 not set for "
1494 "host bridge %s (domain %d)\n",
1495 hose->dn->full_name, hose->global_number);
3fd47f06 1496 continue;
a0b8e76f 1497 }
3fd47f06 1498 offset = hose->mem_offset[i];
53280323 1499
3fd47f06
BH
1500
1501 pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
1502 (unsigned long long)res->start,
1503 (unsigned long long)res->end,
1504 (unsigned long)res->flags,
1505 (unsigned long long)offset);
1506
1507 pci_add_resource_offset(resources, res, offset);
1508 }
53280323 1509}
89c2dd62
KG
1510
1511/*
1512 * Null PCI config access functions, for the case when we can't
1513 * find a hose.
1514 */
1515#define NULL_PCI_OP(rw, size, type) \
1516static int \
1517null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1518{ \
1519 return PCIBIOS_DEVICE_NOT_FOUND; \
1520}
1521
1522static int
1523null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1524 int len, u32 *val)
1525{
1526 return PCIBIOS_DEVICE_NOT_FOUND;
1527}
1528
1529static int
1530null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1531 int len, u32 val)
1532{
1533 return PCIBIOS_DEVICE_NOT_FOUND;
1534}
1535
1536static struct pci_ops null_pci_ops =
1537{
1538 .read = null_read_config,
1539 .write = null_write_config,
1540};
1541
1542/*
1543 * These functions are used early on before PCI scanning is done
1544 * and all of the pci_dev and pci_bus structures have been created.
1545 */
1546static struct pci_bus *
1547fake_pci_bus(struct pci_controller *hose, int busnr)
1548{
1549 static struct pci_bus bus;
1550
b0d436c7 1551 if (hose == NULL) {
89c2dd62
KG
1552 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1553 }
1554 bus.number = busnr;
1555 bus.sysdata = hose;
1556 bus.ops = hose? hose->ops: &null_pci_ops;
1557 return &bus;
1558}
1559
1560#define EARLY_PCI_OP(rw, size, type) \
1561int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1562 int devfn, int offset, type value) \
1563{ \
1564 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1565 devfn, offset, value); \
1566}
1567
1568EARLY_PCI_OP(read, byte, u8 *)
1569EARLY_PCI_OP(read, word, u16 *)
1570EARLY_PCI_OP(read, dword, u32 *)
1571EARLY_PCI_OP(write, byte, u8)
1572EARLY_PCI_OP(write, word, u16)
1573EARLY_PCI_OP(write, dword, u32)
1574
89c2dd62
KG
1575int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1576 int cap)
1577{
1578 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1579}
0ed2c722 1580
98d9f30c
BH
1581struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1582{
1583 struct pci_controller *hose = bus->sysdata;
1584
1585 return of_node_get(hose->dn);
1586}
1587
0ed2c722
GL
1588/**
1589 * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
1590 * @hose: Pointer to the PCI host controller instance structure
0ed2c722 1591 */
cad5cef6 1592void pcibios_scan_phb(struct pci_controller *hose)
0ed2c722 1593{
45a709f8 1594 LIST_HEAD(resources);
0ed2c722
GL
1595 struct pci_bus *bus;
1596 struct device_node *node = hose->dn;
1597 int mode;
1598
74a7f084 1599 pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
0ed2c722 1600
45a709f8
BH
1601 /* Get some IO space for the new PHB */
1602 pcibios_setup_phb_io_space(hose);
1603
1604 /* Wire up PHB bus resources */
1605 pcibios_setup_phb_resources(hose, &resources);
1606
be8e60d8
YL
1607 hose->busn.start = hose->first_busno;
1608 hose->busn.end = hose->last_busno;
1609 hose->busn.flags = IORESOURCE_BUS;
1610 pci_add_resource(&resources, &hose->busn);
1611
0ed2c722 1612 /* Create an empty bus for the toplevel */
45a709f8
BH
1613 bus = pci_create_root_bus(hose->parent, hose->first_busno,
1614 hose->ops, hose, &resources);
0ed2c722
GL
1615 if (bus == NULL) {
1616 pr_err("Failed to create bus for PCI domain %04x\n",
1617 hose->global_number);
45a709f8 1618 pci_free_resource_list(&resources);
0ed2c722
GL
1619 return;
1620 }
0ed2c722
GL
1621 hose->bus = bus;
1622
0ed2c722
GL
1623 /* Get probe mode and perform scan */
1624 mode = PCI_PROBE_NORMAL;
ff9df8c8
DA
1625 if (node)
1626 mode = pci_probe_mode(bus);
0ed2c722 1627 pr_debug(" probe mode: %d\n", mode);
be8e60d8 1628 if (mode == PCI_PROBE_DEVTREE)
0ed2c722 1629 of_scan_bus(node, bus);
0ed2c722 1630
be8e60d8
YL
1631 if (mode == PCI_PROBE_NORMAL) {
1632 pci_bus_update_busn_res_end(bus, 255);
1633 hose->last_busno = pci_scan_child_bus(bus);
1634 pci_bus_update_busn_res_end(bus, hose->last_busno);
1635 }
781fb7a3 1636
491b98c3
BH
1637 /* Platform gets a chance to do some global fixups before
1638 * we proceed to resource allocation
1639 */
1640 if (ppc_md.pcibios_fixup_phb)
1641 ppc_md.pcibios_fixup_phb(hose);
1642
781fb7a3 1643 /* Configure PCI Express settings */
bb36c445 1644 if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
781fb7a3 1645 struct pci_bus *child;
a58674ff
BH
1646 list_for_each_entry(child, &bus->children, node)
1647 pcie_bus_configure_settings(child);
781fb7a3 1648 }
0ed2c722 1649}
c065488f
KG
1650
1651static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1652{
1653 int i, class = dev->class >> 8;
05737c7c
JJ
1654 /* When configured as agent, programing interface = 1 */
1655 int prog_if = dev->class & 0xf;
c065488f
KG
1656
1657 if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1658 class == PCI_CLASS_BRIDGE_OTHER) &&
1659 (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
05737c7c 1660 (prog_if == 0) &&
c065488f
KG
1661 (dev->bus->parent == NULL)) {
1662 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1663 dev->resource[i].start = 0;
1664 dev->resource[i].end = 0;
1665 dev->resource[i].flags = 0;
1666 }
1667 }
1668}
1669DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1670DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
c2e1d845
BK
1671
1672static void fixup_vga(struct pci_dev *pdev)
1673{
1674 u16 cmd;
1675
1676 pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1677 if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
1678 vga_set_default_device(pdev);
1679
1680}
1681DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1682 PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);