]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/powerpc/kernel/setup_64.c
Merge tag 'iio-for-4.13b' of git://git.kernel.org/pub/scm/linux/kernel/git/jic23...
[mirror_ubuntu-artful-kernel.git] / arch / powerpc / kernel / setup_64.c
CommitLineData
40ef8cbc
PM
1/*
2 *
3 * Common boot and setup code.
4 *
5 * Copyright (C) 2001 PPC64 Team, IBM Corp
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
7191b615 13#define DEBUG
40ef8cbc 14
4b16f8e2 15#include <linux/export.h>
40ef8cbc
PM
16#include <linux/string.h>
17#include <linux/sched.h>
18#include <linux/init.h>
19#include <linux/kernel.h>
20#include <linux/reboot.h>
21#include <linux/delay.h>
22#include <linux/initrd.h>
40ef8cbc
PM
23#include <linux/seq_file.h>
24#include <linux/ioport.h>
25#include <linux/console.h>
26#include <linux/utsname.h>
27#include <linux/tty.h>
28#include <linux/root_dev.h>
29#include <linux/notifier.h>
30#include <linux/cpu.h>
31#include <linux/unistd.h>
32#include <linux/serial.h>
33#include <linux/serial_8250.h>
7a0268fa 34#include <linux/bootmem.h>
12d04eef 35#include <linux/pci.h>
945feb17 36#include <linux/lockdep.h>
95f72d1e 37#include <linux/memblock.h>
a5d86257 38#include <linux/memory.h>
c54b2bf1 39#include <linux/nmi.h>
a6146888 40
40ef8cbc 41#include <asm/io.h>
0cc4746c 42#include <asm/kdump.h>
40ef8cbc
PM
43#include <asm/prom.h>
44#include <asm/processor.h>
45#include <asm/pgtable.h>
40ef8cbc
PM
46#include <asm/smp.h>
47#include <asm/elf.h>
48#include <asm/machdep.h>
49#include <asm/paca.h>
40ef8cbc
PM
50#include <asm/time.h>
51#include <asm/cputable.h>
5a61ef74 52#include <asm/dt_cpu_ftrs.h>
40ef8cbc
PM
53#include <asm/sections.h>
54#include <asm/btext.h>
55#include <asm/nvram.h>
56#include <asm/setup.h>
40ef8cbc
PM
57#include <asm/rtas.h>
58#include <asm/iommu.h>
59#include <asm/serial.h>
60#include <asm/cache.h>
61#include <asm/page.h>
62#include <asm/mmu.h>
40ef8cbc 63#include <asm/firmware.h>
f78541dc 64#include <asm/xmon.h>
dcad47fc 65#include <asm/udbg.h>
593e537b 66#include <asm/kexec.h>
d36b4c4f 67#include <asm/code-patching.h>
5d31a96e 68#include <asm/livepatch.h>
d3cbff1b 69#include <asm/opal.h>
b1923caa 70#include <asm/cputhreads.h>
40ef8cbc
PM
71
72#ifdef DEBUG
73#define DBG(fmt...) udbg_printf(fmt)
74#else
75#define DBG(fmt...)
76#endif
77
8246aca7 78int spinning_secondaries;
40ef8cbc
PM
79u64 ppc64_pft_size;
80
dabcafd3 81struct ppc64_caches ppc64_caches = {
e2827fe5
BH
82 .l1d = {
83 .block_size = 0x40,
84 .log_block_size = 6,
85 },
86 .l1i = {
87 .block_size = 0x40,
88 .log_block_size = 6
89 },
dabcafd3 90};
40ef8cbc
PM
91EXPORT_SYMBOL_GPL(ppc64_caches);
92
28efc35f 93#if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP)
b1923caa 94void __init setup_tlb_core_data(void)
28efc35f
SW
95{
96 int cpu;
97
82d86de2
SW
98 BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0);
99
28efc35f
SW
100 for_each_possible_cpu(cpu) {
101 int first = cpu_first_thread_sibling(cpu);
102
d9e1831a
SW
103 /*
104 * If we boot via kdump on a non-primary thread,
105 * make sure we point at the thread that actually
106 * set up this TLB.
107 */
108 if (cpu_first_thread_sibling(boot_cpuid) == first)
109 first = boot_cpuid;
110
28efc35f
SW
111 paca[cpu].tcd_ptr = &paca[first].tcd;
112
113 /*
114 * If we have threads, we need either tlbsrx.
115 * or e6500 tablewalk mode, or else TLB handlers
116 * will be racy and could produce duplicate entries.
0d2b5cdc 117 * Should we panic instead?
28efc35f 118 */
0d2b5cdc
ME
119 WARN_ONCE(smt_enabled_at_boot >= 2 &&
120 !mmu_has_feature(MMU_FTR_USE_TLBRSRV) &&
121 book3e_htw_mode != PPC_HTW_E6500,
122 "%s: unsupported MMU configuration\n", __func__);
28efc35f
SW
123 }
124}
28efc35f
SW
125#endif
126
40ef8cbc
PM
127#ifdef CONFIG_SMP
128
954e6da5 129static char *smt_enabled_cmdline;
40ef8cbc
PM
130
131/* Look for ibm,smt-enabled OF option */
b1923caa 132void __init check_smt_enabled(void)
40ef8cbc
PM
133{
134 struct device_node *dn;
a7f67bdf 135 const char *smt_option;
40ef8cbc 136
954e6da5
NF
137 /* Default to enabling all threads */
138 smt_enabled_at_boot = threads_per_core;
40ef8cbc 139
954e6da5
NF
140 /* Allow the command line to overrule the OF option */
141 if (smt_enabled_cmdline) {
142 if (!strcmp(smt_enabled_cmdline, "on"))
143 smt_enabled_at_boot = threads_per_core;
144 else if (!strcmp(smt_enabled_cmdline, "off"))
145 smt_enabled_at_boot = 0;
146 else {
1618bd53 147 int smt;
954e6da5
NF
148 int rc;
149
1618bd53 150 rc = kstrtoint(smt_enabled_cmdline, 10, &smt);
954e6da5
NF
151 if (!rc)
152 smt_enabled_at_boot =
1618bd53 153 min(threads_per_core, smt);
954e6da5
NF
154 }
155 } else {
156 dn = of_find_node_by_path("/options");
157 if (dn) {
158 smt_option = of_get_property(dn, "ibm,smt-enabled",
159 NULL);
160
161 if (smt_option) {
162 if (!strcmp(smt_option, "on"))
163 smt_enabled_at_boot = threads_per_core;
164 else if (!strcmp(smt_option, "off"))
165 smt_enabled_at_boot = 0;
166 }
167
168 of_node_put(dn);
169 }
170 }
40ef8cbc
PM
171}
172
173/* Look for smt-enabled= cmdline option */
174static int __init early_smt_enabled(char *p)
175{
954e6da5 176 smt_enabled_cmdline = p;
40ef8cbc
PM
177 return 0;
178}
179early_param("smt-enabled", early_smt_enabled);
180
40ef8cbc
PM
181#endif /* CONFIG_SMP */
182
25e13814 183/** Fix up paca fields required for the boot cpu */
009776ba 184static void __init fixup_boot_paca(void)
25e13814
ME
185{
186 /* The boot cpu is started */
187 get_paca()->cpu_start = 1;
188 /* Allow percpu accesses to work until we setup percpu data */
189 get_paca()->data_offset = 0;
190}
191
009776ba 192static void __init configure_exceptions(void)
8f619b54 193{
633440f1 194 /*
d3cbff1b
BH
195 * Setup the trampolines from the lowmem exception vectors
196 * to the kdump kernel when not using a relocatable kernel.
633440f1 197 */
d3cbff1b
BH
198 setup_kdump_trampoline();
199
200 /* Under a PAPR hypervisor, we need hypercalls */
201 if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
202 /* Enable AIL if possible */
203 pseries_enable_reloc_on_exc();
204
205 /*
206 * Tell the hypervisor that we want our exceptions to
207 * be taken in little endian mode.
208 *
209 * We don't call this for big endian as our calling convention
210 * makes us always enter in BE, and the call may fail under
211 * some circumstances with kdump.
212 */
213#ifdef __LITTLE_ENDIAN__
214 pseries_little_endian_exceptions();
215#endif
216 } else {
217 /* Set endian mode using OPAL */
218 if (firmware_has_feature(FW_FEATURE_OPAL))
219 opal_configure_cores();
220
c0a36013 221 /* AIL on native is done in cpu_ready_for_interrupts() */
8f619b54
BH
222 }
223}
224
d3cbff1b
BH
225static void cpu_ready_for_interrupts(void)
226{
c0a36013
BH
227 /*
228 * Enable AIL if supported, and we are in hypervisor mode. This
229 * is called once for every processor.
230 *
231 * If we are not in hypervisor mode the job is done once for
232 * the whole partition in configure_exceptions().
233 */
5511a45f
ME
234 if (cpu_has_feature(CPU_FTR_HVMODE) &&
235 cpu_has_feature(CPU_FTR_ARCH_207S)) {
c0a36013
BH
236 unsigned long lpcr = mfspr(SPRN_LPCR);
237 mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3);
238 }
239
7ed23e1b
BH
240 /*
241 * Fixup HFSCR:TM based on CPU features. The bit is set by our
242 * early asm init because at that point we haven't updated our
243 * CPU features from firmware and device-tree. Here we have,
244 * so let's do it.
245 */
246 if (cpu_has_feature(CPU_FTR_HVMODE) && !cpu_has_feature(CPU_FTR_TM_COMP))
247 mtspr(SPRN_HFSCR, mfspr(SPRN_HFSCR) & ~HFSCR_TM);
248
d3cbff1b
BH
249 /* Set IR and DR in PACA MSR */
250 get_paca()->kernel_msr = MSR_KERNEL;
251}
252
40ef8cbc
PM
253/*
254 * Early initialization entry point. This is called by head.S
255 * with MMU translation disabled. We rely on the "feature" of
256 * the CPU that ignores the top 2 bits of the address in real
257 * mode so we can access kernel globals normally provided we
258 * only toy with things in the RMO region. From here, we do
95f72d1e 259 * some early parsing of the device-tree to setup out MEMBLOCK
40ef8cbc
PM
260 * data structures, and allocate & initialize the hash table
261 * and segment tables so we can start running with translation
262 * enabled.
263 *
264 * It is this function which will call the probe() callback of
265 * the various platform types and copy the matching one to the
266 * global ppc_md structure. Your platform can eventually do
267 * some very early initializations from the probe() routine, but
268 * this is not recommended, be very careful as, for example, the
269 * device-tree is not accessible via normal means at this point.
270 */
271
272void __init early_setup(unsigned long dt_ptr)
273{
6a7e4064
GL
274 static __initdata struct paca_struct boot_paca;
275
24d96495
BH
276 /* -------- printk is _NOT_ safe to use here ! ------- */
277
5a61ef74
NP
278 /* Try new device tree based feature discovery ... */
279 if (!dt_cpu_ftrs_init(__va(dt_ptr)))
280 /* Otherwise use the old style CPU table */
281 identify_cpu(0, mfspr(SPRN_PVR));
42c4aaad 282
33dbcf72 283 /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
1426d5a3
ME
284 initialise_paca(&boot_paca, 0);
285 setup_paca(&boot_paca);
25e13814 286 fixup_boot_paca();
33dbcf72 287
24d96495
BH
288 /* -------- printk is now safe to use ------- */
289
f2fd2513
BH
290 /* Enable early debugging if any specified (see udbg.h) */
291 udbg_early_init();
292
e8222502 293 DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
40ef8cbc 294
40ef8cbc 295 /*
3c607ce2
LV
296 * Do early initialization using the flattened device
297 * tree, such as retrieving the physical memory map or
298 * calculating/retrieving the hash table size.
40ef8cbc
PM
299 */
300 early_init_devtree(__va(dt_ptr));
301
4df20460 302 /* Now we know the logical id of our boot cpu, setup the paca. */
1426d5a3 303 setup_paca(&paca[boot_cpuid]);
25e13814 304 fixup_boot_paca();
4df20460 305
63c254a5 306 /*
d3cbff1b
BH
307 * Configure exception handlers. This include setting up trampolines
308 * if needed, setting exception endian mode, etc...
63c254a5 309 */
d3cbff1b 310 configure_exceptions();
0cc4746c 311
c4bd6cb8
BH
312 /* Apply all the dynamic patching */
313 apply_feature_fixups();
97f6e0cc 314 setup_feature_keys();
c4bd6cb8 315
9e8066f3
ME
316 /* Initialize the hash table or TLB handling */
317 early_init_mmu();
318
a944a9c4
BH
319 /*
320 * At this point, we can let interrupts switch to virtual mode
321 * (the MMU has been setup), so adjust the MSR in the PACA to
8f619b54 322 * have IR and DR set and enable AIL if it exists
a944a9c4 323 */
8f619b54 324 cpu_ready_for_interrupts();
a944a9c4 325
40ef8cbc 326 DBG(" <- early_setup()\n");
7191b615
BH
327
328#ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
329 /*
330 * This needs to be done *last* (after the above DBG() even)
331 *
332 * Right after we return from this function, we turn on the MMU
333 * which means the real-mode access trick that btext does will
334 * no longer work, it needs to switch to using a real MMU
335 * mapping. This call will ensure that it does
336 */
337 btext_map();
338#endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
40ef8cbc
PM
339}
340
799d6046
PM
341#ifdef CONFIG_SMP
342void early_setup_secondary(void)
343{
103b7827 344 /* Mark interrupts disabled in PACA */
757c74d2 345 get_paca()->soft_enabled = 0;
799d6046 346
757c74d2
BH
347 /* Initialize the hash table or TLB handling */
348 early_init_mmu_secondary();
a944a9c4
BH
349
350 /*
351 * At this point, we can let interrupts switch to virtual mode
352 * (the MMU has been setup), so adjust the MSR in the PACA to
353 * have IR and DR set.
354 */
8f619b54 355 cpu_ready_for_interrupts();
799d6046
PM
356}
357
358#endif /* CONFIG_SMP */
40ef8cbc 359
da665885 360#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE)
567cf94d
SW
361static bool use_spinloop(void)
362{
363 if (!IS_ENABLED(CONFIG_PPC_BOOK3E))
364 return true;
365
366 /*
367 * When book3e boots from kexec, the ePAPR spin table does
368 * not get used.
369 */
370 return of_property_read_bool(of_chosen, "linux,booted-from-kexec");
371}
372
b8f51021
ME
373void smp_release_cpus(void)
374{
758438a7 375 unsigned long *ptr;
9d07bc84 376 int i;
b8f51021 377
567cf94d
SW
378 if (!use_spinloop())
379 return;
380
b8f51021
ME
381 DBG(" -> smp_release_cpus()\n");
382
383 /* All secondary cpus are spinning on a common spinloop, release them
384 * all now so they can start to spin on their individual paca
385 * spinloops. For non SMP kernels, the secondary cpus never get out
386 * of the common spinloop.
1f6a93e4 387 */
b8f51021 388
758438a7
ME
389 ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
390 - PHYSICAL_START);
2751b628 391 *ptr = ppc_function_entry(generic_secondary_smp_init);
9d07bc84
BH
392
393 /* And wait a bit for them to catch up */
394 for (i = 0; i < 100000; i++) {
395 mb();
396 HMT_low();
7ac87abb 397 if (spinning_secondaries == 0)
9d07bc84
BH
398 break;
399 udelay(1);
400 }
7ac87abb 401 DBG("spinning_secondaries = %d\n", spinning_secondaries);
b8f51021
ME
402
403 DBG(" <- smp_release_cpus()\n");
404}
da665885 405#endif /* CONFIG_SMP || CONFIG_KEXEC_CORE */
b8f51021 406
40ef8cbc 407/*
799d6046
PM
408 * Initialize some remaining members of the ppc64_caches and systemcfg
409 * structures
40ef8cbc
PM
410 * (at least until we get rid of them completely). This is mostly some
411 * cache informations about the CPU that will be used by cache flush
412 * routines and/or provided to userland
413 */
e2827fe5
BH
414
415static void init_cache_info(struct ppc_cache_info *info, u32 size, u32 lsize,
416 u32 bsize, u32 sets)
417{
418 info->size = size;
419 info->sets = sets;
420 info->line_size = lsize;
421 info->block_size = bsize;
422 info->log_block_size = __ilog2(bsize);
6ba422c7
AB
423 if (bsize)
424 info->blocks_per_page = PAGE_SIZE / bsize;
425 else
426 info->blocks_per_page = 0;
98a5f361
BH
427
428 if (sets == 0)
429 info->assoc = 0xffff;
430 else
431 info->assoc = size / (sets * lsize);
e2827fe5
BH
432}
433
434static bool __init parse_cache_info(struct device_node *np,
435 bool icache,
436 struct ppc_cache_info *info)
437{
438 static const char *ipropnames[] __initdata = {
439 "i-cache-size",
440 "i-cache-sets",
441 "i-cache-block-size",
442 "i-cache-line-size",
443 };
444 static const char *dpropnames[] __initdata = {
445 "d-cache-size",
446 "d-cache-sets",
447 "d-cache-block-size",
448 "d-cache-line-size",
449 };
450 const char **propnames = icache ? ipropnames : dpropnames;
451 const __be32 *sizep, *lsizep, *bsizep, *setsp;
452 u32 size, lsize, bsize, sets;
453 bool success = true;
454
455 size = 0;
456 sets = -1u;
457 lsize = bsize = cur_cpu_spec->dcache_bsize;
458 sizep = of_get_property(np, propnames[0], NULL);
459 if (sizep != NULL)
460 size = be32_to_cpu(*sizep);
461 setsp = of_get_property(np, propnames[1], NULL);
462 if (setsp != NULL)
463 sets = be32_to_cpu(*setsp);
464 bsizep = of_get_property(np, propnames[2], NULL);
465 lsizep = of_get_property(np, propnames[3], NULL);
466 if (bsizep == NULL)
467 bsizep = lsizep;
468 if (lsizep != NULL)
469 lsize = be32_to_cpu(*lsizep);
470 if (bsizep != NULL)
471 bsize = be32_to_cpu(*bsizep);
472 if (sizep == NULL || bsizep == NULL || lsizep == NULL)
473 success = false;
474
475 /*
476 * OF is weird .. it represents fully associative caches
477 * as "1 way" which doesn't make much sense and doesn't
478 * leave room for direct mapped. We'll assume that 0
479 * in OF means direct mapped for that reason.
480 */
481 if (sets == 1)
482 sets = 0;
483 else if (sets == 0)
484 sets = 1;
485
486 init_cache_info(info, size, lsize, bsize, sets);
487
488 return success;
489}
490
b1923caa 491void __init initialize_cache_info(void)
40ef8cbc 492{
608b4214
BH
493 struct device_node *cpu = NULL, *l2, *l3 = NULL;
494 u32 pvr;
40ef8cbc
PM
495
496 DBG(" -> initialize_cache_info()\n");
497
608b4214
BH
498 /*
499 * All shipping POWER8 machines have a firmware bug that
500 * puts incorrect information in the device-tree. This will
501 * be (hopefully) fixed for future chips but for now hard
502 * code the values if we are running on one of these
503 */
504 pvr = PVR_VER(mfspr(SPRN_PVR));
505 if (pvr == PVR_POWER8 || pvr == PVR_POWER8E ||
506 pvr == PVR_POWER8NVL) {
507 /* size lsize blk sets */
508 init_cache_info(&ppc64_caches.l1i, 0x8000, 128, 128, 32);
509 init_cache_info(&ppc64_caches.l1d, 0x10000, 128, 128, 64);
510 init_cache_info(&ppc64_caches.l2, 0x80000, 128, 0, 512);
511 init_cache_info(&ppc64_caches.l3, 0x800000, 128, 0, 8192);
512 } else
513 cpu = of_find_node_by_type(NULL, "cpu");
40ef8cbc 514
e2827fe5
BH
515 /*
516 * We're assuming *all* of the CPUs have the same
517 * d-cache and i-cache sizes... -Peter
518 */
65e01f38
BH
519 if (cpu) {
520 if (!parse_cache_info(cpu, false, &ppc64_caches.l1d))
e2827fe5
BH
521 DBG("Argh, can't find dcache properties !\n");
522
65e01f38 523 if (!parse_cache_info(cpu, true, &ppc64_caches.l1i))
e2827fe5 524 DBG("Argh, can't find icache properties !\n");
65e01f38
BH
525
526 /*
527 * Try to find the L2 and L3 if any. Assume they are
528 * unified and use the D-side properties.
529 */
530 l2 = of_find_next_cache_node(cpu);
531 of_node_put(cpu);
532 if (l2) {
533 parse_cache_info(l2, false, &ppc64_caches.l2);
534 l3 = of_find_next_cache_node(l2);
535 of_node_put(l2);
536 }
537 if (l3) {
538 parse_cache_info(l3, false, &ppc64_caches.l3);
539 of_node_put(l3);
540 }
40ef8cbc
PM
541 }
542
9df549af 543 /* For use by binfmt_elf */
e2827fe5
BH
544 dcache_bsize = ppc64_caches.l1d.block_size;
545 icache_bsize = ppc64_caches.l1i.block_size;
9df549af 546
5a61ef74
NP
547 cur_cpu_spec->dcache_bsize = dcache_bsize;
548 cur_cpu_spec->icache_bsize = icache_bsize;
549
40ef8cbc
PM
550 DBG(" <- initialize_cache_info()\n");
551}
552
40bd587a
BH
553/* This returns the limit below which memory accesses to the linear
554 * mapping are guarnateed not to cause a TLB or SLB miss. This is
555 * used to allocate interrupt or emergency stacks for which our
556 * exception entry path doesn't deal with being interrupted.
557 */
009776ba 558static __init u64 safe_stack_limit(void)
095c7965 559{
40bd587a
BH
560#ifdef CONFIG_PPC_BOOK3E
561 /* Freescale BookE bolts the entire linear mapping */
562 if (mmu_has_feature(MMU_FTR_TYPE_FSL_E))
563 return linear_map_top;
564 /* Other BookE, we assume the first GB is bolted */
565 return 1ul << 30;
566#else
567 /* BookS, the first segment is bolted */
568 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
095c7965 569 return 1UL << SID_SHIFT_1T;
095c7965 570 return 1UL << SID_SHIFT;
40bd587a 571#endif
095c7965
AB
572}
573
b1923caa 574void __init irqstack_early_init(void)
40ef8cbc 575{
40bd587a 576 u64 limit = safe_stack_limit();
40ef8cbc
PM
577 unsigned int i;
578
579 /*
8f4da26e
AB
580 * Interrupt stacks must be in the first segment since we
581 * cannot afford to take SLB misses on them.
40ef8cbc 582 */
0e551954 583 for_each_possible_cpu(i) {
3c726f8d 584 softirq_ctx[i] = (struct thread_info *)
95f72d1e 585 __va(memblock_alloc_base(THREAD_SIZE,
095c7965 586 THREAD_SIZE, limit));
3c726f8d 587 hardirq_ctx[i] = (struct thread_info *)
95f72d1e 588 __va(memblock_alloc_base(THREAD_SIZE,
095c7965 589 THREAD_SIZE, limit));
40ef8cbc
PM
590 }
591}
40ef8cbc 592
2d27cfd3 593#ifdef CONFIG_PPC_BOOK3E
b1923caa 594void __init exc_lvl_early_init(void)
2d27cfd3
BH
595{
596 unsigned int i;
160c7324 597 unsigned long sp;
2d27cfd3
BH
598
599 for_each_possible_cpu(i) {
160c7324
TC
600 sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
601 critirq_ctx[i] = (struct thread_info *)__va(sp);
602 paca[i].crit_kstack = __va(sp + THREAD_SIZE);
603
604 sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
605 dbgirq_ctx[i] = (struct thread_info *)__va(sp);
606 paca[i].dbg_kstack = __va(sp + THREAD_SIZE);
607
608 sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
609 mcheckirq_ctx[i] = (struct thread_info *)__va(sp);
610 paca[i].mc_kstack = __va(sp + THREAD_SIZE);
2d27cfd3 611 }
d36b4c4f
KG
612
613 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
565c2f24 614 patch_exception(0x040, exc_debug_debug_book3e);
2d27cfd3 615}
2d27cfd3
BH
616#endif
617
40ef8cbc
PM
618/*
619 * Stack space used when we detect a bad kernel stack pointer, and
729b0f71
MS
620 * early in SMP boots before relocation is enabled. Exclusive emergency
621 * stack for machine checks.
40ef8cbc 622 */
b1923caa 623void __init emergency_stack_init(void)
40ef8cbc 624{
095c7965 625 u64 limit;
40ef8cbc
PM
626 unsigned int i;
627
628 /*
629 * Emergency stacks must be under 256MB, we cannot afford to take
630 * SLB misses on them. The ABI also requires them to be 128-byte
631 * aligned.
632 *
633 * Since we use these as temporary stacks during secondary CPU
634 * bringup, we need to get at them in real mode. This means they
635 * must also be within the RMO region.
636 */
40bd587a 637 limit = min(safe_stack_limit(), ppc64_rma_size);
40ef8cbc 638
3243d874 639 for_each_possible_cpu(i) {
5d31a96e
ME
640 struct thread_info *ti;
641 ti = __va(memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit));
642 klp_init_thread_info(ti);
643 paca[i].emergency_sp = (void *)ti + THREAD_SIZE;
729b0f71
MS
644
645#ifdef CONFIG_PPC_BOOK3S_64
b1ee8a3d
NP
646 /* emergency stack for NMI exception handling. */
647 ti = __va(memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit));
648 klp_init_thread_info(ti);
649 paca[i].nmi_emergency_sp = (void *)ti + THREAD_SIZE;
650
729b0f71 651 /* emergency stack for machine check exception handling. */
5d31a96e
ME
652 ti = __va(memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit));
653 klp_init_thread_info(ti);
654 paca[i].mc_emergency_sp = (void *)ti + THREAD_SIZE;
729b0f71 655#endif
3243d874 656 }
40ef8cbc
PM
657}
658
7a0268fa 659#ifdef CONFIG_SMP
c2a7e818
TH
660#define PCPU_DYN_SIZE ()
661
662static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
7a0268fa 663{
ba4a648f 664 return __alloc_bootmem_node(NODE_DATA(early_cpu_to_node(cpu)), size, align,
c2a7e818
TH
665 __pa(MAX_DMA_ADDRESS));
666}
7a0268fa 667
c2a7e818
TH
668static void __init pcpu_fc_free(void *ptr, size_t size)
669{
670 free_bootmem(__pa(ptr), size);
671}
7a0268fa 672
c2a7e818
TH
673static int pcpu_cpu_distance(unsigned int from, unsigned int to)
674{
ba4a648f 675 if (early_cpu_to_node(from) == early_cpu_to_node(to))
c2a7e818
TH
676 return LOCAL_DISTANCE;
677 else
678 return REMOTE_DISTANCE;
679}
680
ae01f84b
AB
681unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
682EXPORT_SYMBOL(__per_cpu_offset);
683
c2a7e818
TH
684void __init setup_per_cpu_areas(void)
685{
686 const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
687 size_t atom_size;
688 unsigned long delta;
689 unsigned int cpu;
690 int rc;
691
692 /*
693 * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
694 * to group units. For larger mappings, use 1M atom which
695 * should be large enough to contain a number of units.
696 */
697 if (mmu_linear_psize == MMU_PAGE_4K)
698 atom_size = PAGE_SIZE;
699 else
700 atom_size = 1 << 20;
701
702 rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
703 pcpu_fc_alloc, pcpu_fc_free);
704 if (rc < 0)
705 panic("cannot initialize percpu area (err=%d)", rc);
706
707 delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
ae01f84b
AB
708 for_each_possible_cpu(cpu) {
709 __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
710 paca[cpu].data_offset = __per_cpu_offset[cpu];
711 }
7a0268fa
AB
712}
713#endif
4cb3cee0 714
a5d86257
AB
715#ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
716unsigned long memory_block_size_bytes(void)
717{
718 if (ppc_md.memory_block_size)
719 return ppc_md.memory_block_size();
720
721 return MIN_MEMORY_BLOCK_SIZE;
722}
723#endif
4cb3cee0 724
ecd73cc5 725#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
4cb3cee0
BH
726struct ppc_pci_io ppc_pci_io;
727EXPORT_SYMBOL(ppc_pci_io);
ecd73cc5 728#endif
c54b2bf1
AB
729
730#ifdef CONFIG_HARDLOCKUP_DETECTOR
731u64 hw_nmi_get_sample_period(int watchdog_thresh)
732{
733 return ppc_proc_freq * watchdog_thresh;
734}
735
736/*
737 * The hardlockup detector breaks PMU event based branches and is likely
738 * to get false positives in KVM guests, so disable it by default.
739 */
740static int __init disable_hardlockup_detector(void)
741{
d19d5efd 742 hardlockup_detector_disable();
c54b2bf1
AB
743
744 return 0;
745}
746early_initcall(disable_hardlockup_detector);
747#endif