]>
Commit | Line | Data |
---|---|---|
2f4cf5e4 AG |
1 | /* |
2 | * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved. | |
3 | * | |
4 | * Authors: | |
5 | * Alexander Graf <agraf@suse.de> | |
6 | * Kevin Wolf <mail@kevin-wolf.de> | |
7 | * | |
8 | * Description: | |
9 | * This file is derived from arch/powerpc/kvm/44x.c, | |
10 | * by Hollis Blanchard <hollisb@us.ibm.com>. | |
11 | * | |
12 | * This program is free software; you can redistribute it and/or modify | |
13 | * it under the terms of the GNU General Public License, version 2, as | |
14 | * published by the Free Software Foundation. | |
15 | */ | |
16 | ||
17 | #include <linux/kvm_host.h> | |
18 | #include <linux/err.h> | |
66b15db6 | 19 | #include <linux/export.h> |
329d20ba | 20 | #include <linux/slab.h> |
398a76c6 AG |
21 | #include <linux/module.h> |
22 | #include <linux/miscdevice.h> | |
2f4cf5e4 AG |
23 | |
24 | #include <asm/reg.h> | |
25 | #include <asm/cputable.h> | |
26 | #include <asm/cacheflush.h> | |
27 | #include <asm/tlbflush.h> | |
28 | #include <asm/uaccess.h> | |
29 | #include <asm/io.h> | |
30 | #include <asm/kvm_ppc.h> | |
31 | #include <asm/kvm_book3s.h> | |
32 | #include <asm/mmu_context.h> | |
149dbdb1 | 33 | #include <asm/page.h> |
5a0e3ad6 | 34 | #include <linux/gfp.h> |
2f4cf5e4 AG |
35 | #include <linux/sched.h> |
36 | #include <linux/vmalloc.h> | |
9fb244a2 | 37 | #include <linux/highmem.h> |
2f4cf5e4 | 38 | |
cbbc58d4 | 39 | #include "book3s.h" |
c4befc58 PM |
40 | #include "trace.h" |
41 | ||
2f4cf5e4 AG |
42 | #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU |
43 | ||
44 | /* #define EXIT_DEBUG */ | |
07b0907d | 45 | |
2f4cf5e4 AG |
46 | struct kvm_stats_debugfs_item debugfs_entries[] = { |
47 | { "exits", VCPU_STAT(sum_exits) }, | |
48 | { "mmio", VCPU_STAT(mmio_exits) }, | |
49 | { "sig", VCPU_STAT(signal_exits) }, | |
50 | { "sysc", VCPU_STAT(syscall_exits) }, | |
51 | { "inst_emu", VCPU_STAT(emulated_inst_exits) }, | |
52 | { "dec", VCPU_STAT(dec_exits) }, | |
53 | { "ext_intr", VCPU_STAT(ext_intr_exits) }, | |
54 | { "queue_intr", VCPU_STAT(queue_intr) }, | |
55 | { "halt_wakeup", VCPU_STAT(halt_wakeup) }, | |
56 | { "pf_storage", VCPU_STAT(pf_storage) }, | |
57 | { "sp_storage", VCPU_STAT(sp_storage) }, | |
58 | { "pf_instruc", VCPU_STAT(pf_instruc) }, | |
59 | { "sp_instruc", VCPU_STAT(sp_instruc) }, | |
60 | { "ld", VCPU_STAT(ld) }, | |
61 | { "ld_slow", VCPU_STAT(ld_slow) }, | |
62 | { "st", VCPU_STAT(st) }, | |
63 | { "st_slow", VCPU_STAT(st_slow) }, | |
64 | { NULL } | |
65 | }; | |
66 | ||
67 | void kvmppc_core_load_host_debugstate(struct kvm_vcpu *vcpu) | |
68 | { | |
69 | } | |
70 | ||
71 | void kvmppc_core_load_guest_debugstate(struct kvm_vcpu *vcpu) | |
72 | { | |
73 | } | |
74 | ||
c01e3f66 AG |
75 | void kvmppc_unfixup_split_real(struct kvm_vcpu *vcpu) |
76 | { | |
77 | if (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) { | |
78 | ulong pc = kvmppc_get_pc(vcpu); | |
79 | if ((pc & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS) | |
80 | kvmppc_set_pc(vcpu, pc & ~SPLIT_HACK_MASK); | |
81 | vcpu->arch.hflags &= ~BOOK3S_HFLAG_SPLIT_HACK; | |
82 | } | |
83 | } | |
84 | EXPORT_SYMBOL_GPL(kvmppc_unfixup_split_real); | |
85 | ||
699cc876 AK |
86 | static inline unsigned long kvmppc_interrupt_offset(struct kvm_vcpu *vcpu) |
87 | { | |
a78b55d1 | 88 | if (!is_kvmppc_hv_enabled(vcpu->kvm)) |
699cc876 AK |
89 | return to_book3s(vcpu)->hior; |
90 | return 0; | |
91 | } | |
92 | ||
93 | static inline void kvmppc_update_int_pending(struct kvm_vcpu *vcpu, | |
94 | unsigned long pending_now, unsigned long old_pending) | |
95 | { | |
a78b55d1 | 96 | if (is_kvmppc_hv_enabled(vcpu->kvm)) |
699cc876 AK |
97 | return; |
98 | if (pending_now) | |
5deb8e7a | 99 | kvmppc_set_int_pending(vcpu, 1); |
699cc876 | 100 | else if (old_pending) |
5deb8e7a | 101 | kvmppc_set_int_pending(vcpu, 0); |
699cc876 AK |
102 | } |
103 | ||
104 | static inline bool kvmppc_critical_section(struct kvm_vcpu *vcpu) | |
105 | { | |
106 | ulong crit_raw; | |
107 | ulong crit_r1; | |
108 | bool crit; | |
109 | ||
a78b55d1 | 110 | if (is_kvmppc_hv_enabled(vcpu->kvm)) |
699cc876 AK |
111 | return false; |
112 | ||
5deb8e7a | 113 | crit_raw = kvmppc_get_critical(vcpu); |
699cc876 AK |
114 | crit_r1 = kvmppc_get_gpr(vcpu, 1); |
115 | ||
116 | /* Truncate crit indicators in 32 bit mode */ | |
5deb8e7a | 117 | if (!(kvmppc_get_msr(vcpu) & MSR_SF)) { |
699cc876 AK |
118 | crit_raw &= 0xffffffff; |
119 | crit_r1 &= 0xffffffff; | |
120 | } | |
121 | ||
122 | /* Critical section when crit == r1 */ | |
123 | crit = (crit_raw == crit_r1); | |
124 | /* ... and we're in supervisor mode */ | |
5deb8e7a | 125 | crit = crit && !(kvmppc_get_msr(vcpu) & MSR_PR); |
699cc876 AK |
126 | |
127 | return crit; | |
128 | } | |
129 | ||
2f4cf5e4 AG |
130 | void kvmppc_inject_interrupt(struct kvm_vcpu *vcpu, int vec, u64 flags) |
131 | { | |
c01e3f66 | 132 | kvmppc_unfixup_split_real(vcpu); |
5deb8e7a AG |
133 | kvmppc_set_srr0(vcpu, kvmppc_get_pc(vcpu)); |
134 | kvmppc_set_srr1(vcpu, kvmppc_get_msr(vcpu) | flags); | |
f05ed4d5 | 135 | kvmppc_set_pc(vcpu, kvmppc_interrupt_offset(vcpu) + vec); |
2f4cf5e4 AG |
136 | vcpu->arch.mmu.reset_msr(vcpu); |
137 | } | |
138 | ||
583617b7 | 139 | static int kvmppc_book3s_vec2irqprio(unsigned int vec) |
2f4cf5e4 AG |
140 | { |
141 | unsigned int prio; | |
142 | ||
2f4cf5e4 AG |
143 | switch (vec) { |
144 | case 0x100: prio = BOOK3S_IRQPRIO_SYSTEM_RESET; break; | |
145 | case 0x200: prio = BOOK3S_IRQPRIO_MACHINE_CHECK; break; | |
146 | case 0x300: prio = BOOK3S_IRQPRIO_DATA_STORAGE; break; | |
147 | case 0x380: prio = BOOK3S_IRQPRIO_DATA_SEGMENT; break; | |
148 | case 0x400: prio = BOOK3S_IRQPRIO_INST_STORAGE; break; | |
149 | case 0x480: prio = BOOK3S_IRQPRIO_INST_SEGMENT; break; | |
150 | case 0x500: prio = BOOK3S_IRQPRIO_EXTERNAL; break; | |
17bd1580 | 151 | case 0x501: prio = BOOK3S_IRQPRIO_EXTERNAL_LEVEL; break; |
2f4cf5e4 AG |
152 | case 0x600: prio = BOOK3S_IRQPRIO_ALIGNMENT; break; |
153 | case 0x700: prio = BOOK3S_IRQPRIO_PROGRAM; break; | |
154 | case 0x800: prio = BOOK3S_IRQPRIO_FP_UNAVAIL; break; | |
155 | case 0x900: prio = BOOK3S_IRQPRIO_DECREMENTER; break; | |
156 | case 0xc00: prio = BOOK3S_IRQPRIO_SYSCALL; break; | |
157 | case 0xd00: prio = BOOK3S_IRQPRIO_DEBUG; break; | |
158 | case 0xf20: prio = BOOK3S_IRQPRIO_ALTIVEC; break; | |
159 | case 0xf40: prio = BOOK3S_IRQPRIO_VSX; break; | |
616dff86 | 160 | case 0xf60: prio = BOOK3S_IRQPRIO_FAC_UNAVAIL; break; |
2f4cf5e4 AG |
161 | default: prio = BOOK3S_IRQPRIO_MAX; break; |
162 | } | |
163 | ||
583617b7 AG |
164 | return prio; |
165 | } | |
166 | ||
bc5ad3f3 | 167 | void kvmppc_book3s_dequeue_irqprio(struct kvm_vcpu *vcpu, |
7706664d AG |
168 | unsigned int vec) |
169 | { | |
f05ed4d5 PM |
170 | unsigned long old_pending = vcpu->arch.pending_exceptions; |
171 | ||
7706664d AG |
172 | clear_bit(kvmppc_book3s_vec2irqprio(vec), |
173 | &vcpu->arch.pending_exceptions); | |
9ee18b1e | 174 | |
f05ed4d5 PM |
175 | kvmppc_update_int_pending(vcpu, vcpu->arch.pending_exceptions, |
176 | old_pending); | |
7706664d AG |
177 | } |
178 | ||
583617b7 AG |
179 | void kvmppc_book3s_queue_irqprio(struct kvm_vcpu *vcpu, unsigned int vec) |
180 | { | |
181 | vcpu->stat.queue_intr++; | |
182 | ||
183 | set_bit(kvmppc_book3s_vec2irqprio(vec), | |
184 | &vcpu->arch.pending_exceptions); | |
2f4cf5e4 AG |
185 | #ifdef EXIT_DEBUG |
186 | printk(KERN_INFO "Queueing interrupt %x\n", vec); | |
187 | #endif | |
188 | } | |
2ba9f0d8 | 189 | EXPORT_SYMBOL_GPL(kvmppc_book3s_queue_irqprio); |
2f4cf5e4 | 190 | |
25a8a02d | 191 | void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong flags) |
2f4cf5e4 | 192 | { |
3cf658b6 PM |
193 | /* might as well deliver this straight away */ |
194 | kvmppc_inject_interrupt(vcpu, BOOK3S_INTERRUPT_PROGRAM, flags); | |
2f4cf5e4 | 195 | } |
2ba9f0d8 | 196 | EXPORT_SYMBOL_GPL(kvmppc_core_queue_program); |
2f4cf5e4 AG |
197 | |
198 | void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) | |
199 | { | |
200 | kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_DECREMENTER); | |
201 | } | |
2ba9f0d8 | 202 | EXPORT_SYMBOL_GPL(kvmppc_core_queue_dec); |
2f4cf5e4 AG |
203 | |
204 | int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) | |
205 | { | |
44075d95 | 206 | return test_bit(BOOK3S_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); |
2f4cf5e4 | 207 | } |
2ba9f0d8 | 208 | EXPORT_SYMBOL_GPL(kvmppc_core_pending_dec); |
2f4cf5e4 | 209 | |
7706664d AG |
210 | void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) |
211 | { | |
212 | kvmppc_book3s_dequeue_irqprio(vcpu, BOOK3S_INTERRUPT_DECREMENTER); | |
213 | } | |
2ba9f0d8 | 214 | EXPORT_SYMBOL_GPL(kvmppc_core_dequeue_dec); |
7706664d | 215 | |
2f4cf5e4 AG |
216 | void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, |
217 | struct kvm_interrupt *irq) | |
218 | { | |
17bd1580 AG |
219 | unsigned int vec = BOOK3S_INTERRUPT_EXTERNAL; |
220 | ||
221 | if (irq->irq == KVM_INTERRUPT_SET_LEVEL) | |
222 | vec = BOOK3S_INTERRUPT_EXTERNAL_LEVEL; | |
223 | ||
224 | kvmppc_book3s_queue_irqprio(vcpu, vec); | |
2f4cf5e4 AG |
225 | } |
226 | ||
4fe27d2a | 227 | void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) |
18978768 AG |
228 | { |
229 | kvmppc_book3s_dequeue_irqprio(vcpu, BOOK3S_INTERRUPT_EXTERNAL); | |
17bd1580 | 230 | kvmppc_book3s_dequeue_irqprio(vcpu, BOOK3S_INTERRUPT_EXTERNAL_LEVEL); |
18978768 AG |
231 | } |
232 | ||
8de12015 AG |
233 | void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, ulong dar, |
234 | ulong flags) | |
235 | { | |
236 | kvmppc_set_dar(vcpu, dar); | |
237 | kvmppc_set_dsisr(vcpu, flags); | |
238 | kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_DATA_STORAGE); | |
239 | } | |
240 | ||
241 | void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong flags) | |
242 | { | |
243 | u64 msr = kvmppc_get_msr(vcpu); | |
244 | msr &= ~(SRR1_ISI_NOPT | SRR1_ISI_N_OR_G | SRR1_ISI_PROT); | |
245 | msr |= flags & (SRR1_ISI_NOPT | SRR1_ISI_N_OR_G | SRR1_ISI_PROT); | |
246 | kvmppc_set_msr_fast(vcpu, msr); | |
247 | kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_INST_STORAGE); | |
248 | } | |
249 | ||
2f4cf5e4 AG |
250 | int kvmppc_book3s_irqprio_deliver(struct kvm_vcpu *vcpu, unsigned int priority) |
251 | { | |
252 | int deliver = 1; | |
253 | int vec = 0; | |
f05ed4d5 | 254 | bool crit = kvmppc_critical_section(vcpu); |
2f4cf5e4 AG |
255 | |
256 | switch (priority) { | |
257 | case BOOK3S_IRQPRIO_DECREMENTER: | |
5deb8e7a | 258 | deliver = (kvmppc_get_msr(vcpu) & MSR_EE) && !crit; |
2f4cf5e4 AG |
259 | vec = BOOK3S_INTERRUPT_DECREMENTER; |
260 | break; | |
261 | case BOOK3S_IRQPRIO_EXTERNAL: | |
17bd1580 | 262 | case BOOK3S_IRQPRIO_EXTERNAL_LEVEL: |
5deb8e7a | 263 | deliver = (kvmppc_get_msr(vcpu) & MSR_EE) && !crit; |
2f4cf5e4 AG |
264 | vec = BOOK3S_INTERRUPT_EXTERNAL; |
265 | break; | |
266 | case BOOK3S_IRQPRIO_SYSTEM_RESET: | |
267 | vec = BOOK3S_INTERRUPT_SYSTEM_RESET; | |
268 | break; | |
269 | case BOOK3S_IRQPRIO_MACHINE_CHECK: | |
270 | vec = BOOK3S_INTERRUPT_MACHINE_CHECK; | |
271 | break; | |
272 | case BOOK3S_IRQPRIO_DATA_STORAGE: | |
273 | vec = BOOK3S_INTERRUPT_DATA_STORAGE; | |
274 | break; | |
275 | case BOOK3S_IRQPRIO_INST_STORAGE: | |
276 | vec = BOOK3S_INTERRUPT_INST_STORAGE; | |
277 | break; | |
278 | case BOOK3S_IRQPRIO_DATA_SEGMENT: | |
279 | vec = BOOK3S_INTERRUPT_DATA_SEGMENT; | |
280 | break; | |
281 | case BOOK3S_IRQPRIO_INST_SEGMENT: | |
282 | vec = BOOK3S_INTERRUPT_INST_SEGMENT; | |
283 | break; | |
284 | case BOOK3S_IRQPRIO_ALIGNMENT: | |
285 | vec = BOOK3S_INTERRUPT_ALIGNMENT; | |
286 | break; | |
287 | case BOOK3S_IRQPRIO_PROGRAM: | |
288 | vec = BOOK3S_INTERRUPT_PROGRAM; | |
289 | break; | |
290 | case BOOK3S_IRQPRIO_VSX: | |
291 | vec = BOOK3S_INTERRUPT_VSX; | |
292 | break; | |
293 | case BOOK3S_IRQPRIO_ALTIVEC: | |
294 | vec = BOOK3S_INTERRUPT_ALTIVEC; | |
295 | break; | |
296 | case BOOK3S_IRQPRIO_FP_UNAVAIL: | |
297 | vec = BOOK3S_INTERRUPT_FP_UNAVAIL; | |
298 | break; | |
299 | case BOOK3S_IRQPRIO_SYSCALL: | |
300 | vec = BOOK3S_INTERRUPT_SYSCALL; | |
301 | break; | |
302 | case BOOK3S_IRQPRIO_DEBUG: | |
303 | vec = BOOK3S_INTERRUPT_TRACE; | |
304 | break; | |
305 | case BOOK3S_IRQPRIO_PERFORMANCE_MONITOR: | |
306 | vec = BOOK3S_INTERRUPT_PERFMON; | |
307 | break; | |
616dff86 AG |
308 | case BOOK3S_IRQPRIO_FAC_UNAVAIL: |
309 | vec = BOOK3S_INTERRUPT_FAC_UNAVAIL; | |
310 | break; | |
2f4cf5e4 AG |
311 | default: |
312 | deliver = 0; | |
313 | printk(KERN_ERR "KVM: Unknown interrupt: 0x%x\n", priority); | |
314 | break; | |
315 | } | |
316 | ||
317 | #if 0 | |
318 | printk(KERN_INFO "Deliver interrupt 0x%x? %x\n", vec, deliver); | |
319 | #endif | |
320 | ||
321 | if (deliver) | |
3cf658b6 | 322 | kvmppc_inject_interrupt(vcpu, vec, 0); |
2f4cf5e4 AG |
323 | |
324 | return deliver; | |
325 | } | |
326 | ||
17bd1580 AG |
327 | /* |
328 | * This function determines if an irqprio should be cleared once issued. | |
329 | */ | |
330 | static bool clear_irqprio(struct kvm_vcpu *vcpu, unsigned int priority) | |
331 | { | |
332 | switch (priority) { | |
333 | case BOOK3S_IRQPRIO_DECREMENTER: | |
334 | /* DEC interrupts get cleared by mtdec */ | |
335 | return false; | |
336 | case BOOK3S_IRQPRIO_EXTERNAL_LEVEL: | |
337 | /* External interrupts get cleared by userspace */ | |
338 | return false; | |
339 | } | |
340 | ||
341 | return true; | |
342 | } | |
343 | ||
a8e4ef84 | 344 | int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) |
2f4cf5e4 AG |
345 | { |
346 | unsigned long *pending = &vcpu->arch.pending_exceptions; | |
90bba358 | 347 | unsigned long old_pending = vcpu->arch.pending_exceptions; |
2f4cf5e4 AG |
348 | unsigned int priority; |
349 | ||
2f4cf5e4 AG |
350 | #ifdef EXIT_DEBUG |
351 | if (vcpu->arch.pending_exceptions) | |
352 | printk(KERN_EMERG "KVM: Check pending: %lx\n", vcpu->arch.pending_exceptions); | |
353 | #endif | |
354 | priority = __ffs(*pending); | |
ada7ba17 | 355 | while (priority < BOOK3S_IRQPRIO_MAX) { |
7706664d | 356 | if (kvmppc_book3s_irqprio_deliver(vcpu, priority) && |
17bd1580 | 357 | clear_irqprio(vcpu, priority)) { |
2f4cf5e4 AG |
358 | clear_bit(priority, &vcpu->arch.pending_exceptions); |
359 | break; | |
360 | } | |
361 | ||
362 | priority = find_next_bit(pending, | |
363 | BITS_PER_BYTE * sizeof(*pending), | |
364 | priority + 1); | |
365 | } | |
90bba358 AG |
366 | |
367 | /* Tell the guest about our interrupt status */ | |
f05ed4d5 | 368 | kvmppc_update_int_pending(vcpu, *pending, old_pending); |
a8e4ef84 AG |
369 | |
370 | return 0; | |
2f4cf5e4 | 371 | } |
2ba9f0d8 | 372 | EXPORT_SYMBOL_GPL(kvmppc_core_prepare_to_enter); |
2f4cf5e4 | 373 | |
89b68c96 | 374 | pfn_t kvmppc_gpa_to_pfn(struct kvm_vcpu *vcpu, gpa_t gpa, bool writing, |
93b159b4 | 375 | bool *writable) |
e8508940 | 376 | { |
89b68c96 AG |
377 | ulong mp_pa = vcpu->arch.magic_page_pa & KVM_PAM; |
378 | gfn_t gfn = gpa >> PAGE_SHIFT; | |
e8508940 | 379 | |
5deb8e7a | 380 | if (!(kvmppc_get_msr(vcpu) & MSR_SF)) |
bbcc9c06 BH |
381 | mp_pa = (uint32_t)mp_pa; |
382 | ||
e8508940 | 383 | /* Magic page override */ |
89b68c96 AG |
384 | gpa &= ~0xFFFULL; |
385 | if (unlikely(mp_pa) && unlikely((gpa & KVM_PAM) == mp_pa)) { | |
e8508940 AG |
386 | ulong shared_page = ((ulong)vcpu->arch.shared) & PAGE_MASK; |
387 | pfn_t pfn; | |
388 | ||
389 | pfn = (pfn_t)virt_to_phys((void*)shared_page) >> PAGE_SHIFT; | |
390 | get_page(pfn_to_page(pfn)); | |
93b159b4 PM |
391 | if (writable) |
392 | *writable = true; | |
e8508940 AG |
393 | return pfn; |
394 | } | |
395 | ||
93b159b4 | 396 | return gfn_to_pfn_prot(vcpu->kvm, gfn, writing, writable); |
e8508940 | 397 | } |
89b68c96 | 398 | EXPORT_SYMBOL_GPL(kvmppc_gpa_to_pfn); |
e8508940 | 399 | |
7d15c06f AG |
400 | int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, |
401 | enum xlate_readwrite xlrw, struct kvmppc_pte *pte) | |
2f4cf5e4 | 402 | { |
7d15c06f AG |
403 | bool data = (xlid == XLATE_DATA); |
404 | bool iswrite = (xlrw == XLATE_WRITE); | |
5deb8e7a | 405 | int relocated = (kvmppc_get_msr(vcpu) & (data ? MSR_DR : MSR_IR)); |
2f4cf5e4 AG |
406 | int r; |
407 | ||
408 | if (relocated) { | |
93b159b4 | 409 | r = vcpu->arch.mmu.xlate(vcpu, eaddr, pte, data, iswrite); |
2f4cf5e4 AG |
410 | } else { |
411 | pte->eaddr = eaddr; | |
28e83b4f | 412 | pte->raddr = eaddr & KVM_PAM; |
3eeafd7d | 413 | pte->vpage = VSID_REAL | eaddr >> 12; |
2f4cf5e4 AG |
414 | pte->may_read = true; |
415 | pte->may_write = true; | |
416 | pte->may_execute = true; | |
417 | r = 0; | |
c01e3f66 AG |
418 | |
419 | if ((kvmppc_get_msr(vcpu) & (MSR_IR | MSR_DR)) == MSR_DR && | |
420 | !data) { | |
421 | if ((vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) && | |
422 | ((eaddr & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS)) | |
423 | pte->raddr &= ~SPLIT_HACK_MASK; | |
424 | } | |
2f4cf5e4 AG |
425 | } |
426 | ||
427 | return r; | |
428 | } | |
429 | ||
51f04726 MC |
430 | int kvmppc_load_last_inst(struct kvm_vcpu *vcpu, enum instruction_type type, |
431 | u32 *inst) | |
432 | { | |
433 | ulong pc = kvmppc_get_pc(vcpu); | |
434 | int r; | |
435 | ||
436 | if (type == INST_SC) | |
437 | pc -= 4; | |
438 | ||
439 | r = kvmppc_ld(vcpu, &pc, sizeof(u32), inst, false); | |
440 | if (r == EMULATE_DONE) | |
441 | return r; | |
442 | else | |
443 | return EMULATE_AGAIN; | |
444 | } | |
445 | EXPORT_SYMBOL_GPL(kvmppc_load_last_inst); | |
446 | ||
2f4cf5e4 AG |
447 | int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) |
448 | { | |
449 | return 0; | |
450 | } | |
451 | ||
f61c94bb BB |
452 | int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) |
453 | { | |
454 | return 0; | |
455 | } | |
456 | ||
457 | void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) | |
458 | { | |
459 | } | |
460 | ||
3a167bea AK |
461 | int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, |
462 | struct kvm_sregs *sregs) | |
463 | { | |
cbbc58d4 | 464 | return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); |
3a167bea AK |
465 | } |
466 | ||
467 | int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, | |
468 | struct kvm_sregs *sregs) | |
469 | { | |
cbbc58d4 | 470 | return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); |
3a167bea AK |
471 | } |
472 | ||
2f4cf5e4 AG |
473 | int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) |
474 | { | |
475 | int i; | |
476 | ||
c7f38f46 | 477 | regs->pc = kvmppc_get_pc(vcpu); |
992b5b29 | 478 | regs->cr = kvmppc_get_cr(vcpu); |
c7f38f46 AG |
479 | regs->ctr = kvmppc_get_ctr(vcpu); |
480 | regs->lr = kvmppc_get_lr(vcpu); | |
992b5b29 | 481 | regs->xer = kvmppc_get_xer(vcpu); |
5deb8e7a AG |
482 | regs->msr = kvmppc_get_msr(vcpu); |
483 | regs->srr0 = kvmppc_get_srr0(vcpu); | |
484 | regs->srr1 = kvmppc_get_srr1(vcpu); | |
2f4cf5e4 | 485 | regs->pid = vcpu->arch.pid; |
5deb8e7a AG |
486 | regs->sprg0 = kvmppc_get_sprg0(vcpu); |
487 | regs->sprg1 = kvmppc_get_sprg1(vcpu); | |
488 | regs->sprg2 = kvmppc_get_sprg2(vcpu); | |
489 | regs->sprg3 = kvmppc_get_sprg3(vcpu); | |
490 | regs->sprg4 = kvmppc_get_sprg4(vcpu); | |
491 | regs->sprg5 = kvmppc_get_sprg5(vcpu); | |
492 | regs->sprg6 = kvmppc_get_sprg6(vcpu); | |
493 | regs->sprg7 = kvmppc_get_sprg7(vcpu); | |
2f4cf5e4 AG |
494 | |
495 | for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) | |
8e5b26b5 | 496 | regs->gpr[i] = kvmppc_get_gpr(vcpu, i); |
2f4cf5e4 AG |
497 | |
498 | return 0; | |
499 | } | |
500 | ||
501 | int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) | |
502 | { | |
503 | int i; | |
504 | ||
c7f38f46 | 505 | kvmppc_set_pc(vcpu, regs->pc); |
992b5b29 | 506 | kvmppc_set_cr(vcpu, regs->cr); |
c7f38f46 AG |
507 | kvmppc_set_ctr(vcpu, regs->ctr); |
508 | kvmppc_set_lr(vcpu, regs->lr); | |
992b5b29 | 509 | kvmppc_set_xer(vcpu, regs->xer); |
2f4cf5e4 | 510 | kvmppc_set_msr(vcpu, regs->msr); |
5deb8e7a AG |
511 | kvmppc_set_srr0(vcpu, regs->srr0); |
512 | kvmppc_set_srr1(vcpu, regs->srr1); | |
513 | kvmppc_set_sprg0(vcpu, regs->sprg0); | |
514 | kvmppc_set_sprg1(vcpu, regs->sprg1); | |
515 | kvmppc_set_sprg2(vcpu, regs->sprg2); | |
516 | kvmppc_set_sprg3(vcpu, regs->sprg3); | |
517 | kvmppc_set_sprg4(vcpu, regs->sprg4); | |
518 | kvmppc_set_sprg5(vcpu, regs->sprg5); | |
519 | kvmppc_set_sprg6(vcpu, regs->sprg6); | |
520 | kvmppc_set_sprg7(vcpu, regs->sprg7); | |
2f4cf5e4 | 521 | |
8e5b26b5 AG |
522 | for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) |
523 | kvmppc_set_gpr(vcpu, i, regs->gpr[i]); | |
2f4cf5e4 AG |
524 | |
525 | return 0; | |
526 | } | |
527 | ||
2f4cf5e4 AG |
528 | int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) |
529 | { | |
530 | return -ENOTSUPP; | |
531 | } | |
532 | ||
533 | int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) | |
534 | { | |
535 | return -ENOTSUPP; | |
536 | } | |
537 | ||
8a41ea53 MC |
538 | int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, |
539 | union kvmppc_one_reg *val) | |
a136a8bd | 540 | { |
8a41ea53 | 541 | int r = 0; |
a8bd19ef | 542 | long int i; |
a136a8bd | 543 | |
8a41ea53 | 544 | r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); |
a136a8bd PM |
545 | if (r == -EINVAL) { |
546 | r = 0; | |
8a41ea53 | 547 | switch (id) { |
a136a8bd | 548 | case KVM_REG_PPC_DAR: |
8a41ea53 | 549 | *val = get_reg_val(id, kvmppc_get_dar(vcpu)); |
a136a8bd PM |
550 | break; |
551 | case KVM_REG_PPC_DSISR: | |
8a41ea53 | 552 | *val = get_reg_val(id, kvmppc_get_dsisr(vcpu)); |
a136a8bd | 553 | break; |
a8bd19ef | 554 | case KVM_REG_PPC_FPR0 ... KVM_REG_PPC_FPR31: |
8a41ea53 MC |
555 | i = id - KVM_REG_PPC_FPR0; |
556 | *val = get_reg_val(id, VCPU_FPR(vcpu, i)); | |
a8bd19ef PM |
557 | break; |
558 | case KVM_REG_PPC_FPSCR: | |
8a41ea53 | 559 | *val = get_reg_val(id, vcpu->arch.fp.fpscr); |
a8bd19ef | 560 | break; |
efff1912 PM |
561 | #ifdef CONFIG_VSX |
562 | case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31: | |
563 | if (cpu_has_feature(CPU_FTR_VSX)) { | |
8a41ea53 MC |
564 | i = id - KVM_REG_PPC_VSR0; |
565 | val->vsxval[0] = vcpu->arch.fp.fpr[i][0]; | |
566 | val->vsxval[1] = vcpu->arch.fp.fpr[i][1]; | |
efff1912 PM |
567 | } else { |
568 | r = -ENXIO; | |
569 | } | |
570 | break; | |
571 | #endif /* CONFIG_VSX */ | |
8a41ea53 MC |
572 | case KVM_REG_PPC_DEBUG_INST: |
573 | *val = get_reg_val(id, INS_TW); | |
8c32a2ea | 574 | break; |
8b78645c PM |
575 | #ifdef CONFIG_KVM_XICS |
576 | case KVM_REG_PPC_ICP_STATE: | |
577 | if (!vcpu->arch.icp) { | |
578 | r = -ENXIO; | |
579 | break; | |
580 | } | |
8a41ea53 | 581 | *val = get_reg_val(id, kvmppc_xics_get_icp(vcpu)); |
8b78645c PM |
582 | break; |
583 | #endif /* CONFIG_KVM_XICS */ | |
616dff86 | 584 | case KVM_REG_PPC_FSCR: |
8a41ea53 | 585 | *val = get_reg_val(id, vcpu->arch.fscr); |
616dff86 | 586 | break; |
e14e7a1e | 587 | case KVM_REG_PPC_TAR: |
8a41ea53 | 588 | *val = get_reg_val(id, vcpu->arch.tar); |
e14e7a1e | 589 | break; |
2e23f544 | 590 | case KVM_REG_PPC_EBBHR: |
8a41ea53 | 591 | *val = get_reg_val(id, vcpu->arch.ebbhr); |
2e23f544 AG |
592 | break; |
593 | case KVM_REG_PPC_EBBRR: | |
8a41ea53 | 594 | *val = get_reg_val(id, vcpu->arch.ebbrr); |
2e23f544 AG |
595 | break; |
596 | case KVM_REG_PPC_BESCR: | |
8a41ea53 | 597 | *val = get_reg_val(id, vcpu->arch.bescr); |
2e23f544 | 598 | break; |
8f42ab27 | 599 | case KVM_REG_PPC_VTB: |
8a41ea53 | 600 | *val = get_reg_val(id, vcpu->arch.vtb); |
8f42ab27 | 601 | break; |
06da28e7 | 602 | case KVM_REG_PPC_IC: |
8a41ea53 | 603 | *val = get_reg_val(id, vcpu->arch.ic); |
06da28e7 | 604 | break; |
a136a8bd PM |
605 | default: |
606 | r = -EINVAL; | |
607 | break; | |
608 | } | |
609 | } | |
a136a8bd PM |
610 | |
611 | return r; | |
612 | } | |
613 | ||
8a41ea53 MC |
614 | int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, |
615 | union kvmppc_one_reg *val) | |
a136a8bd | 616 | { |
8a41ea53 | 617 | int r = 0; |
a8bd19ef | 618 | long int i; |
a136a8bd | 619 | |
8a41ea53 | 620 | r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); |
a136a8bd PM |
621 | if (r == -EINVAL) { |
622 | r = 0; | |
8a41ea53 | 623 | switch (id) { |
a136a8bd | 624 | case KVM_REG_PPC_DAR: |
8a41ea53 | 625 | kvmppc_set_dar(vcpu, set_reg_val(id, *val)); |
a136a8bd PM |
626 | break; |
627 | case KVM_REG_PPC_DSISR: | |
8a41ea53 | 628 | kvmppc_set_dsisr(vcpu, set_reg_val(id, *val)); |
a136a8bd | 629 | break; |
a8bd19ef | 630 | case KVM_REG_PPC_FPR0 ... KVM_REG_PPC_FPR31: |
8a41ea53 MC |
631 | i = id - KVM_REG_PPC_FPR0; |
632 | VCPU_FPR(vcpu, i) = set_reg_val(id, *val); | |
a8bd19ef PM |
633 | break; |
634 | case KVM_REG_PPC_FPSCR: | |
8a41ea53 | 635 | vcpu->arch.fp.fpscr = set_reg_val(id, *val); |
a8bd19ef | 636 | break; |
efff1912 PM |
637 | #ifdef CONFIG_VSX |
638 | case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31: | |
639 | if (cpu_has_feature(CPU_FTR_VSX)) { | |
8a41ea53 MC |
640 | i = id - KVM_REG_PPC_VSR0; |
641 | vcpu->arch.fp.fpr[i][0] = val->vsxval[0]; | |
642 | vcpu->arch.fp.fpr[i][1] = val->vsxval[1]; | |
efff1912 PM |
643 | } else { |
644 | r = -ENXIO; | |
645 | } | |
646 | break; | |
647 | #endif /* CONFIG_VSX */ | |
8b78645c PM |
648 | #ifdef CONFIG_KVM_XICS |
649 | case KVM_REG_PPC_ICP_STATE: | |
650 | if (!vcpu->arch.icp) { | |
651 | r = -ENXIO; | |
652 | break; | |
653 | } | |
654 | r = kvmppc_xics_set_icp(vcpu, | |
8a41ea53 | 655 | set_reg_val(id, *val)); |
8b78645c PM |
656 | break; |
657 | #endif /* CONFIG_KVM_XICS */ | |
616dff86 | 658 | case KVM_REG_PPC_FSCR: |
8a41ea53 | 659 | vcpu->arch.fscr = set_reg_val(id, *val); |
616dff86 | 660 | break; |
e14e7a1e | 661 | case KVM_REG_PPC_TAR: |
8a41ea53 | 662 | vcpu->arch.tar = set_reg_val(id, *val); |
e14e7a1e | 663 | break; |
2e23f544 | 664 | case KVM_REG_PPC_EBBHR: |
8a41ea53 | 665 | vcpu->arch.ebbhr = set_reg_val(id, *val); |
2e23f544 AG |
666 | break; |
667 | case KVM_REG_PPC_EBBRR: | |
8a41ea53 | 668 | vcpu->arch.ebbrr = set_reg_val(id, *val); |
2e23f544 AG |
669 | break; |
670 | case KVM_REG_PPC_BESCR: | |
8a41ea53 | 671 | vcpu->arch.bescr = set_reg_val(id, *val); |
2e23f544 | 672 | break; |
8f42ab27 | 673 | case KVM_REG_PPC_VTB: |
8a41ea53 | 674 | vcpu->arch.vtb = set_reg_val(id, *val); |
8f42ab27 | 675 | break; |
06da28e7 | 676 | case KVM_REG_PPC_IC: |
8a41ea53 | 677 | vcpu->arch.ic = set_reg_val(id, *val); |
06da28e7 | 678 | break; |
a136a8bd PM |
679 | default: |
680 | r = -EINVAL; | |
681 | break; | |
682 | } | |
683 | } | |
684 | ||
685 | return r; | |
686 | } | |
687 | ||
3a167bea AK |
688 | void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) |
689 | { | |
cbbc58d4 | 690 | vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); |
3a167bea AK |
691 | } |
692 | ||
693 | void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) | |
694 | { | |
cbbc58d4 | 695 | vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); |
3a167bea AK |
696 | } |
697 | ||
698 | void kvmppc_set_msr(struct kvm_vcpu *vcpu, u64 msr) | |
699 | { | |
cbbc58d4 | 700 | vcpu->kvm->arch.kvm_ops->set_msr(vcpu, msr); |
3a167bea | 701 | } |
2ba9f0d8 | 702 | EXPORT_SYMBOL_GPL(kvmppc_set_msr); |
3a167bea AK |
703 | |
704 | int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) | |
705 | { | |
cbbc58d4 | 706 | return vcpu->kvm->arch.kvm_ops->vcpu_run(kvm_run, vcpu); |
3a167bea AK |
707 | } |
708 | ||
2f4cf5e4 AG |
709 | int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, |
710 | struct kvm_translation *tr) | |
711 | { | |
712 | return 0; | |
713 | } | |
714 | ||
092d62ee BB |
715 | int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, |
716 | struct kvm_guest_debug *dbg) | |
717 | { | |
718 | return -EINVAL; | |
719 | } | |
720 | ||
dfd4d47e SW |
721 | void kvmppc_decrementer_func(unsigned long data) |
722 | { | |
723 | struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; | |
724 | ||
725 | kvmppc_core_queue_dec(vcpu); | |
726 | kvm_vcpu_kick(vcpu); | |
727 | } | |
3a167bea AK |
728 | |
729 | struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) | |
730 | { | |
cbbc58d4 | 731 | return kvm->arch.kvm_ops->vcpu_create(kvm, id); |
3a167bea AK |
732 | } |
733 | ||
734 | void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) | |
735 | { | |
cbbc58d4 | 736 | vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); |
3a167bea AK |
737 | } |
738 | ||
739 | int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) | |
740 | { | |
cbbc58d4 | 741 | return vcpu->kvm->arch.kvm_ops->check_requests(vcpu); |
3a167bea AK |
742 | } |
743 | ||
744 | int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) | |
745 | { | |
cbbc58d4 | 746 | return kvm->arch.kvm_ops->get_dirty_log(kvm, log); |
3a167bea AK |
747 | } |
748 | ||
5587027c | 749 | void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, |
3a167bea AK |
750 | struct kvm_memory_slot *dont) |
751 | { | |
cbbc58d4 | 752 | kvm->arch.kvm_ops->free_memslot(free, dont); |
3a167bea AK |
753 | } |
754 | ||
5587027c | 755 | int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, |
3a167bea AK |
756 | unsigned long npages) |
757 | { | |
cbbc58d4 | 758 | return kvm->arch.kvm_ops->create_memslot(slot, npages); |
3a167bea AK |
759 | } |
760 | ||
761 | void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) | |
762 | { | |
cbbc58d4 | 763 | kvm->arch.kvm_ops->flush_memslot(kvm, memslot); |
3a167bea AK |
764 | } |
765 | ||
766 | int kvmppc_core_prepare_memory_region(struct kvm *kvm, | |
767 | struct kvm_memory_slot *memslot, | |
768 | struct kvm_userspace_memory_region *mem) | |
769 | { | |
cbbc58d4 | 770 | return kvm->arch.kvm_ops->prepare_memory_region(kvm, memslot, mem); |
3a167bea AK |
771 | } |
772 | ||
773 | void kvmppc_core_commit_memory_region(struct kvm *kvm, | |
774 | struct kvm_userspace_memory_region *mem, | |
775 | const struct kvm_memory_slot *old) | |
776 | { | |
cbbc58d4 | 777 | kvm->arch.kvm_ops->commit_memory_region(kvm, mem, old); |
3a167bea AK |
778 | } |
779 | ||
780 | int kvm_unmap_hva(struct kvm *kvm, unsigned long hva) | |
781 | { | |
cbbc58d4 | 782 | return kvm->arch.kvm_ops->unmap_hva(kvm, hva); |
3a167bea | 783 | } |
2ba9f0d8 | 784 | EXPORT_SYMBOL_GPL(kvm_unmap_hva); |
3a167bea AK |
785 | |
786 | int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end) | |
787 | { | |
cbbc58d4 | 788 | return kvm->arch.kvm_ops->unmap_hva_range(kvm, start, end); |
3a167bea AK |
789 | } |
790 | ||
791 | int kvm_age_hva(struct kvm *kvm, unsigned long hva) | |
792 | { | |
cbbc58d4 | 793 | return kvm->arch.kvm_ops->age_hva(kvm, hva); |
3a167bea AK |
794 | } |
795 | ||
796 | int kvm_test_age_hva(struct kvm *kvm, unsigned long hva) | |
797 | { | |
cbbc58d4 | 798 | return kvm->arch.kvm_ops->test_age_hva(kvm, hva); |
3a167bea AK |
799 | } |
800 | ||
801 | void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte) | |
802 | { | |
cbbc58d4 | 803 | kvm->arch.kvm_ops->set_spte_hva(kvm, hva, pte); |
3a167bea AK |
804 | } |
805 | ||
806 | void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) | |
807 | { | |
cbbc58d4 | 808 | vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); |
3a167bea AK |
809 | } |
810 | ||
811 | int kvmppc_core_init_vm(struct kvm *kvm) | |
812 | { | |
813 | ||
814 | #ifdef CONFIG_PPC64 | |
815 | INIT_LIST_HEAD(&kvm->arch.spapr_tce_tables); | |
816 | INIT_LIST_HEAD(&kvm->arch.rtas_tokens); | |
817 | #endif | |
818 | ||
cbbc58d4 | 819 | return kvm->arch.kvm_ops->init_vm(kvm); |
3a167bea AK |
820 | } |
821 | ||
822 | void kvmppc_core_destroy_vm(struct kvm *kvm) | |
823 | { | |
cbbc58d4 | 824 | kvm->arch.kvm_ops->destroy_vm(kvm); |
3a167bea AK |
825 | |
826 | #ifdef CONFIG_PPC64 | |
827 | kvmppc_rtas_tokens_free(kvm); | |
828 | WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables)); | |
829 | #endif | |
830 | } | |
831 | ||
832 | int kvmppc_core_check_processor_compat(void) | |
833 | { | |
cbbc58d4 AK |
834 | /* |
835 | * We always return 0 for book3s. We check | |
836 | * for compatability while loading the HV | |
837 | * or PR module | |
838 | */ | |
839 | return 0; | |
840 | } | |
841 | ||
ae2113a4 PM |
842 | int kvmppc_book3s_hcall_implemented(struct kvm *kvm, unsigned long hcall) |
843 | { | |
844 | return kvm->arch.kvm_ops->hcall_implemented(hcall); | |
845 | } | |
846 | ||
cbbc58d4 AK |
847 | static int kvmppc_book3s_init(void) |
848 | { | |
849 | int r; | |
850 | ||
851 | r = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE); | |
852 | if (r) | |
853 | return r; | |
ab78475c | 854 | #ifdef CONFIG_KVM_BOOK3S_32_HANDLER |
cbbc58d4 AK |
855 | r = kvmppc_book3s_init_pr(); |
856 | #endif | |
857 | return r; | |
858 | ||
859 | } | |
860 | ||
861 | static void kvmppc_book3s_exit(void) | |
862 | { | |
ab78475c | 863 | #ifdef CONFIG_KVM_BOOK3S_32_HANDLER |
cbbc58d4 AK |
864 | kvmppc_book3s_exit_pr(); |
865 | #endif | |
866 | kvm_exit(); | |
3a167bea | 867 | } |
cbbc58d4 AK |
868 | |
869 | module_init(kvmppc_book3s_init); | |
870 | module_exit(kvmppc_book3s_exit); | |
398a76c6 AG |
871 | |
872 | /* On 32bit this is our one and only kernel module */ | |
ab78475c | 873 | #ifdef CONFIG_KVM_BOOK3S_32_HANDLER |
398a76c6 AG |
874 | MODULE_ALIAS_MISCDEV(KVM_MINOR); |
875 | MODULE_ALIAS("devname:kvm"); | |
876 | #endif |