]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/powerpc/platforms/pasemi/iommu.c
dma-mapping: use unsigned long for dma_attrs
[mirror_ubuntu-artful-kernel.git] / arch / powerpc / platforms / pasemi / iommu.c
CommitLineData
31c56d82 1/*
f724bf77 2 * Copyright (C) 2005-2008, PA Semi, Inc
31c56d82
OJ
3 *
4 * Maintained by: Olof Johansson <olof@lixom.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#undef DEBUG
21
beacc6da 22#include <linux/memblock.h>
31c56d82
OJ
23#include <linux/types.h>
24#include <linux/spinlock.h>
25#include <linux/pci.h>
26#include <asm/iommu.h>
27#include <asm/machdep.h>
af289e80 28#include <asm/firmware.h>
31c56d82 29
d28a0d94
DA
30#include "pasemi.h"
31
31c56d82
OJ
32#define IOBMAP_PAGE_SHIFT 12
33#define IOBMAP_PAGE_SIZE (1 << IOBMAP_PAGE_SHIFT)
34#define IOBMAP_PAGE_MASK (IOBMAP_PAGE_SIZE - 1)
35
31c56d82
OJ
36#define IOB_BASE 0xe0000000
37#define IOB_SIZE 0x3000
38/* Configuration registers */
f724bf77
OJ
39#define IOBCAP_REG 0x40
40#define IOBCOM_REG 0x100
31c56d82
OJ
41/* Enable IOB address translation */
42#define IOBCOM_ATEN 0x00000100
43
44/* Address decode configuration register */
f724bf77 45#define IOB_AD_REG 0x14c
31c56d82
OJ
46/* IOBCOM_AD_REG fields */
47#define IOB_AD_VGPRT 0x00000e00
48#define IOB_AD_VGAEN 0x00000100
49/* Direct mapping settings */
50#define IOB_AD_MPSEL_MASK 0x00000030
51#define IOB_AD_MPSEL_B38 0x00000000
52#define IOB_AD_MPSEL_B40 0x00000010
53#define IOB_AD_MPSEL_B42 0x00000020
54/* Translation window size / enable */
55#define IOB_AD_TRNG_MASK 0x00000003
56#define IOB_AD_TRNG_256M 0x00000000
57#define IOB_AD_TRNG_2G 0x00000001
58#define IOB_AD_TRNG_128G 0x00000003
59
f724bf77 60#define IOB_TABLEBASE_REG 0x154
31c56d82
OJ
61
62/* Base of the 64 4-byte L1 registers */
f724bf77 63#define IOB_XLT_L1_REGBASE 0x2b00
31c56d82
OJ
64
65/* Register to invalidate TLB entries */
f724bf77 66#define IOB_AT_INVAL_TLB_REG 0x2d00
31c56d82
OJ
67
68/* The top two bits of the level 1 entry contains valid and type flags */
69#define IOBMAP_L1E_V 0x40000000
70#define IOBMAP_L1E_V_B 0x80000000
71
72/* For big page entries, the bottom two bits contains flags */
73#define IOBMAP_L1E_BIG_CACHED 0x00000002
74#define IOBMAP_L1E_BIG_PRIORITY 0x00000001
75
76/* For regular level 2 entries, top 2 bits contain valid and cache flags */
77#define IOBMAP_L2E_V 0x80000000
78#define IOBMAP_L2E_V_CACHED 0xc0000000
79
f724bf77 80static void __iomem *iob;
31c56d82
OJ
81static u32 iob_l1_emptyval;
82static u32 iob_l2_emptyval;
83static u32 *iob_l2_base;
84
85static struct iommu_table iommu_table_iobmap;
86static int iommu_table_iobmap_inited;
87
6490c490 88static int iobmap_build(struct iommu_table *tbl, long index,
31c56d82 89 long npages, unsigned long uaddr,
4f3dd8a0 90 enum dma_data_direction direction,
00085f1e 91 unsigned long attrs)
31c56d82
OJ
92{
93 u32 *ip;
94 u32 rpn;
95 unsigned long bus_addr;
96
97 pr_debug("iobmap: build at: %lx, %lx, addr: %lx\n", index, npages, uaddr);
98
dfa70f81 99 bus_addr = (tbl->it_offset + index) << IOBMAP_PAGE_SHIFT;
31c56d82 100
31c56d82
OJ
101 ip = ((u32 *)tbl->it_base) + index;
102
103 while (npages--) {
7db90c02 104 rpn = __pa(uaddr) >> IOBMAP_PAGE_SHIFT;
31c56d82
OJ
105
106 *(ip++) = IOBMAP_L2E_V | rpn;
107 /* invalidate tlb, can be optimized more */
108 out_le32(iob+IOB_AT_INVAL_TLB_REG, bus_addr >> 14);
109
110 uaddr += IOBMAP_PAGE_SIZE;
111 bus_addr += IOBMAP_PAGE_SIZE;
112 }
6490c490 113 return 0;
31c56d82
OJ
114}
115
116
117static void iobmap_free(struct iommu_table *tbl, long index,
118 long npages)
119{
120 u32 *ip;
121 unsigned long bus_addr;
122
123 pr_debug("iobmap: free at: %lx, %lx\n", index, npages);
124
dfa70f81 125 bus_addr = (tbl->it_offset + index) << IOBMAP_PAGE_SHIFT;
31c56d82 126
31c56d82
OJ
127 ip = ((u32 *)tbl->it_base) + index;
128
129 while (npages--) {
130 *(ip++) = iob_l2_emptyval;
131 /* invalidate tlb, can be optimized more */
132 out_le32(iob+IOB_AT_INVAL_TLB_REG, bus_addr >> 14);
133 bus_addr += IOBMAP_PAGE_SIZE;
134 }
135}
136
da004c36
AK
137static struct iommu_table_ops iommu_table_iobmap_ops = {
138 .set = iobmap_build,
139 .clear = iobmap_free
140};
31c56d82
OJ
141
142static void iommu_table_iobmap_setup(void)
143{
144 pr_debug(" -> %s\n", __func__);
145 iommu_table_iobmap.it_busno = 0;
146 iommu_table_iobmap.it_offset = 0;
3a553170
AP
147 iommu_table_iobmap.it_page_shift = IOBMAP_PAGE_SHIFT;
148
31c56d82 149 /* it_size is in number of entries */
3a553170
AP
150 iommu_table_iobmap.it_size =
151 0x80000000 >> iommu_table_iobmap.it_page_shift;
31c56d82
OJ
152
153 /* Initialize the common IOMMU code */
154 iommu_table_iobmap.it_base = (unsigned long)iob_l2_base;
155 iommu_table_iobmap.it_index = 0;
156 /* XXXOJN tune this to avoid IOB cache invals.
157 * Should probably be 8 (64 bytes)
158 */
159 iommu_table_iobmap.it_blocksize = 4;
da004c36 160 iommu_table_iobmap.it_ops = &iommu_table_iobmap_ops;
31c56d82
OJ
161 iommu_init_table(&iommu_table_iobmap, 0);
162 pr_debug(" <- %s\n", __func__);
163}
164
165
166
167static void pci_dma_bus_setup_pasemi(struct pci_bus *bus)
168{
31c56d82
OJ
169 pr_debug("pci_dma_bus_setup, bus %p, bus->self %p\n", bus, bus->self);
170
171 if (!iommu_table_iobmap_inited) {
172 iommu_table_iobmap_inited = 1;
173 iommu_table_iobmap_setup();
174 }
31c56d82
OJ
175}
176
177
178static void pci_dma_dev_setup_pasemi(struct pci_dev *dev)
179{
180 pr_debug("pci_dma_dev_setup, dev %p (%s)\n", dev, pci_name(dev));
181
af289e80
OJ
182#if !defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
183 /* For non-LPAR environment, don't translate anything for the DMA
184 * engine. The exception to this is if the user has enabled
185 * CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE at build time.
31c56d82 186 */
af289e80 187 if (dev->vendor == 0x1959 && dev->device == 0xa007 &&
24af8cb8 188 !firmware_has_feature(FW_FEATURE_LPAR)) {
31c56d82 189 dev->dev.archdata.dma_ops = &dma_direct_ops;
2da53b01 190 return;
24af8cb8 191 }
af289e80
OJ
192#endif
193
738ef42e 194 set_iommu_table_base(&dev->dev, &iommu_table_iobmap);
31c56d82
OJ
195}
196
750d1d1c 197int __init iob_init(struct device_node *dn)
31c56d82
OJ
198{
199 unsigned long tmp;
200 u32 regword;
201 int i;
202
203 pr_debug(" -> %s\n", __func__);
204
388dc1c3
BH
205 /* For 2G space, 8x64 pages (2^21 bytes) is max total l2 size */
206 iob_l2_base = (u32 *)__va(memblock_alloc_base(1UL<<21, 1UL<<21, 0x80000000));
207
208 printk(KERN_INFO "IOBMAP L2 allocated at: %p\n", iob_l2_base);
209
31c56d82 210 /* Allocate a spare page to map all invalid IOTLB pages. */
95f72d1e 211 tmp = memblock_alloc(IOBMAP_PAGE_SIZE, IOBMAP_PAGE_SIZE);
31c56d82
OJ
212 if (!tmp)
213 panic("IOBMAP: Cannot allocate spare page!");
214 /* Empty l1 is marked invalid */
215 iob_l1_emptyval = 0;
216 /* Empty l2 is mapped to dummy page */
217 iob_l2_emptyval = IOBMAP_L2E_V | (tmp >> IOBMAP_PAGE_SHIFT);
218
219 iob = ioremap(IOB_BASE, IOB_SIZE);
220 if (!iob)
221 panic("IOBMAP: Cannot map registers!");
222
223 /* setup direct mapping of the L1 entries */
224 for (i = 0; i < 64; i++) {
225 /* Each L1 covers 32MB, i.e. 8K entries = 32K of ram */
226 regword = IOBMAP_L1E_V | (__pa(iob_l2_base + i*0x2000) >> 12);
f724bf77 227 out_le32(iob+IOB_XLT_L1_REGBASE+i*4, regword);
31c56d82
OJ
228 }
229
230 /* set 2GB translation window, based at 0 */
231 regword = in_le32(iob+IOB_AD_REG);
232 regword &= ~IOB_AD_TRNG_MASK;
233 regword |= IOB_AD_TRNG_2G;
234 out_le32(iob+IOB_AD_REG, regword);
235
236 /* Enable translation */
237 regword = in_le32(iob+IOBCOM_REG);
238 regword |= IOBCOM_ATEN;
239 out_le32(iob+IOBCOM_REG, regword);
240
241 pr_debug(" <- %s\n", __func__);
242
243 return 0;
244}
245
246
247/* These are called very early. */
750d1d1c 248void __init iommu_init_early_pasemi(void)
31c56d82
OJ
249{
250 int iommu_off;
251
252#ifndef CONFIG_PPC_PASEMI_IOMMU
253 iommu_off = 1;
254#else
255 iommu_off = of_chosen &&
e2eb6392 256 of_get_property(of_chosen, "linux,iommu-off", NULL);
31c56d82 257#endif
2f9c9be2 258 if (iommu_off)
31c56d82 259 return;
31c56d82
OJ
260
261 iob_init(NULL);
262
d28a0d94
DA
263 pasemi_pci_controller_ops.dma_dev_setup = pci_dma_dev_setup_pasemi;
264 pasemi_pci_controller_ops.dma_bus_setup = pci_dma_bus_setup_pasemi;
98747770 265 set_pci_dma_ops(&dma_iommu_ops);
31c56d82
OJ
266}
267