]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/powerpc/platforms/pseries/iommu.c
[POWERPC] Rename get_property to of_get_property: include
[mirror_ubuntu-zesty-kernel.git] / arch / powerpc / platforms / pseries / iommu.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
3 *
bc97ce95 4 * Rewrite, cleanup:
1da177e4 5 *
91f14480 6 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
bc97ce95 7 * Copyright (C) 2006 Olof Johansson <olof@lixom.net>
1da177e4
LT
8 *
9 * Dynamic DMA mapping support, pSeries-specific parts, both SMP and LPAR.
10 *
bc97ce95 11 *
1da177e4
LT
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
bc97ce95 16 *
1da177e4
LT
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
bc97ce95 21 *
1da177e4
LT
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 */
26
1da177e4
LT
27#include <linux/init.h>
28#include <linux/types.h>
29#include <linux/slab.h>
30#include <linux/mm.h>
31#include <linux/spinlock.h>
32#include <linux/string.h>
33#include <linux/pci.h>
34#include <linux/dma-mapping.h>
35#include <asm/io.h>
36#include <asm/prom.h>
37#include <asm/rtas.h>
1da177e4
LT
38#include <asm/iommu.h>
39#include <asm/pci-bridge.h>
40#include <asm/machdep.h>
41#include <asm/abs_addr.h>
1da177e4 42#include <asm/pSeries_reconfig.h>
1ababe11 43#include <asm/firmware.h>
c707ffcf 44#include <asm/tce.h>
d387899f 45#include <asm/ppc-pci.h>
2249ca9d 46#include <asm/udbg.h>
1da177e4 47
a1218720
ME
48#include "plpar_wrappers.h"
49
1da177e4
LT
50#define DBG(fmt...)
51
bc97ce95
OJ
52static void tce_build_pSeries(struct iommu_table *tbl, long index,
53 long npages, unsigned long uaddr,
1da177e4
LT
54 enum dma_data_direction direction)
55{
bc97ce95
OJ
56 u64 proto_tce;
57 u64 *tcep;
58 u64 rpn;
1da177e4 59
bc97ce95 60 proto_tce = TCE_PCI_READ; // Read allowed
1da177e4
LT
61
62 if (direction != DMA_TO_DEVICE)
bc97ce95 63 proto_tce |= TCE_PCI_WRITE;
1da177e4 64
bc97ce95 65 tcep = ((u64 *)tbl->it_base) + index;
1da177e4
LT
66
67 while (npages--) {
68 /* can't move this out since we might cross LMB boundary */
bc97ce95
OJ
69 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
70 *tcep = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
1da177e4 71
d0035c62 72 uaddr += TCE_PAGE_SIZE;
bc97ce95 73 tcep++;
1da177e4
LT
74 }
75}
76
77
78static void tce_free_pSeries(struct iommu_table *tbl, long index, long npages)
79{
bc97ce95 80 u64 *tcep;
1da177e4 81
bc97ce95
OJ
82 tcep = ((u64 *)tbl->it_base) + index;
83
84 while (npages--)
85 *(tcep++) = 0;
1da177e4
LT
86}
87
5f50867b
HM
88static unsigned long tce_get_pseries(struct iommu_table *tbl, long index)
89{
90 u64 *tcep;
91
5f50867b
HM
92 tcep = ((u64 *)tbl->it_base) + index;
93
94 return *tcep;
95}
1da177e4
LT
96
97static void tce_build_pSeriesLP(struct iommu_table *tbl, long tcenum,
98 long npages, unsigned long uaddr,
99 enum dma_data_direction direction)
100{
101 u64 rc;
bc97ce95
OJ
102 u64 proto_tce, tce;
103 u64 rpn;
1da177e4 104
bc97ce95
OJ
105 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
106 proto_tce = TCE_PCI_READ;
1da177e4 107 if (direction != DMA_TO_DEVICE)
bc97ce95 108 proto_tce |= TCE_PCI_WRITE;
1da177e4
LT
109
110 while (npages--) {
bc97ce95
OJ
111 tce = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
112 rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, tce);
113
1da177e4
LT
114 if (rc && printk_ratelimit()) {
115 printk("tce_build_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
116 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
117 printk("\ttcenum = 0x%lx\n", (u64)tcenum);
bc97ce95 118 printk("\ttce val = 0x%lx\n", tce );
1da177e4
LT
119 show_stack(current, (unsigned long *)__get_SP());
120 }
bc97ce95 121
1da177e4 122 tcenum++;
bc97ce95 123 rpn++;
1da177e4
LT
124 }
125}
126
bc97ce95 127static DEFINE_PER_CPU(u64 *, tce_page) = NULL;
1da177e4
LT
128
129static void tce_buildmulti_pSeriesLP(struct iommu_table *tbl, long tcenum,
130 long npages, unsigned long uaddr,
131 enum dma_data_direction direction)
132{
133 u64 rc;
bc97ce95
OJ
134 u64 proto_tce;
135 u64 *tcep;
136 u64 rpn;
1da177e4
LT
137 long l, limit;
138
5d2efba6 139 if (npages == 1)
1da177e4
LT
140 return tce_build_pSeriesLP(tbl, tcenum, npages, uaddr,
141 direction);
142
143 tcep = __get_cpu_var(tce_page);
144
145 /* This is safe to do since interrupts are off when we're called
146 * from iommu_alloc{,_sg}()
147 */
148 if (!tcep) {
bc97ce95 149 tcep = (u64 *)__get_free_page(GFP_ATOMIC);
1da177e4
LT
150 /* If allocation fails, fall back to the loop implementation */
151 if (!tcep)
152 return tce_build_pSeriesLP(tbl, tcenum, npages,
153 uaddr, direction);
154 __get_cpu_var(tce_page) = tcep;
155 }
156
bc97ce95
OJ
157 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
158 proto_tce = TCE_PCI_READ;
1da177e4 159 if (direction != DMA_TO_DEVICE)
bc97ce95 160 proto_tce |= TCE_PCI_WRITE;
1da177e4
LT
161
162 /* We can map max one pageful of TCEs at a time */
163 do {
164 /*
165 * Set up the page with TCE data, looping through and setting
166 * the values.
167 */
bc97ce95 168 limit = min_t(long, npages, 4096/TCE_ENTRY_SIZE);
1da177e4
LT
169
170 for (l = 0; l < limit; l++) {
bc97ce95
OJ
171 tcep[l] = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
172 rpn++;
1da177e4
LT
173 }
174
175 rc = plpar_tce_put_indirect((u64)tbl->it_index,
176 (u64)tcenum << 12,
177 (u64)virt_to_abs(tcep),
178 limit);
179
180 npages -= limit;
181 tcenum += limit;
182 } while (npages > 0 && !rc);
183
184 if (rc && printk_ratelimit()) {
185 printk("tce_buildmulti_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
186 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
187 printk("\tnpages = 0x%lx\n", (u64)npages);
bc97ce95 188 printk("\ttce[0] val = 0x%lx\n", tcep[0]);
1da177e4
LT
189 show_stack(current, (unsigned long *)__get_SP());
190 }
191}
192
193static void tce_free_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
194{
195 u64 rc;
1da177e4 196
1da177e4 197 while (npages--) {
bc97ce95 198 rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, 0);
1da177e4
LT
199
200 if (rc && printk_ratelimit()) {
201 printk("tce_free_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
202 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
203 printk("\ttcenum = 0x%lx\n", (u64)tcenum);
1da177e4
LT
204 show_stack(current, (unsigned long *)__get_SP());
205 }
206
207 tcenum++;
208 }
209}
210
211
212static void tce_freemulti_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
213{
214 u64 rc;
1da177e4 215
bc97ce95 216 rc = plpar_tce_stuff((u64)tbl->it_index, (u64)tcenum << 12, 0, npages);
1da177e4
LT
217
218 if (rc && printk_ratelimit()) {
219 printk("tce_freemulti_pSeriesLP: plpar_tce_stuff failed\n");
220 printk("\trc = %ld\n", rc);
221 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
222 printk("\tnpages = 0x%lx\n", (u64)npages);
1da177e4
LT
223 show_stack(current, (unsigned long *)__get_SP());
224 }
225}
226
5f50867b
HM
227static unsigned long tce_get_pSeriesLP(struct iommu_table *tbl, long tcenum)
228{
229 u64 rc;
230 unsigned long tce_ret;
231
5f50867b
HM
232 rc = plpar_tce_get((u64)tbl->it_index, (u64)tcenum << 12, &tce_ret);
233
234 if (rc && printk_ratelimit()) {
235 printk("tce_get_pSeriesLP: plpar_tce_get failed. rc=%ld\n",
236 rc);
237 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
238 printk("\ttcenum = 0x%lx\n", (u64)tcenum);
239 show_stack(current, (unsigned long *)__get_SP());
240 }
241
242 return tce_ret;
243}
244
bed59275 245#ifdef CONFIG_PCI
1da177e4
LT
246static void iommu_table_setparms(struct pci_controller *phb,
247 struct device_node *dn,
bc97ce95 248 struct iommu_table *tbl)
1da177e4
LT
249{
250 struct device_node *node;
9938c474
NL
251 const unsigned long *basep;
252 const u32 *sizep;
1da177e4
LT
253
254 node = (struct device_node *)phb->arch_data;
255
954a46e2
JK
256 basep = get_property(node, "linux,tce-base", NULL);
257 sizep = get_property(node, "linux,tce-size", NULL);
1da177e4
LT
258 if (basep == NULL || sizep == NULL) {
259 printk(KERN_ERR "PCI_DMA: iommu_table_setparms: %s has "
260 "missing tce entries !\n", dn->full_name);
261 return;
262 }
263
264 tbl->it_base = (unsigned long)__va(*basep);
5f50867b
HM
265
266#ifndef CONFIG_CRASH_DUMP
1da177e4 267 memset((void *)tbl->it_base, 0, *sizep);
5f50867b 268#endif
1da177e4
LT
269
270 tbl->it_busno = phb->bus->number;
bc97ce95 271
1da177e4 272 /* Units of tce entries */
5d2efba6 273 tbl->it_offset = phb->dma_window_base_cur >> IOMMU_PAGE_SHIFT;
bc97ce95 274
1da177e4 275 /* Test if we are going over 2GB of DMA space */
3c2822cc
OJ
276 if (phb->dma_window_base_cur + phb->dma_window_size > 0x80000000ul) {
277 udbg_printf("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
bc97ce95 278 panic("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
3c2822cc 279 }
bc97ce95 280
1da177e4
LT
281 phb->dma_window_base_cur += phb->dma_window_size;
282
283 /* Set the tce table size - measured in entries */
5d2efba6 284 tbl->it_size = phb->dma_window_size >> IOMMU_PAGE_SHIFT;
1da177e4
LT
285
286 tbl->it_index = 0;
287 tbl->it_blocksize = 16;
288 tbl->it_type = TCE_PCI;
289}
290
291/*
292 * iommu_table_setparms_lpar
293 *
294 * Function: On pSeries LPAR systems, return TCE table info, given a pci bus.
1da177e4
LT
295 */
296static void iommu_table_setparms_lpar(struct pci_controller *phb,
297 struct device_node *dn,
298 struct iommu_table *tbl,
954a46e2 299 const void *dma_window)
1da177e4 300{
4c76e0bc
JK
301 unsigned long offset, size;
302
1635317f 303 tbl->it_busno = PCI_DN(dn)->bussubno;
4c76e0bc 304 of_parse_dma_window(dn, dma_window, &tbl->it_index, &offset, &size);
1da177e4 305
1da177e4 306 tbl->it_base = 0;
1da177e4
LT
307 tbl->it_blocksize = 16;
308 tbl->it_type = TCE_PCI;
5d2efba6
LV
309 tbl->it_offset = offset >> IOMMU_PAGE_SHIFT;
310 tbl->it_size = size >> IOMMU_PAGE_SHIFT;
1da177e4
LT
311}
312
12d04eef 313static void pci_dma_bus_setup_pSeries(struct pci_bus *bus)
1da177e4 314{
3c2822cc 315 struct device_node *dn;
1da177e4 316 struct iommu_table *tbl;
3c2822cc
OJ
317 struct device_node *isa_dn, *isa_dn_orig;
318 struct device_node *tmp;
319 struct pci_dn *pci;
320 int children;
1da177e4 321
3c2822cc 322 dn = pci_bus_to_OF_node(bus);
12d04eef
BH
323
324 DBG("pci_dma_bus_setup_pSeries: setting up bus %s\n", dn->full_name);
3c2822cc
OJ
325
326 if (bus->self) {
327 /* This is not a root bus, any setup will be done for the
328 * device-side of the bridge in iommu_dev_setup_pSeries().
329 */
330 return;
331 }
12d04eef 332 pci = PCI_DN(dn);
3c2822cc
OJ
333
334 /* Check if the ISA bus on the system is under
335 * this PHB.
1da177e4 336 */
3c2822cc 337 isa_dn = isa_dn_orig = of_find_node_by_type(NULL, "isa");
1da177e4 338
3c2822cc
OJ
339 while (isa_dn && isa_dn != dn)
340 isa_dn = isa_dn->parent;
341
342 if (isa_dn_orig)
343 of_node_put(isa_dn_orig);
1da177e4 344
d3c58fb1 345 /* Count number of direct PCI children of the PHB. */
3c2822cc 346 for (children = 0, tmp = dn->child; tmp; tmp = tmp->sibling)
d3c58fb1 347 children++;
1da177e4 348
3c2822cc 349 DBG("Children: %d\n", children);
1da177e4 350
3c2822cc
OJ
351 /* Calculate amount of DMA window per slot. Each window must be
352 * a power of two (due to pci_alloc_consistent requirements).
353 *
354 * Keep 256MB aside for PHBs with ISA.
355 */
1da177e4 356
3c2822cc
OJ
357 if (!isa_dn) {
358 /* No ISA/IDE - just set window size and return */
359 pci->phb->dma_window_size = 0x80000000ul; /* To be divided */
360
361 while (pci->phb->dma_window_size * children > 0x80000000ul)
362 pci->phb->dma_window_size >>= 1;
f951da37
AB
363 DBG("No ISA/IDE, window size is 0x%lx\n",
364 pci->phb->dma_window_size);
3c2822cc
OJ
365 pci->phb->dma_window_base_cur = 0;
366
367 return;
1da177e4 368 }
3c2822cc
OJ
369
370 /* If we have ISA, then we probably have an IDE
371 * controller too. Allocate a 128MB table but
372 * skip the first 128MB to avoid stepping on ISA
373 * space.
374 */
375 pci->phb->dma_window_size = 0x8000000ul;
376 pci->phb->dma_window_base_cur = 0x8000000ul;
377
ca1588e7
AB
378 tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
379 pci->phb->node);
3c2822cc
OJ
380
381 iommu_table_setparms(pci->phb, dn, tbl);
ca1588e7 382 pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
3c2822cc
OJ
383
384 /* Divide the rest (1.75GB) among the children */
385 pci->phb->dma_window_size = 0x80000000ul;
386 while (pci->phb->dma_window_size * children > 0x70000000ul)
387 pci->phb->dma_window_size >>= 1;
388
f951da37 389 DBG("ISA/IDE, window size is 0x%lx\n", pci->phb->dma_window_size);
3c2822cc 390
1da177e4
LT
391}
392
393
12d04eef 394static void pci_dma_bus_setup_pSeriesLP(struct pci_bus *bus)
1da177e4
LT
395{
396 struct iommu_table *tbl;
397 struct device_node *dn, *pdn;
1635317f 398 struct pci_dn *ppci;
954a46e2 399 const void *dma_window = NULL;
1da177e4 400
1da177e4
LT
401 dn = pci_bus_to_OF_node(bus);
402
12d04eef
BH
403 DBG("pci_dma_bus_setup_pSeriesLP: setting up bus %s\n", dn->full_name);
404
1da177e4
LT
405 /* Find nearest ibm,dma-window, walking up the device tree */
406 for (pdn = dn; pdn != NULL; pdn = pdn->parent) {
4c76e0bc 407 dma_window = get_property(pdn, "ibm,dma-window", NULL);
1da177e4
LT
408 if (dma_window != NULL)
409 break;
410 }
411
412 if (dma_window == NULL) {
12d04eef 413 DBG(" no ibm,dma-window property !\n");
1da177e4
LT
414 return;
415 }
416
e07102db 417 ppci = PCI_DN(pdn);
12d04eef
BH
418
419 DBG(" parent is %s, iommu_table: 0x%p\n",
420 pdn->full_name, ppci->iommu_table);
421
1635317f 422 if (!ppci->iommu_table) {
1da177e4
LT
423 /* Bussubno hasn't been copied yet.
424 * Do it now because iommu_table_setparms_lpar needs it.
425 */
1635317f
PM
426
427 ppci->bussubno = bus->number;
1da177e4 428
ca1588e7
AB
429 tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
430 ppci->phb->node);
bc97ce95 431
1635317f 432 iommu_table_setparms_lpar(ppci->phb, pdn, tbl, dma_window);
1da177e4 433
ca1588e7 434 ppci->iommu_table = iommu_init_table(tbl, ppci->phb->node);
12d04eef 435 DBG(" created table: %p\n", ppci->iommu_table);
1da177e4
LT
436 }
437
438 if (pdn != dn)
1635317f 439 PCI_DN(dn)->iommu_table = ppci->iommu_table;
1da177e4
LT
440}
441
442
12d04eef 443static void pci_dma_dev_setup_pSeries(struct pci_dev *dev)
1da177e4 444{
12d04eef 445 struct device_node *dn;
3c2822cc 446 struct iommu_table *tbl;
1da177e4 447
12d04eef 448 DBG("pci_dma_dev_setup_pSeries: %s\n", pci_name(dev));
1da177e4 449
12d04eef 450 dn = dev->dev.archdata.of_node;
1da177e4 451
3c2822cc
OJ
452 /* If we're the direct child of a root bus, then we need to allocate
453 * an iommu table ourselves. The bus setup code should have setup
454 * the window sizes already.
455 */
456 if (!dev->bus->self) {
12d04eef
BH
457 struct pci_controller *phb = PCI_DN(dn)->phb;
458
3c2822cc 459 DBG(" --> first child, no bridge. Allocating iommu table.\n");
ca1588e7 460 tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
12d04eef
BH
461 phb->node);
462 iommu_table_setparms(phb, dn, tbl);
77319254
LV
463 PCI_DN(dn)->iommu_table = iommu_init_table(tbl, phb->node);
464 dev->dev.archdata.dma_data = PCI_DN(dn)->iommu_table;
3c2822cc
OJ
465 return;
466 }
467
468 /* If this device is further down the bus tree, search upwards until
469 * an already allocated iommu table is found and use that.
470 */
471
e07102db 472 while (dn && PCI_DN(dn) && PCI_DN(dn)->iommu_table == NULL)
1da177e4
LT
473 dn = dn->parent;
474
12d04eef
BH
475 if (dn && PCI_DN(dn))
476 dev->dev.archdata.dma_data = PCI_DN(dn)->iommu_table;
477 else
478 printk(KERN_WARNING "iommu: Device %s has no iommu table\n",
479 pci_name(dev));
1da177e4
LT
480}
481
12d04eef 482static void pci_dma_dev_setup_pSeriesLP(struct pci_dev *dev)
1da177e4
LT
483{
484 struct device_node *pdn, *dn;
485 struct iommu_table *tbl;
954a46e2 486 const void *dma_window = NULL;
1635317f 487 struct pci_dn *pci;
1da177e4 488
12d04eef
BH
489 DBG("pci_dma_dev_setup_pSeriesLP: %s\n", pci_name(dev));
490
1da177e4
LT
491 /* dev setup for LPAR is a little tricky, since the device tree might
492 * contain the dma-window properties per-device and not neccesarily
493 * for the bus. So we need to search upwards in the tree until we
494 * either hit a dma-window property, OR find a parent with a table
495 * already allocated.
496 */
497 dn = pci_device_to_OF_node(dev);
12d04eef 498 DBG(" node is %s\n", dn->full_name);
5d2efba6 499
e07102db 500 for (pdn = dn; pdn && PCI_DN(pdn) && !PCI_DN(pdn)->iommu_table;
1635317f 501 pdn = pdn->parent) {
4c76e0bc 502 dma_window = get_property(pdn, "ibm,dma-window", NULL);
1da177e4
LT
503 if (dma_window)
504 break;
505 }
506
12d04eef
BH
507 DBG(" parent is %s\n", pdn->full_name);
508
1da177e4
LT
509 /* Check for parent == NULL so we don't try to setup the empty EADS
510 * slots on POWER4 machines.
511 */
512 if (dma_window == NULL || pdn->parent == NULL) {
12d04eef
BH
513 DBG(" no dma window for device, linking to parent\n");
514 dev->dev.archdata.dma_data = PCI_DN(pdn)->iommu_table;
1da177e4 515 return;
1da177e4 516 }
12d04eef 517 DBG(" found DMA window, table: %p\n", pci->iommu_table);
1da177e4 518
e07102db 519 pci = PCI_DN(pdn);
1635317f 520 if (!pci->iommu_table) {
1da177e4 521 /* iommu_table_setparms_lpar needs bussubno. */
1635317f 522 pci->bussubno = pci->phb->bus->number;
1da177e4 523
ca1588e7
AB
524 tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
525 pci->phb->node);
1da177e4 526
1635317f 527 iommu_table_setparms_lpar(pci->phb, pdn, tbl, dma_window);
1da177e4 528
ca1588e7 529 pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
12d04eef 530 DBG(" created table: %p\n", pci->iommu_table);
1da177e4
LT
531 }
532
12d04eef 533 dev->dev.archdata.dma_data = pci->iommu_table;
1da177e4 534}
bed59275
SR
535#else /* CONFIG_PCI */
536#define pci_dma_bus_setup_pSeries NULL
537#define pci_dma_dev_setup_pSeries NULL
538#define pci_dma_bus_setup_pSeriesLP NULL
539#define pci_dma_dev_setup_pSeriesLP NULL
540#endif /* !CONFIG_PCI */
541
542static int iommu_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *node)
543{
544 int err = NOTIFY_OK;
545 struct device_node *np = node;
546 struct pci_dn *pci = PCI_DN(np);
547
548 switch (action) {
549 case PSERIES_RECONFIG_REMOVE:
550 if (pci && pci->iommu_table &&
551 get_property(np, "ibm,dma-window", NULL))
552 iommu_free_table(np);
553 break;
554 default:
555 err = NOTIFY_DONE;
556 break;
557 }
558 return err;
559}
560
561static struct notifier_block iommu_reconfig_nb = {
562 .notifier_call = iommu_reconfig_notifier,
563};
1da177e4 564
1da177e4
LT
565/* These are called very early. */
566void iommu_init_early_pSeries(void)
567{
568 if (of_chosen && get_property(of_chosen, "linux,iommu-off", NULL)) {
569 /* Direct I/O, IOMMU off */
12d04eef
BH
570 ppc_md.pci_dma_dev_setup = NULL;
571 ppc_md.pci_dma_bus_setup = NULL;
98747770 572 set_pci_dma_ops(&dma_direct_ops);
1da177e4
LT
573 return;
574 }
575
57cfb814 576 if (firmware_has_feature(FW_FEATURE_LPAR)) {
1ababe11 577 if (firmware_has_feature(FW_FEATURE_MULTITCE)) {
1da177e4
LT
578 ppc_md.tce_build = tce_buildmulti_pSeriesLP;
579 ppc_md.tce_free = tce_freemulti_pSeriesLP;
580 } else {
581 ppc_md.tce_build = tce_build_pSeriesLP;
582 ppc_md.tce_free = tce_free_pSeriesLP;
583 }
5f50867b 584 ppc_md.tce_get = tce_get_pSeriesLP;
12d04eef
BH
585 ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_pSeriesLP;
586 ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_pSeriesLP;
1da177e4
LT
587 } else {
588 ppc_md.tce_build = tce_build_pSeries;
589 ppc_md.tce_free = tce_free_pSeries;
5f50867b 590 ppc_md.tce_get = tce_get_pseries;
12d04eef
BH
591 ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_pSeries;
592 ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_pSeries;
1da177e4
LT
593 }
594
595
596 pSeries_reconfig_notifier_register(&iommu_reconfig_nb);
597
98747770 598 set_pci_dma_ops(&dma_iommu_ops);
1da177e4
LT
599}
600