]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/powerpc/platforms/pseries/iommu.c
[PATCH] powerpc: Add of_parse_dma_window()
[mirror_ubuntu-zesty-kernel.git] / arch / powerpc / platforms / pseries / iommu.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
3 *
bc97ce95 4 * Rewrite, cleanup:
1da177e4 5 *
91f14480 6 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
bc97ce95 7 * Copyright (C) 2006 Olof Johansson <olof@lixom.net>
1da177e4
LT
8 *
9 * Dynamic DMA mapping support, pSeries-specific parts, both SMP and LPAR.
10 *
bc97ce95 11 *
1da177e4
LT
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
bc97ce95 16 *
1da177e4
LT
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
bc97ce95 21 *
1da177e4
LT
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 */
26
27#include <linux/config.h>
28#include <linux/init.h>
29#include <linux/types.h>
30#include <linux/slab.h>
31#include <linux/mm.h>
32#include <linux/spinlock.h>
33#include <linux/string.h>
34#include <linux/pci.h>
35#include <linux/dma-mapping.h>
36#include <asm/io.h>
37#include <asm/prom.h>
38#include <asm/rtas.h>
1da177e4
LT
39#include <asm/iommu.h>
40#include <asm/pci-bridge.h>
41#include <asm/machdep.h>
42#include <asm/abs_addr.h>
1da177e4 43#include <asm/pSeries_reconfig.h>
1ababe11 44#include <asm/firmware.h>
c707ffcf 45#include <asm/tce.h>
d387899f 46#include <asm/ppc-pci.h>
2249ca9d 47#include <asm/udbg.h>
1da177e4 48
a1218720
ME
49#include "plpar_wrappers.h"
50
1da177e4
LT
51#define DBG(fmt...)
52
bc97ce95
OJ
53static void tce_build_pSeries(struct iommu_table *tbl, long index,
54 long npages, unsigned long uaddr,
1da177e4
LT
55 enum dma_data_direction direction)
56{
bc97ce95
OJ
57 u64 proto_tce;
58 u64 *tcep;
59 u64 rpn;
1da177e4 60
d0035c62
OJ
61 index <<= TCE_PAGE_FACTOR;
62 npages <<= TCE_PAGE_FACTOR;
63
bc97ce95 64 proto_tce = TCE_PCI_READ; // Read allowed
1da177e4
LT
65
66 if (direction != DMA_TO_DEVICE)
bc97ce95 67 proto_tce |= TCE_PCI_WRITE;
1da177e4 68
bc97ce95 69 tcep = ((u64 *)tbl->it_base) + index;
1da177e4
LT
70
71 while (npages--) {
72 /* can't move this out since we might cross LMB boundary */
bc97ce95
OJ
73 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
74 *tcep = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
1da177e4 75
d0035c62 76 uaddr += TCE_PAGE_SIZE;
bc97ce95 77 tcep++;
1da177e4
LT
78 }
79}
80
81
82static void tce_free_pSeries(struct iommu_table *tbl, long index, long npages)
83{
bc97ce95 84 u64 *tcep;
1da177e4 85
d0035c62
OJ
86 npages <<= TCE_PAGE_FACTOR;
87 index <<= TCE_PAGE_FACTOR;
88
bc97ce95
OJ
89 tcep = ((u64 *)tbl->it_base) + index;
90
91 while (npages--)
92 *(tcep++) = 0;
1da177e4
LT
93}
94
95
96static void tce_build_pSeriesLP(struct iommu_table *tbl, long tcenum,
97 long npages, unsigned long uaddr,
98 enum dma_data_direction direction)
99{
100 u64 rc;
bc97ce95
OJ
101 u64 proto_tce, tce;
102 u64 rpn;
1da177e4 103
cc8b5c96
MO
104 tcenum <<= TCE_PAGE_FACTOR;
105 npages <<= TCE_PAGE_FACTOR;
106
bc97ce95
OJ
107 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
108 proto_tce = TCE_PCI_READ;
1da177e4 109 if (direction != DMA_TO_DEVICE)
bc97ce95 110 proto_tce |= TCE_PCI_WRITE;
1da177e4
LT
111
112 while (npages--) {
bc97ce95
OJ
113 tce = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
114 rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, tce);
115
1da177e4
LT
116 if (rc && printk_ratelimit()) {
117 printk("tce_build_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
118 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
119 printk("\ttcenum = 0x%lx\n", (u64)tcenum);
bc97ce95 120 printk("\ttce val = 0x%lx\n", tce );
1da177e4
LT
121 show_stack(current, (unsigned long *)__get_SP());
122 }
bc97ce95 123
1da177e4 124 tcenum++;
bc97ce95 125 rpn++;
1da177e4
LT
126 }
127}
128
bc97ce95 129static DEFINE_PER_CPU(u64 *, tce_page) = NULL;
1da177e4
LT
130
131static void tce_buildmulti_pSeriesLP(struct iommu_table *tbl, long tcenum,
132 long npages, unsigned long uaddr,
133 enum dma_data_direction direction)
134{
135 u64 rc;
bc97ce95
OJ
136 u64 proto_tce;
137 u64 *tcep;
138 u64 rpn;
1da177e4
LT
139 long l, limit;
140
6fbb618f 141 if (TCE_PAGE_FACTOR == 0 && npages == 1)
1da177e4
LT
142 return tce_build_pSeriesLP(tbl, tcenum, npages, uaddr,
143 direction);
144
145 tcep = __get_cpu_var(tce_page);
146
147 /* This is safe to do since interrupts are off when we're called
148 * from iommu_alloc{,_sg}()
149 */
150 if (!tcep) {
bc97ce95 151 tcep = (u64 *)__get_free_page(GFP_ATOMIC);
1da177e4
LT
152 /* If allocation fails, fall back to the loop implementation */
153 if (!tcep)
154 return tce_build_pSeriesLP(tbl, tcenum, npages,
155 uaddr, direction);
156 __get_cpu_var(tce_page) = tcep;
157 }
158
cc8b5c96
MO
159 tcenum <<= TCE_PAGE_FACTOR;
160 npages <<= TCE_PAGE_FACTOR;
161
bc97ce95
OJ
162 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
163 proto_tce = TCE_PCI_READ;
1da177e4 164 if (direction != DMA_TO_DEVICE)
bc97ce95 165 proto_tce |= TCE_PCI_WRITE;
1da177e4
LT
166
167 /* We can map max one pageful of TCEs at a time */
168 do {
169 /*
170 * Set up the page with TCE data, looping through and setting
171 * the values.
172 */
bc97ce95 173 limit = min_t(long, npages, 4096/TCE_ENTRY_SIZE);
1da177e4
LT
174
175 for (l = 0; l < limit; l++) {
bc97ce95
OJ
176 tcep[l] = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
177 rpn++;
1da177e4
LT
178 }
179
180 rc = plpar_tce_put_indirect((u64)tbl->it_index,
181 (u64)tcenum << 12,
182 (u64)virt_to_abs(tcep),
183 limit);
184
185 npages -= limit;
186 tcenum += limit;
187 } while (npages > 0 && !rc);
188
189 if (rc && printk_ratelimit()) {
190 printk("tce_buildmulti_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
191 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
192 printk("\tnpages = 0x%lx\n", (u64)npages);
bc97ce95 193 printk("\ttce[0] val = 0x%lx\n", tcep[0]);
1da177e4
LT
194 show_stack(current, (unsigned long *)__get_SP());
195 }
196}
197
198static void tce_free_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
199{
200 u64 rc;
1da177e4 201
d0035c62
OJ
202 tcenum <<= TCE_PAGE_FACTOR;
203 npages <<= TCE_PAGE_FACTOR;
204
1da177e4 205 while (npages--) {
bc97ce95 206 rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, 0);
1da177e4
LT
207
208 if (rc && printk_ratelimit()) {
209 printk("tce_free_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
210 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
211 printk("\ttcenum = 0x%lx\n", (u64)tcenum);
1da177e4
LT
212 show_stack(current, (unsigned long *)__get_SP());
213 }
214
215 tcenum++;
216 }
217}
218
219
220static void tce_freemulti_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
221{
222 u64 rc;
1da177e4 223
d0035c62
OJ
224 tcenum <<= TCE_PAGE_FACTOR;
225 npages <<= TCE_PAGE_FACTOR;
226
bc97ce95 227 rc = plpar_tce_stuff((u64)tbl->it_index, (u64)tcenum << 12, 0, npages);
1da177e4
LT
228
229 if (rc && printk_ratelimit()) {
230 printk("tce_freemulti_pSeriesLP: plpar_tce_stuff failed\n");
231 printk("\trc = %ld\n", rc);
232 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
233 printk("\tnpages = 0x%lx\n", (u64)npages);
1da177e4
LT
234 show_stack(current, (unsigned long *)__get_SP());
235 }
236}
237
238static void iommu_table_setparms(struct pci_controller *phb,
239 struct device_node *dn,
bc97ce95 240 struct iommu_table *tbl)
1da177e4
LT
241{
242 struct device_node *node;
243 unsigned long *basep;
244 unsigned int *sizep;
245
246 node = (struct device_node *)phb->arch_data;
247
248 basep = (unsigned long *)get_property(node, "linux,tce-base", NULL);
249 sizep = (unsigned int *)get_property(node, "linux,tce-size", NULL);
250 if (basep == NULL || sizep == NULL) {
251 printk(KERN_ERR "PCI_DMA: iommu_table_setparms: %s has "
252 "missing tce entries !\n", dn->full_name);
253 return;
254 }
255
256 tbl->it_base = (unsigned long)__va(*basep);
257 memset((void *)tbl->it_base, 0, *sizep);
258
259 tbl->it_busno = phb->bus->number;
bc97ce95 260
1da177e4
LT
261 /* Units of tce entries */
262 tbl->it_offset = phb->dma_window_base_cur >> PAGE_SHIFT;
bc97ce95 263
1da177e4 264 /* Test if we are going over 2GB of DMA space */
3c2822cc
OJ
265 if (phb->dma_window_base_cur + phb->dma_window_size > 0x80000000ul) {
266 udbg_printf("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
bc97ce95 267 panic("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
3c2822cc 268 }
bc97ce95 269
1da177e4
LT
270 phb->dma_window_base_cur += phb->dma_window_size;
271
272 /* Set the tce table size - measured in entries */
273 tbl->it_size = phb->dma_window_size >> PAGE_SHIFT;
274
275 tbl->it_index = 0;
276 tbl->it_blocksize = 16;
277 tbl->it_type = TCE_PCI;
278}
279
280/*
281 * iommu_table_setparms_lpar
282 *
283 * Function: On pSeries LPAR systems, return TCE table info, given a pci bus.
284 *
285 * ToDo: properly interpret the ibm,dma-window property. The definition is:
286 * logical-bus-number (1 word)
287 * phys-address (#address-cells words)
288 * size (#cell-size words)
289 *
290 * Currently we hard code these sizes (more or less).
291 */
292static void iommu_table_setparms_lpar(struct pci_controller *phb,
293 struct device_node *dn,
294 struct iommu_table *tbl,
295 unsigned int *dma_window)
296{
1635317f 297 tbl->it_busno = PCI_DN(dn)->bussubno;
1da177e4
LT
298
299 /* TODO: Parse field size properties properly. */
300 tbl->it_size = (((unsigned long)dma_window[4] << 32) |
301 (unsigned long)dma_window[5]) >> PAGE_SHIFT;
302 tbl->it_offset = (((unsigned long)dma_window[2] << 32) |
303 (unsigned long)dma_window[3]) >> PAGE_SHIFT;
304 tbl->it_base = 0;
305 tbl->it_index = dma_window[0];
306 tbl->it_blocksize = 16;
307 tbl->it_type = TCE_PCI;
308}
309
310static void iommu_bus_setup_pSeries(struct pci_bus *bus)
311{
3c2822cc 312 struct device_node *dn;
1da177e4 313 struct iommu_table *tbl;
3c2822cc
OJ
314 struct device_node *isa_dn, *isa_dn_orig;
315 struct device_node *tmp;
316 struct pci_dn *pci;
317 int children;
1da177e4
LT
318
319 DBG("iommu_bus_setup_pSeries, bus %p, bus->self %p\n", bus, bus->self);
320
3c2822cc
OJ
321 dn = pci_bus_to_OF_node(bus);
322 pci = PCI_DN(dn);
323
324 if (bus->self) {
325 /* This is not a root bus, any setup will be done for the
326 * device-side of the bridge in iommu_dev_setup_pSeries().
327 */
328 return;
329 }
330
331 /* Check if the ISA bus on the system is under
332 * this PHB.
1da177e4 333 */
3c2822cc 334 isa_dn = isa_dn_orig = of_find_node_by_type(NULL, "isa");
1da177e4 335
3c2822cc
OJ
336 while (isa_dn && isa_dn != dn)
337 isa_dn = isa_dn->parent;
338
339 if (isa_dn_orig)
340 of_node_put(isa_dn_orig);
1da177e4 341
3c2822cc
OJ
342 /* Count number of direct PCI children of the PHB.
343 * All PCI device nodes have class-code property, so it's
344 * an easy way to find them.
345 */
346 for (children = 0, tmp = dn->child; tmp; tmp = tmp->sibling)
347 if (get_property(tmp, "class-code", NULL))
348 children++;
1da177e4 349
3c2822cc 350 DBG("Children: %d\n", children);
1da177e4 351
3c2822cc
OJ
352 /* Calculate amount of DMA window per slot. Each window must be
353 * a power of two (due to pci_alloc_consistent requirements).
354 *
355 * Keep 256MB aside for PHBs with ISA.
356 */
1da177e4 357
3c2822cc
OJ
358 if (!isa_dn) {
359 /* No ISA/IDE - just set window size and return */
360 pci->phb->dma_window_size = 0x80000000ul; /* To be divided */
361
362 while (pci->phb->dma_window_size * children > 0x80000000ul)
363 pci->phb->dma_window_size >>= 1;
f951da37
AB
364 DBG("No ISA/IDE, window size is 0x%lx\n",
365 pci->phb->dma_window_size);
3c2822cc
OJ
366 pci->phb->dma_window_base_cur = 0;
367
368 return;
1da177e4 369 }
3c2822cc
OJ
370
371 /* If we have ISA, then we probably have an IDE
372 * controller too. Allocate a 128MB table but
373 * skip the first 128MB to avoid stepping on ISA
374 * space.
375 */
376 pci->phb->dma_window_size = 0x8000000ul;
377 pci->phb->dma_window_base_cur = 0x8000000ul;
378
379 tbl = kmalloc(sizeof(struct iommu_table), GFP_KERNEL);
380
381 iommu_table_setparms(pci->phb, dn, tbl);
382 pci->iommu_table = iommu_init_table(tbl);
383
384 /* Divide the rest (1.75GB) among the children */
385 pci->phb->dma_window_size = 0x80000000ul;
386 while (pci->phb->dma_window_size * children > 0x70000000ul)
387 pci->phb->dma_window_size >>= 1;
388
f951da37 389 DBG("ISA/IDE, window size is 0x%lx\n", pci->phb->dma_window_size);
3c2822cc 390
1da177e4
LT
391}
392
393
394static void iommu_bus_setup_pSeriesLP(struct pci_bus *bus)
395{
396 struct iommu_table *tbl;
397 struct device_node *dn, *pdn;
1635317f 398 struct pci_dn *ppci;
1da177e4
LT
399 unsigned int *dma_window = NULL;
400
401 DBG("iommu_bus_setup_pSeriesLP, bus %p, bus->self %p\n", bus, bus->self);
402
403 dn = pci_bus_to_OF_node(bus);
404
405 /* Find nearest ibm,dma-window, walking up the device tree */
406 for (pdn = dn; pdn != NULL; pdn = pdn->parent) {
407 dma_window = (unsigned int *)get_property(pdn, "ibm,dma-window", NULL);
408 if (dma_window != NULL)
409 break;
410 }
411
412 if (dma_window == NULL) {
413 DBG("iommu_bus_setup_pSeriesLP: bus %s seems to have no ibm,dma-window property\n", dn->full_name);
414 return;
415 }
416
e07102db 417 ppci = PCI_DN(pdn);
1635317f 418 if (!ppci->iommu_table) {
1da177e4
LT
419 /* Bussubno hasn't been copied yet.
420 * Do it now because iommu_table_setparms_lpar needs it.
421 */
1635317f
PM
422
423 ppci->bussubno = bus->number;
1da177e4
LT
424
425 tbl = (struct iommu_table *)kmalloc(sizeof(struct iommu_table),
426 GFP_KERNEL);
bc97ce95 427
1635317f 428 iommu_table_setparms_lpar(ppci->phb, pdn, tbl, dma_window);
1da177e4 429
1635317f 430 ppci->iommu_table = iommu_init_table(tbl);
1da177e4
LT
431 }
432
433 if (pdn != dn)
1635317f 434 PCI_DN(dn)->iommu_table = ppci->iommu_table;
1da177e4
LT
435}
436
437
438static void iommu_dev_setup_pSeries(struct pci_dev *dev)
439{
440 struct device_node *dn, *mydn;
3c2822cc 441 struct iommu_table *tbl;
1da177e4 442
f951da37 443 DBG("iommu_dev_setup_pSeries, dev %p (%s)\n", dev, pci_name(dev));
1da177e4 444
1da177e4
LT
445 mydn = dn = pci_device_to_OF_node(dev);
446
3c2822cc
OJ
447 /* If we're the direct child of a root bus, then we need to allocate
448 * an iommu table ourselves. The bus setup code should have setup
449 * the window sizes already.
450 */
451 if (!dev->bus->self) {
452 DBG(" --> first child, no bridge. Allocating iommu table.\n");
453 tbl = kmalloc(sizeof(struct iommu_table), GFP_KERNEL);
454 iommu_table_setparms(PCI_DN(dn)->phb, dn, tbl);
455 PCI_DN(mydn)->iommu_table = iommu_init_table(tbl);
456
457 return;
458 }
459
460 /* If this device is further down the bus tree, search upwards until
461 * an already allocated iommu table is found and use that.
462 */
463
e07102db 464 while (dn && PCI_DN(dn) && PCI_DN(dn)->iommu_table == NULL)
1da177e4
LT
465 dn = dn->parent;
466
e07102db 467 if (dn && PCI_DN(dn)) {
1635317f 468 PCI_DN(mydn)->iommu_table = PCI_DN(dn)->iommu_table;
1da177e4 469 } else {
f951da37 470 DBG("iommu_dev_setup_pSeries, dev %p (%s) has no iommu table\n", dev, pci_name(dev));
1da177e4
LT
471 }
472}
473
474static int iommu_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *node)
475{
476 int err = NOTIFY_OK;
477 struct device_node *np = node;
e07102db 478 struct pci_dn *pci = PCI_DN(np);
1da177e4
LT
479
480 switch (action) {
481 case PSERIES_RECONFIG_REMOVE:
8902e87f 482 if (pci && pci->iommu_table &&
1da177e4
LT
483 get_property(np, "ibm,dma-window", NULL))
484 iommu_free_table(np);
485 break;
486 default:
487 err = NOTIFY_DONE;
488 break;
489 }
490 return err;
491}
492
493static struct notifier_block iommu_reconfig_nb = {
494 .notifier_call = iommu_reconfig_notifier,
495};
496
497static void iommu_dev_setup_pSeriesLP(struct pci_dev *dev)
498{
499 struct device_node *pdn, *dn;
500 struct iommu_table *tbl;
501 int *dma_window = NULL;
1635317f 502 struct pci_dn *pci;
1da177e4 503
f951da37 504 DBG("iommu_dev_setup_pSeriesLP, dev %p (%s)\n", dev, pci_name(dev));
1da177e4
LT
505
506 /* dev setup for LPAR is a little tricky, since the device tree might
507 * contain the dma-window properties per-device and not neccesarily
508 * for the bus. So we need to search upwards in the tree until we
509 * either hit a dma-window property, OR find a parent with a table
510 * already allocated.
511 */
512 dn = pci_device_to_OF_node(dev);
513
e07102db 514 for (pdn = dn; pdn && PCI_DN(pdn) && !PCI_DN(pdn)->iommu_table;
1635317f
PM
515 pdn = pdn->parent) {
516 dma_window = (unsigned int *)
517 get_property(pdn, "ibm,dma-window", NULL);
1da177e4
LT
518 if (dma_window)
519 break;
520 }
521
522 /* Check for parent == NULL so we don't try to setup the empty EADS
523 * slots on POWER4 machines.
524 */
525 if (dma_window == NULL || pdn->parent == NULL) {
586a90eb
AB
526 DBG("No dma window for device, linking to parent\n");
527 PCI_DN(dn)->iommu_table = PCI_DN(pdn)->iommu_table;
1da177e4
LT
528 return;
529 } else {
530 DBG("Found DMA window, allocating table\n");
531 }
532
e07102db 533 pci = PCI_DN(pdn);
1635317f 534 if (!pci->iommu_table) {
1da177e4 535 /* iommu_table_setparms_lpar needs bussubno. */
1635317f 536 pci->bussubno = pci->phb->bus->number;
1da177e4
LT
537
538 tbl = (struct iommu_table *)kmalloc(sizeof(struct iommu_table),
539 GFP_KERNEL);
540
1635317f 541 iommu_table_setparms_lpar(pci->phb, pdn, tbl, dma_window);
1da177e4 542
1635317f 543 pci->iommu_table = iommu_init_table(tbl);
1da177e4
LT
544 }
545
546 if (pdn != dn)
1635317f 547 PCI_DN(dn)->iommu_table = pci->iommu_table;
1da177e4
LT
548}
549
550static void iommu_bus_setup_null(struct pci_bus *b) { }
551static void iommu_dev_setup_null(struct pci_dev *d) { }
552
553/* These are called very early. */
554void iommu_init_early_pSeries(void)
555{
556 if (of_chosen && get_property(of_chosen, "linux,iommu-off", NULL)) {
557 /* Direct I/O, IOMMU off */
558 ppc_md.iommu_dev_setup = iommu_dev_setup_null;
559 ppc_md.iommu_bus_setup = iommu_bus_setup_null;
560 pci_direct_iommu_init();
561
562 return;
563 }
564
57cfb814 565 if (firmware_has_feature(FW_FEATURE_LPAR)) {
1ababe11 566 if (firmware_has_feature(FW_FEATURE_MULTITCE)) {
1da177e4
LT
567 ppc_md.tce_build = tce_buildmulti_pSeriesLP;
568 ppc_md.tce_free = tce_freemulti_pSeriesLP;
569 } else {
570 ppc_md.tce_build = tce_build_pSeriesLP;
571 ppc_md.tce_free = tce_free_pSeriesLP;
572 }
573 ppc_md.iommu_bus_setup = iommu_bus_setup_pSeriesLP;
574 ppc_md.iommu_dev_setup = iommu_dev_setup_pSeriesLP;
575 } else {
576 ppc_md.tce_build = tce_build_pSeries;
577 ppc_md.tce_free = tce_free_pSeries;
578 ppc_md.iommu_bus_setup = iommu_bus_setup_pSeries;
579 ppc_md.iommu_dev_setup = iommu_dev_setup_pSeries;
580 }
581
582
583 pSeries_reconfig_notifier_register(&iommu_reconfig_nb);
584
585 pci_iommu_init();
586}
587