]> git.proxmox.com Git - mirror_ubuntu-kernels.git/blame - arch/s390/kernel/irq.c
License cleanup: add SPDX GPL-2.0 license identifier to files with no license
[mirror_ubuntu-kernels.git] / arch / s390 / kernel / irq.c
CommitLineData
b2441318 1// SPDX-License-Identifier: GPL-2.0
1da177e4 2/*
a53c8fab 3 * Copyright IBM Corp. 2004, 2011
d7b250e2
HC
4 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
5 * Holger Smolinski <Holger.Smolinski@de.ibm.com>,
6 * Thomas Spatzier <tspat@de.ibm.com>,
1da177e4
LT
7 *
8 * This file contains interrupt related functions.
9 */
10
1da177e4
LT
11#include <linux/kernel_stat.h>
12#include <linux/interrupt.h>
13#include <linux/seq_file.h>
55dff522
HC
14#include <linux/proc_fs.h>
15#include <linux/profile.h>
3994a52b 16#include <linux/export.h>
d7b250e2
HC
17#include <linux/kernel.h>
18#include <linux/ftrace.h>
19#include <linux/errno.h>
20#include <linux/slab.h>
3994a52b 21#include <linux/init.h>
d7b250e2 22#include <linux/cpu.h>
257ceab7 23#include <linux/irq.h>
d7b250e2
HC
24#include <asm/irq_regs.h>
25#include <asm/cputime.h>
26#include <asm/lowcore.h>
27#include <asm/irq.h>
1f44a225 28#include <asm/hw_irq.h>
d7b250e2 29#include "entry.h"
1da177e4 30
420f42ec
HC
31DEFINE_PER_CPU_SHARED_ALIGNED(struct irq_stat, irq_stat);
32EXPORT_PER_CPU_SYMBOL_GPL(irq_stat);
33
052ff461 34struct irq_class {
e2213e04 35 int irq;
052ff461
HC
36 char *name;
37 char *desc;
38};
39
420f42ec 40/*
cf2fbdd2 41 * The list of "main" irq classes on s390. This is the list of interrupts
420f42ec
HC
42 * that appear both in /proc/stat ("intr" line) and /proc/interrupts.
43 * Historically only external and I/O interrupts have been part of /proc/stat.
44 * We can't add the split external and I/O sub classes since the first field
45 * in the "intr" line in /proc/stat is supposed to be the sum of all other
46 * fields.
47 * Since the external and I/O interrupt fields are already sums we would end
48 * up with having a sum which accounts each interrupt twice.
49 */
1f44a225 50static const struct irq_class irqclass_main_desc[NR_IRQS_BASE] = {
e2213e04
HB
51 {.irq = EXT_INTERRUPT, .name = "EXT"},
52 {.irq = IO_INTERRUPT, .name = "I/O"},
53 {.irq = THIN_INTERRUPT, .name = "AIO"},
420f42ec
HC
54};
55
56/*
57 * The list of split external and I/O interrupts that appear only in
58 * /proc/interrupts.
59 * In addition this list contains non external / I/O events like NMIs.
60 */
57fe1b26 61static const struct irq_class irqclass_sub_desc[] = {
e2213e04
HB
62 {.irq = IRQEXT_CLK, .name = "CLK", .desc = "[EXT] Clock Comparator"},
63 {.irq = IRQEXT_EXC, .name = "EXC", .desc = "[EXT] External Call"},
64 {.irq = IRQEXT_EMS, .name = "EMS", .desc = "[EXT] Emergency Signal"},
65 {.irq = IRQEXT_TMR, .name = "TMR", .desc = "[EXT] CPU Timer"},
66 {.irq = IRQEXT_TLA, .name = "TAL", .desc = "[EXT] Timing Alert"},
67 {.irq = IRQEXT_PFL, .name = "PFL", .desc = "[EXT] Pseudo Page Fault"},
68 {.irq = IRQEXT_DSD, .name = "DSD", .desc = "[EXT] DASD Diag"},
69 {.irq = IRQEXT_VRT, .name = "VRT", .desc = "[EXT] Virtio"},
70 {.irq = IRQEXT_SCP, .name = "SCP", .desc = "[EXT] Service Call"},
71 {.irq = IRQEXT_IUC, .name = "IUC", .desc = "[EXT] IUCV"},
72 {.irq = IRQEXT_CMS, .name = "CMS", .desc = "[EXT] CPU-Measurement: Sampling"},
73 {.irq = IRQEXT_CMC, .name = "CMC", .desc = "[EXT] CPU-Measurement: Counter"},
8f933b10 74 {.irq = IRQEXT_FTP, .name = "FTP", .desc = "[EXT] HMC FTP Service"},
e2213e04
HB
75 {.irq = IRQIO_CIO, .name = "CIO", .desc = "[I/O] Common I/O Layer Interrupt"},
76 {.irq = IRQIO_QAI, .name = "QAI", .desc = "[I/O] QDIO Adapter Interrupt"},
77 {.irq = IRQIO_DAS, .name = "DAS", .desc = "[I/O] DASD"},
78 {.irq = IRQIO_C15, .name = "C15", .desc = "[I/O] 3215"},
79 {.irq = IRQIO_C70, .name = "C70", .desc = "[I/O] 3270"},
80 {.irq = IRQIO_TAP, .name = "TAP", .desc = "[I/O] Tape"},
81 {.irq = IRQIO_VMR, .name = "VMR", .desc = "[I/O] Unit Record Devices"},
82 {.irq = IRQIO_LCS, .name = "LCS", .desc = "[I/O] LCS"},
e2213e04
HB
83 {.irq = IRQIO_CTC, .name = "CTC", .desc = "[I/O] CTC"},
84 {.irq = IRQIO_APB, .name = "APB", .desc = "[I/O] AP Bus"},
85 {.irq = IRQIO_ADM, .name = "ADM", .desc = "[I/O] EADM Subchannel"},
86 {.irq = IRQIO_CSC, .name = "CSC", .desc = "[I/O] CHSC Subchannel"},
87 {.irq = IRQIO_PCI, .name = "PCI", .desc = "[I/O] PCI Interrupt" },
88 {.irq = IRQIO_MSI, .name = "MSI", .desc = "[I/O] MSI Interrupt" },
89 {.irq = IRQIO_VIR, .name = "VIR", .desc = "[I/O] Virtual I/O Devices"},
90 {.irq = IRQIO_VAI, .name = "VAI", .desc = "[I/O] Virtual I/O Devices AI"},
91 {.irq = NMI_NMI, .name = "NMI", .desc = "[NMI] Machine Check"},
92 {.irq = CPU_RST, .name = "RST", .desc = "[CPU] CPU Restart"},
052ff461
HC
93};
94
1f44a225
MS
95void __init init_IRQ(void)
96{
57fe1b26 97 BUILD_BUG_ON(ARRAY_SIZE(irqclass_sub_desc) != NR_ARCH_IRQS);
1f44a225
MS
98 init_cio_interrupts();
99 init_airq_interrupts();
100 init_ext_interrupts();
101}
102
103void do_IRQ(struct pt_regs *regs, int irq)
104{
105 struct pt_regs *old_regs;
106
107 old_regs = set_irq_regs(regs);
108 irq_enter();
6e2ef5e4
MS
109 if (tod_after_eq(S390_lowcore.int_clock,
110 S390_lowcore.clock_comparator))
1f44a225
MS
111 /* Serve timer interrupts first. */
112 clock_comparator_work();
113 generic_handle_irq(irq);
114 irq_exit();
115 set_irq_regs(old_regs);
116}
117
1da177e4
LT
118/*
119 * show_interrupts is needed by /proc/interrupts.
120 */
121int show_interrupts(struct seq_file *p, void *v)
122{
e2213e04
HB
123 int index = *(loff_t *) v;
124 int cpu, irq;
1da177e4 125
8dd79cb1 126 get_online_cpus();
e2213e04 127 if (index == 0) {
1da177e4 128 seq_puts(p, " ");
420f42ec
HC
129 for_each_online_cpu(cpu)
130 seq_printf(p, "CPU%d ", cpu);
1da177e4
LT
131 seq_putc(p, '\n');
132 }
bb98f396 133 if (index < NR_IRQS_BASE) {
e2213e04
HB
134 seq_printf(p, "%s: ", irqclass_main_desc[index].name);
135 irq = irqclass_main_desc[index].irq;
420f42ec 136 for_each_online_cpu(cpu)
1f44a225 137 seq_printf(p, "%10u ", kstat_irqs_cpu(irq, cpu));
420f42ec 138 seq_putc(p, '\n');
1f44a225 139 goto out;
420f42ec 140 }
bb98f396
SO
141 if (index > NR_IRQS_BASE)
142 goto out;
143
e2213e04
HB
144 for (index = 0; index < NR_ARCH_IRQS; index++) {
145 seq_printf(p, "%s: ", irqclass_sub_desc[index].name);
146 irq = irqclass_sub_desc[index].irq;
420f42ec 147 for_each_online_cpu(cpu)
1f44a225
MS
148 seq_printf(p, "%10u ",
149 per_cpu(irq_stat, cpu).irqs[irq]);
e2213e04
HB
150 if (irqclass_sub_desc[index].desc)
151 seq_printf(p, " %s", irqclass_sub_desc[index].desc);
420f42ec
HC
152 seq_putc(p, '\n');
153 }
1f44a225 154out:
8dd79cb1 155 put_online_cpus();
420f42ec 156 return 0;
1da177e4
LT
157}
158
be403401
TG
159unsigned int arch_dynirq_lower_bound(unsigned int from)
160{
afaa7d29 161 return from < NR_IRQS_BASE ? NR_IRQS_BASE : from;
be403401
TG
162}
163
1da177e4
LT
164/*
165 * Switch to the asynchronous interrupt stack for softirq execution.
166 */
7d65f4a6 167void do_softirq_own_stack(void)
1da177e4 168{
7d65f4a6
FW
169 unsigned long old, new;
170
76737ce1 171 old = current_stack_pointer();
7d65f4a6
FW
172 /* Check against async. stack address range. */
173 new = S390_lowcore.async_stack;
3a890380 174 if (((new - old) >> (PAGE_SHIFT + THREAD_SIZE_ORDER)) != 0) {
7d65f4a6
FW
175 /* Need to switch to the async. stack. */
176 new -= STACK_FRAME_OVERHEAD;
177 ((struct stack_frame *) new)->back_chain = old;
178 asm volatile(" la 15,0(%0)\n"
179 " basr 14,%2\n"
180 " la 15,0(%1)\n"
181 : : "a" (new), "a" (old),
182 "a" (__do_softirq)
183 : "0", "1", "2", "3", "4", "5", "14",
184 "cc", "memory" );
185 } else {
186 /* We are already on the async stack. */
187 __do_softirq();
1da177e4 188 }
1da177e4 189}
55dff522 190
d7b250e2 191/*
89c9b66b
JG
192 * ext_int_hash[index] is the list head for all external interrupts that hash
193 * to this index.
d7b250e2 194 */
9e75c627 195static struct hlist_head ext_int_hash[32] ____cacheline_aligned;
d7b250e2
HC
196
197struct ext_int_info {
d7b250e2 198 ext_int_handler_t handler;
50ce749d 199 struct hlist_node entry;
89c9b66b 200 struct rcu_head rcu;
50ce749d 201 u16 code;
d7b250e2
HC
202};
203
89c9b66b 204/* ext_int_hash_lock protects the handler lists for external interrupts */
63df41d6 205static DEFINE_SPINLOCK(ext_int_hash_lock);
89c9b66b 206
d7b250e2
HC
207static inline int ext_hash(u16 code)
208{
9e75c627
HC
209 BUILD_BUG_ON(!is_power_of_2(ARRAY_SIZE(ext_int_hash)));
210
211 return (code + (code >> 9)) & (ARRAY_SIZE(ext_int_hash) - 1);
d7b250e2
HC
212}
213
1dad093b 214int register_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2
HC
215{
216 struct ext_int_info *p;
89c9b66b 217 unsigned long flags;
d7b250e2
HC
218 int index;
219
220 p = kmalloc(sizeof(*p), GFP_ATOMIC);
221 if (!p)
222 return -ENOMEM;
223 p->code = code;
224 p->handler = handler;
225 index = ext_hash(code);
89c9b66b
JG
226
227 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 228 hlist_add_head_rcu(&p->entry, &ext_int_hash[index]);
89c9b66b 229 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
230 return 0;
231}
1dad093b 232EXPORT_SYMBOL(register_external_irq);
d7b250e2 233
1dad093b 234int unregister_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2 235{
89c9b66b
JG
236 struct ext_int_info *p;
237 unsigned long flags;
238 int index = ext_hash(code);
d7b250e2 239
89c9b66b 240 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 241 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
89c9b66b 242 if (p->code == code && p->handler == handler) {
50ce749d 243 hlist_del_rcu(&p->entry);
bc399d6e 244 kfree_rcu(p, rcu);
89c9b66b 245 }
7968ca81 246 }
89c9b66b 247 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
248 return 0;
249}
1dad093b 250EXPORT_SYMBOL(unregister_external_irq);
d7b250e2 251
1f44a225 252static irqreturn_t do_ext_interrupt(int irq, void *dummy)
d7b250e2 253{
1f44a225 254 struct pt_regs *regs = get_irq_regs();
48f6b00c 255 struct ext_code ext_code;
d7b250e2
HC
256 struct ext_int_info *p;
257 int index;
258
48f6b00c 259 ext_code = *(struct ext_code *) &regs->int_code;
1dad093b 260 if (ext_code.code != EXT_IRQ_CLK_COMP)
fe0f4976 261 set_cpu_flag(CIF_NOHZ_DELAY);
89c9b66b 262
fde15c3a 263 index = ext_hash(ext_code.code);
89c9b66b 264 rcu_read_lock();
50ce749d
HC
265 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
266 if (unlikely(p->code != ext_code.code))
267 continue;
268 p->handler(ext_code, regs->int_parm, regs->int_parm_long);
269 }
89c9b66b 270 rcu_read_unlock();
1f44a225 271 return IRQ_HANDLED;
d7b250e2
HC
272}
273
1f44a225
MS
274static struct irqaction external_interrupt = {
275 .name = "EXT",
276 .handler = do_ext_interrupt,
277};
278
279void __init init_ext_interrupts(void)
89c9b66b 280{
1f44a225
MS
281 int idx;
282
283 for (idx = 0; idx < ARRAY_SIZE(ext_int_hash); idx++)
50ce749d 284 INIT_HLIST_HEAD(&ext_int_hash[idx]);
1f44a225
MS
285
286 irq_set_chip_and_handler(EXT_INTERRUPT,
287 &dummy_irq_chip, handle_percpu_irq);
288 setup_irq(EXT_INTERRUPT, &external_interrupt);
89c9b66b
JG
289}
290
82003c3e
HC
291static DEFINE_SPINLOCK(irq_subclass_lock);
292static unsigned char irq_subclass_refcount[64];
d7b250e2 293
82003c3e 294void irq_subclass_register(enum irq_subclass subclass)
d7b250e2 295{
82003c3e
HC
296 spin_lock(&irq_subclass_lock);
297 if (!irq_subclass_refcount[subclass])
298 ctl_set_bit(0, subclass);
299 irq_subclass_refcount[subclass]++;
300 spin_unlock(&irq_subclass_lock);
d7b250e2 301}
82003c3e 302EXPORT_SYMBOL(irq_subclass_register);
d7b250e2 303
82003c3e 304void irq_subclass_unregister(enum irq_subclass subclass)
d7b250e2 305{
82003c3e
HC
306 spin_lock(&irq_subclass_lock);
307 irq_subclass_refcount[subclass]--;
308 if (!irq_subclass_refcount[subclass])
309 ctl_clear_bit(0, subclass);
310 spin_unlock(&irq_subclass_lock);
d7b250e2 311}
82003c3e 312EXPORT_SYMBOL(irq_subclass_unregister);