]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/s390/kernel/irq.c
Merge tag 'pm+acpi-3.15-rc1-3' of git://git.kernel.org/pub/scm/linux/kernel/git/rafae...
[mirror_ubuntu-hirsute-kernel.git] / arch / s390 / kernel / irq.c
CommitLineData
1da177e4 1/*
a53c8fab 2 * Copyright IBM Corp. 2004, 2011
d7b250e2
HC
3 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
4 * Holger Smolinski <Holger.Smolinski@de.ibm.com>,
5 * Thomas Spatzier <tspat@de.ibm.com>,
1da177e4
LT
6 *
7 * This file contains interrupt related functions.
8 */
9
1da177e4
LT
10#include <linux/kernel_stat.h>
11#include <linux/interrupt.h>
12#include <linux/seq_file.h>
55dff522
HC
13#include <linux/proc_fs.h>
14#include <linux/profile.h>
d7b250e2
HC
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/ftrace.h>
18#include <linux/errno.h>
19#include <linux/slab.h>
20#include <linux/cpu.h>
257ceab7 21#include <linux/irq.h>
d7b250e2
HC
22#include <asm/irq_regs.h>
23#include <asm/cputime.h>
24#include <asm/lowcore.h>
25#include <asm/irq.h>
1f44a225 26#include <asm/hw_irq.h>
d7b250e2 27#include "entry.h"
1da177e4 28
420f42ec
HC
29DEFINE_PER_CPU_SHARED_ALIGNED(struct irq_stat, irq_stat);
30EXPORT_PER_CPU_SYMBOL_GPL(irq_stat);
31
052ff461
HC
32struct irq_class {
33 char *name;
34 char *desc;
35};
36
420f42ec 37/*
cf2fbdd2 38 * The list of "main" irq classes on s390. This is the list of interrupts
420f42ec
HC
39 * that appear both in /proc/stat ("intr" line) and /proc/interrupts.
40 * Historically only external and I/O interrupts have been part of /proc/stat.
41 * We can't add the split external and I/O sub classes since the first field
42 * in the "intr" line in /proc/stat is supposed to be the sum of all other
43 * fields.
44 * Since the external and I/O interrupt fields are already sums we would end
45 * up with having a sum which accounts each interrupt twice.
46 */
1f44a225
MS
47static const struct irq_class irqclass_main_desc[NR_IRQS_BASE] = {
48 [EXT_INTERRUPT] = {.name = "EXT"},
49 [IO_INTERRUPT] = {.name = "I/O"},
50 [THIN_INTERRUPT] = {.name = "AIO"},
420f42ec
HC
51};
52
53/*
54 * The list of split external and I/O interrupts that appear only in
55 * /proc/interrupts.
56 * In addition this list contains non external / I/O events like NMIs.
57 */
58static const struct irq_class irqclass_sub_desc[NR_ARCH_IRQS] = {
59 [IRQEXT_CLK] = {.name = "CLK", .desc = "[EXT] Clock Comparator"},
60 [IRQEXT_EXC] = {.name = "EXC", .desc = "[EXT] External Call"},
61 [IRQEXT_EMS] = {.name = "EMS", .desc = "[EXT] Emergency Signal"},
62 [IRQEXT_TMR] = {.name = "TMR", .desc = "[EXT] CPU Timer"},
63 [IRQEXT_TLA] = {.name = "TAL", .desc = "[EXT] Timing Alert"},
64 [IRQEXT_PFL] = {.name = "PFL", .desc = "[EXT] Pseudo Page Fault"},
65 [IRQEXT_DSD] = {.name = "DSD", .desc = "[EXT] DASD Diag"},
66 [IRQEXT_VRT] = {.name = "VRT", .desc = "[EXT] Virtio"},
67 [IRQEXT_SCP] = {.name = "SCP", .desc = "[EXT] Service Call"},
68 [IRQEXT_IUC] = {.name = "IUC", .desc = "[EXT] IUCV"},
69 [IRQEXT_CMS] = {.name = "CMS", .desc = "[EXT] CPU-Measurement: Sampling"},
70 [IRQEXT_CMC] = {.name = "CMC", .desc = "[EXT] CPU-Measurement: Counter"},
71 [IRQEXT_CMR] = {.name = "CMR", .desc = "[EXT] CPU-Measurement: RI"},
72 [IRQIO_CIO] = {.name = "CIO", .desc = "[I/O] Common I/O Layer Interrupt"},
73 [IRQIO_QAI] = {.name = "QAI", .desc = "[I/O] QDIO Adapter Interrupt"},
74 [IRQIO_DAS] = {.name = "DAS", .desc = "[I/O] DASD"},
75 [IRQIO_C15] = {.name = "C15", .desc = "[I/O] 3215"},
76 [IRQIO_C70] = {.name = "C70", .desc = "[I/O] 3270"},
77 [IRQIO_TAP] = {.name = "TAP", .desc = "[I/O] Tape"},
78 [IRQIO_VMR] = {.name = "VMR", .desc = "[I/O] Unit Record Devices"},
79 [IRQIO_LCS] = {.name = "LCS", .desc = "[I/O] LCS"},
80 [IRQIO_CLW] = {.name = "CLW", .desc = "[I/O] CLAW"},
81 [IRQIO_CTC] = {.name = "CTC", .desc = "[I/O] CTC"},
82 [IRQIO_APB] = {.name = "APB", .desc = "[I/O] AP Bus"},
83 [IRQIO_ADM] = {.name = "ADM", .desc = "[I/O] EADM Subchannel"},
84 [IRQIO_CSC] = {.name = "CSC", .desc = "[I/O] CHSC Subchannel"},
85 [IRQIO_PCI] = {.name = "PCI", .desc = "[I/O] PCI Interrupt" },
86 [IRQIO_MSI] = {.name = "MSI", .desc = "[I/O] MSI Interrupt" },
89f88337 87 [IRQIO_VIR] = {.name = "VIR", .desc = "[I/O] Virtual I/O Devices"},
96b14536 88 [IRQIO_VAI] = {.name = "VAI", .desc = "[I/O] Virtual I/O Devices AI"},
708c39db 89 [NMI_NMI] = {.name = "NMI", .desc = "[NMI] Machine Check"},
93f3b2ee 90 [CPU_RST] = {.name = "RST", .desc = "[CPU] CPU Restart"},
052ff461
HC
91};
92
1f44a225
MS
93void __init init_IRQ(void)
94{
95 irq_reserve_irqs(0, THIN_INTERRUPT);
96 init_cio_interrupts();
97 init_airq_interrupts();
98 init_ext_interrupts();
99}
100
101void do_IRQ(struct pt_regs *regs, int irq)
102{
103 struct pt_regs *old_regs;
104
105 old_regs = set_irq_regs(regs);
106 irq_enter();
107 if (S390_lowcore.int_clock >= S390_lowcore.clock_comparator)
108 /* Serve timer interrupts first. */
109 clock_comparator_work();
110 generic_handle_irq(irq);
111 irq_exit();
112 set_irq_regs(old_regs);
113}
114
1da177e4
LT
115/*
116 * show_interrupts is needed by /proc/interrupts.
117 */
118int show_interrupts(struct seq_file *p, void *v)
119{
420f42ec
HC
120 int irq = *(loff_t *) v;
121 int cpu;
1da177e4 122
8dd79cb1 123 get_online_cpus();
420f42ec 124 if (irq == 0) {
1da177e4 125 seq_puts(p, " ");
420f42ec
HC
126 for_each_online_cpu(cpu)
127 seq_printf(p, "CPU%d ", cpu);
1da177e4 128 seq_putc(p, '\n');
1f44a225 129 goto out;
1da177e4 130 }
420f42ec 131 if (irq < NR_IRQS) {
1f44a225
MS
132 if (irq >= NR_IRQS_BASE)
133 goto out;
420f42ec
HC
134 seq_printf(p, "%s: ", irqclass_main_desc[irq].name);
135 for_each_online_cpu(cpu)
1f44a225 136 seq_printf(p, "%10u ", kstat_irqs_cpu(irq, cpu));
420f42ec 137 seq_putc(p, '\n');
1f44a225 138 goto out;
420f42ec
HC
139 }
140 for (irq = 0; irq < NR_ARCH_IRQS; irq++) {
141 seq_printf(p, "%s: ", irqclass_sub_desc[irq].name);
142 for_each_online_cpu(cpu)
1f44a225
MS
143 seq_printf(p, "%10u ",
144 per_cpu(irq_stat, cpu).irqs[irq]);
420f42ec
HC
145 if (irqclass_sub_desc[irq].desc)
146 seq_printf(p, " %s", irqclass_sub_desc[irq].desc);
147 seq_putc(p, '\n');
148 }
1f44a225 149out:
8dd79cb1 150 put_online_cpus();
420f42ec 151 return 0;
1da177e4
LT
152}
153
1f44a225
MS
154int arch_show_interrupts(struct seq_file *p, int prec)
155{
156 return 0;
157}
158
1da177e4
LT
159/*
160 * Switch to the asynchronous interrupt stack for softirq execution.
161 */
7d65f4a6 162void do_softirq_own_stack(void)
1da177e4 163{
7d65f4a6
FW
164 unsigned long old, new;
165
166 /* Get current stack pointer. */
167 asm volatile("la %0,0(15)" : "=a" (old));
168 /* Check against async. stack address range. */
169 new = S390_lowcore.async_stack;
170 if (((new - old) >> (PAGE_SHIFT + THREAD_ORDER)) != 0) {
171 /* Need to switch to the async. stack. */
172 new -= STACK_FRAME_OVERHEAD;
173 ((struct stack_frame *) new)->back_chain = old;
174 asm volatile(" la 15,0(%0)\n"
175 " basr 14,%2\n"
176 " la 15,0(%1)\n"
177 : : "a" (new), "a" (old),
178 "a" (__do_softirq)
179 : "0", "1", "2", "3", "4", "5", "14",
180 "cc", "memory" );
181 } else {
182 /* We are already on the async stack. */
183 __do_softirq();
1da177e4 184 }
1da177e4 185}
55dff522 186
d7b250e2 187/*
89c9b66b
JG
188 * ext_int_hash[index] is the list head for all external interrupts that hash
189 * to this index.
d7b250e2 190 */
9e75c627 191static struct hlist_head ext_int_hash[32] ____cacheline_aligned;
d7b250e2
HC
192
193struct ext_int_info {
d7b250e2 194 ext_int_handler_t handler;
50ce749d 195 struct hlist_node entry;
89c9b66b 196 struct rcu_head rcu;
50ce749d 197 u16 code;
d7b250e2
HC
198};
199
89c9b66b 200/* ext_int_hash_lock protects the handler lists for external interrupts */
63df41d6 201static DEFINE_SPINLOCK(ext_int_hash_lock);
89c9b66b 202
d7b250e2
HC
203static inline int ext_hash(u16 code)
204{
9e75c627
HC
205 BUILD_BUG_ON(!is_power_of_2(ARRAY_SIZE(ext_int_hash)));
206
207 return (code + (code >> 9)) & (ARRAY_SIZE(ext_int_hash) - 1);
d7b250e2
HC
208}
209
1dad093b 210int register_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2
HC
211{
212 struct ext_int_info *p;
89c9b66b 213 unsigned long flags;
d7b250e2
HC
214 int index;
215
216 p = kmalloc(sizeof(*p), GFP_ATOMIC);
217 if (!p)
218 return -ENOMEM;
219 p->code = code;
220 p->handler = handler;
221 index = ext_hash(code);
89c9b66b
JG
222
223 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 224 hlist_add_head_rcu(&p->entry, &ext_int_hash[index]);
89c9b66b 225 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
226 return 0;
227}
1dad093b 228EXPORT_SYMBOL(register_external_irq);
d7b250e2 229
1dad093b 230int unregister_external_irq(u16 code, ext_int_handler_t handler)
d7b250e2 231{
89c9b66b
JG
232 struct ext_int_info *p;
233 unsigned long flags;
234 int index = ext_hash(code);
d7b250e2 235
89c9b66b 236 spin_lock_irqsave(&ext_int_hash_lock, flags);
50ce749d 237 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
89c9b66b 238 if (p->code == code && p->handler == handler) {
50ce749d 239 hlist_del_rcu(&p->entry);
bc399d6e 240 kfree_rcu(p, rcu);
89c9b66b 241 }
7968ca81 242 }
89c9b66b 243 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
d7b250e2
HC
244 return 0;
245}
1dad093b 246EXPORT_SYMBOL(unregister_external_irq);
d7b250e2 247
1f44a225 248static irqreturn_t do_ext_interrupt(int irq, void *dummy)
d7b250e2 249{
1f44a225 250 struct pt_regs *regs = get_irq_regs();
48f6b00c 251 struct ext_code ext_code;
d7b250e2
HC
252 struct ext_int_info *p;
253 int index;
254
48f6b00c 255 ext_code = *(struct ext_code *) &regs->int_code;
1dad093b 256 if (ext_code.code != EXT_IRQ_CLK_COMP)
d7b250e2 257 __get_cpu_var(s390_idle).nohz_delay = 1;
89c9b66b 258
fde15c3a 259 index = ext_hash(ext_code.code);
89c9b66b 260 rcu_read_lock();
50ce749d
HC
261 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
262 if (unlikely(p->code != ext_code.code))
263 continue;
264 p->handler(ext_code, regs->int_parm, regs->int_parm_long);
265 }
89c9b66b 266 rcu_read_unlock();
1f44a225 267 return IRQ_HANDLED;
d7b250e2
HC
268}
269
1f44a225
MS
270static struct irqaction external_interrupt = {
271 .name = "EXT",
272 .handler = do_ext_interrupt,
273};
274
275void __init init_ext_interrupts(void)
89c9b66b 276{
1f44a225
MS
277 int idx;
278
279 for (idx = 0; idx < ARRAY_SIZE(ext_int_hash); idx++)
50ce749d 280 INIT_HLIST_HEAD(&ext_int_hash[idx]);
1f44a225
MS
281
282 irq_set_chip_and_handler(EXT_INTERRUPT,
283 &dummy_irq_chip, handle_percpu_irq);
284 setup_irq(EXT_INTERRUPT, &external_interrupt);
89c9b66b
JG
285}
286
82003c3e
HC
287static DEFINE_SPINLOCK(irq_subclass_lock);
288static unsigned char irq_subclass_refcount[64];
d7b250e2 289
82003c3e 290void irq_subclass_register(enum irq_subclass subclass)
d7b250e2 291{
82003c3e
HC
292 spin_lock(&irq_subclass_lock);
293 if (!irq_subclass_refcount[subclass])
294 ctl_set_bit(0, subclass);
295 irq_subclass_refcount[subclass]++;
296 spin_unlock(&irq_subclass_lock);
d7b250e2 297}
82003c3e 298EXPORT_SYMBOL(irq_subclass_register);
d7b250e2 299
82003c3e 300void irq_subclass_unregister(enum irq_subclass subclass)
d7b250e2 301{
82003c3e
HC
302 spin_lock(&irq_subclass_lock);
303 irq_subclass_refcount[subclass]--;
304 if (!irq_subclass_refcount[subclass])
305 ctl_clear_bit(0, subclass);
306 spin_unlock(&irq_subclass_lock);
d7b250e2 307}
82003c3e 308EXPORT_SYMBOL(irq_subclass_unregister);