]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/sh/kernel/traps_32.c
UBUNTU: Ubuntu-4.15.0-96.97
[mirror_ubuntu-bionic-kernel.git] / arch / sh / kernel / traps_32.c
CommitLineData
6b002230
PM
1/*
2 * 'traps.c' handles hardware traps and faults after we have saved some
3 * state in 'entry.S'.
1da177e4
LT
4 *
5 * SuperH version: Copyright (C) 1999 Niibe Yutaka
6 * Copyright (C) 2000 Philipp Rumpf
7 * Copyright (C) 2000 David Howells
ace2dc7d 8 * Copyright (C) 2002 - 2010 Paul Mundt
6b002230
PM
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
12 * for more details.
1da177e4 13 */
1da177e4 14#include <linux/kernel.h>
1da177e4 15#include <linux/ptrace.h>
ba84be23 16#include <linux/hardirq.h>
1da177e4 17#include <linux/init.h>
1da177e4 18#include <linux/spinlock.h>
1da177e4 19#include <linux/kallsyms.h>
1f666587 20#include <linux/io.h>
fa691511 21#include <linux/bug.h>
9b8c90eb 22#include <linux/debug_locks.h>
b118ca57 23#include <linux/kdebug.h>
dc34d312 24#include <linux/limits.h>
af67c3a9 25#include <linux/sysfs.h>
a99eae54 26#include <linux/uaccess.h>
ace2dc7d 27#include <linux/perf_event.h>
68db0cf1
IM
28#include <linux/sched/task_stack.h>
29
a99eae54 30#include <asm/alignment.h>
fad0f901 31#include <asm/fpu.h>
d39f5450 32#include <asm/kprobes.h>
e839ca52
DH
33#include <asm/traps.h>
34#include <asm/bl_bit.h>
1da177e4 35
1da177e4 36#ifdef CONFIG_CPU_SH2
0983b318
YS
37# define TRAP_RESERVED_INST 4
38# define TRAP_ILLEGAL_SLOT_INST 6
39# define TRAP_ADDRESS_ERROR 9
40# ifdef CONFIG_CPU_SH2A
cd89436e 41# define TRAP_UBC 12
6e80f5e8 42# define TRAP_FPU_ERROR 13
0983b318
YS
43# define TRAP_DIVZERO_ERROR 17
44# define TRAP_DIVOVF_ERROR 18
45# endif
1da177e4
LT
46#else
47#define TRAP_RESERVED_INST 12
48#define TRAP_ILLEGAL_SLOT_INST 13
49#endif
50
86c0179c
MD
51static inline void sign_extend(unsigned int count, unsigned char *dst)
52{
53#ifdef __LITTLE_ENDIAN__
4252c659
MD
54 if ((count == 1) && dst[0] & 0x80) {
55 dst[1] = 0xff;
56 dst[2] = 0xff;
57 dst[3] = 0xff;
58 }
86c0179c
MD
59 if ((count == 2) && dst[1] & 0x80) {
60 dst[2] = 0xff;
61 dst[3] = 0xff;
62 }
63#else
4252c659
MD
64 if ((count == 1) && dst[3] & 0x80) {
65 dst[2] = 0xff;
66 dst[1] = 0xff;
86c0179c 67 dst[0] = 0xff;
4252c659
MD
68 }
69 if ((count == 2) && dst[2] & 0x80) {
86c0179c 70 dst[1] = 0xff;
4252c659 71 dst[0] = 0xff;
86c0179c
MD
72 }
73#endif
74}
75
e7cc9a73
MD
76static struct mem_access user_mem_access = {
77 copy_from_user,
78 copy_to_user,
79};
80
1da177e4
LT
81/*
82 * handle an instruction that does an unaligned memory access by emulating the
83 * desired behaviour
84 * - note that PC _may not_ point to the faulting instruction
85 * (if that instruction is in a branch delay slot)
86 * - return 0 if emulation okay, -EFAULT on existential error
87 */
2bcfffa4 88static int handle_unaligned_ins(insn_size_t instruction, struct pt_regs *regs,
e7cc9a73 89 struct mem_access *ma)
1da177e4
LT
90{
91 int ret, index, count;
92 unsigned long *rm, *rn;
93 unsigned char *src, *dst;
fa43972f 94 unsigned char __user *srcu, *dstu;
1da177e4
LT
95
96 index = (instruction>>8)&15; /* 0x0F00 */
97 rn = &regs->regs[index];
98
99 index = (instruction>>4)&15; /* 0x00F0 */
100 rm = &regs->regs[index];
101
102 count = 1<<(instruction&3);
103
7436cde6 104 switch (count) {
a99eae54
PM
105 case 1: inc_unaligned_byte_access(); break;
106 case 2: inc_unaligned_word_access(); break;
107 case 4: inc_unaligned_dword_access(); break;
108 case 8: inc_unaligned_multi_access(); break;
7436cde6
AD
109 }
110
1da177e4
LT
111 ret = -EFAULT;
112 switch (instruction>>12) {
113 case 0: /* mov.[bwl] to/from memory via r0+rn */
114 if (instruction & 8) {
115 /* from memory */
fa43972f
PM
116 srcu = (unsigned char __user *)*rm;
117 srcu += regs->regs[0];
118 dst = (unsigned char *)rn;
119 *(unsigned long *)dst = 0;
1da177e4 120
86c0179c 121#if !defined(__LITTLE_ENDIAN__)
1da177e4 122 dst += 4-count;
86c0179c 123#endif
fa43972f 124 if (ma->from(dst, srcu, count))
1da177e4
LT
125 goto fetch_fault;
126
86c0179c 127 sign_extend(count, dst);
1da177e4
LT
128 } else {
129 /* to memory */
fa43972f 130 src = (unsigned char *)rm;
1da177e4
LT
131#if !defined(__LITTLE_ENDIAN__)
132 src += 4-count;
133#endif
fa43972f
PM
134 dstu = (unsigned char __user *)*rn;
135 dstu += regs->regs[0];
1da177e4 136
fa43972f 137 if (ma->to(dstu, src, count))
1da177e4
LT
138 goto fetch_fault;
139 }
140 ret = 0;
141 break;
142
143 case 1: /* mov.l Rm,@(disp,Rn) */
144 src = (unsigned char*) rm;
fa43972f
PM
145 dstu = (unsigned char __user *)*rn;
146 dstu += (instruction&0x000F)<<2;
1da177e4 147
fa43972f 148 if (ma->to(dstu, src, 4))
1da177e4
LT
149 goto fetch_fault;
150 ret = 0;
b5a1bcbe 151 break;
1da177e4
LT
152
153 case 2: /* mov.[bwl] to memory, possibly with pre-decrement */
154 if (instruction & 4)
155 *rn -= count;
156 src = (unsigned char*) rm;
fa43972f 157 dstu = (unsigned char __user *)*rn;
1da177e4
LT
158#if !defined(__LITTLE_ENDIAN__)
159 src += 4-count;
160#endif
fa43972f 161 if (ma->to(dstu, src, count))
1da177e4
LT
162 goto fetch_fault;
163 ret = 0;
164 break;
165
166 case 5: /* mov.l @(disp,Rm),Rn */
fa43972f
PM
167 srcu = (unsigned char __user *)*rm;
168 srcu += (instruction & 0x000F) << 2;
169 dst = (unsigned char *)rn;
170 *(unsigned long *)dst = 0;
1da177e4 171
fa43972f 172 if (ma->from(dst, srcu, 4))
1da177e4
LT
173 goto fetch_fault;
174 ret = 0;
b5a1bcbe 175 break;
1da177e4
LT
176
177 case 6: /* mov.[bwl] from memory, possibly with post-increment */
fa43972f 178 srcu = (unsigned char __user *)*rm;
1da177e4
LT
179 if (instruction & 4)
180 *rm += count;
181 dst = (unsigned char*) rn;
182 *(unsigned long*)dst = 0;
b5a1bcbe 183
86c0179c 184#if !defined(__LITTLE_ENDIAN__)
1da177e4 185 dst += 4-count;
86c0179c 186#endif
fa43972f 187 if (ma->from(dst, srcu, count))
1da177e4 188 goto fetch_fault;
86c0179c 189 sign_extend(count, dst);
1da177e4
LT
190 ret = 0;
191 break;
192
193 case 8:
194 switch ((instruction&0xFF00)>>8) {
195 case 0x81: /* mov.w R0,@(disp,Rn) */
fa43972f 196 src = (unsigned char *) &regs->regs[0];
1da177e4
LT
197#if !defined(__LITTLE_ENDIAN__)
198 src += 2;
199#endif
fa43972f
PM
200 dstu = (unsigned char __user *)*rm; /* called Rn in the spec */
201 dstu += (instruction & 0x000F) << 1;
1da177e4 202
fa43972f 203 if (ma->to(dstu, src, 2))
1da177e4
LT
204 goto fetch_fault;
205 ret = 0;
206 break;
207
208 case 0x85: /* mov.w @(disp,Rm),R0 */
fa43972f
PM
209 srcu = (unsigned char __user *)*rm;
210 srcu += (instruction & 0x000F) << 1;
211 dst = (unsigned char *) &regs->regs[0];
212 *(unsigned long *)dst = 0;
1da177e4
LT
213
214#if !defined(__LITTLE_ENDIAN__)
215 dst += 2;
216#endif
fa43972f 217 if (ma->from(dst, srcu, 2))
1da177e4 218 goto fetch_fault;
86c0179c 219 sign_extend(2, dst);
1da177e4
LT
220 ret = 0;
221 break;
222 }
223 break;
34f7145a
PE
224
225 case 9: /* mov.w @(disp,PC),Rn */
226 srcu = (unsigned char __user *)regs->pc;
227 srcu += 4;
228 srcu += (instruction & 0x00FF) << 1;
229 dst = (unsigned char *)rn;
230 *(unsigned long *)dst = 0;
231
232#if !defined(__LITTLE_ENDIAN__)
233 dst += 2;
234#endif
235
236 if (ma->from(dst, srcu, 2))
237 goto fetch_fault;
238 sign_extend(2, dst);
239 ret = 0;
240 break;
241
242 case 0xd: /* mov.l @(disp,PC),Rn */
243 srcu = (unsigned char __user *)(regs->pc & ~0x3);
244 srcu += 4;
245 srcu += (instruction & 0x00FF) << 2;
246 dst = (unsigned char *)rn;
247 *(unsigned long *)dst = 0;
248
249 if (ma->from(dst, srcu, 4))
250 goto fetch_fault;
251 ret = 0;
252 break;
1da177e4
LT
253 }
254 return ret;
255
256 fetch_fault:
257 /* Argh. Address not only misaligned but also non-existent.
258 * Raise an EFAULT and see if it's trapped
259 */
2afb447f
ST
260 die_if_no_fixup("Fault in unaligned fixup", regs, 0);
261 return -EFAULT;
1da177e4
LT
262}
263
264/*
265 * emulate the instruction in the delay slot
266 * - fetches the instruction from PC+2
267 */
e7cc9a73 268static inline int handle_delayslot(struct pt_regs *regs,
2bcfffa4 269 insn_size_t old_instruction,
e7cc9a73 270 struct mem_access *ma)
1da177e4 271{
2bcfffa4 272 insn_size_t instruction;
fa43972f
PM
273 void __user *addr = (void __user *)(regs->pc +
274 instruction_size(old_instruction));
1da177e4 275
4b5a9ef5 276 if (copy_from_user(&instruction, addr, sizeof(instruction))) {
1da177e4
LT
277 /* the instruction-fetch faulted */
278 if (user_mode(regs))
279 return -EFAULT;
280
281 /* kernel */
b5a1bcbe
SM
282 die("delay-slot-insn faulting in handle_unaligned_delayslot",
283 regs, 0);
1da177e4
LT
284 }
285
e7cc9a73 286 return handle_unaligned_ins(instruction, regs, ma);
1da177e4
LT
287}
288
289/*
290 * handle an instruction that does an unaligned memory access
291 * - have to be careful of branch delay-slot instructions that fault
292 * SH3:
293 * - if the branch would be taken PC points to the branch
294 * - if the branch would not be taken, PC points to delay-slot
295 * SH4:
296 * - PC always points to delayed branch
297 * - return 0 if handled, -EFAULT if failed (may not return if in kernel)
298 */
299
300/* Macros to determine offset from current PC for branch instructions */
301/* Explicit type coercion is used to force sign extension where needed */
302#define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4)
303#define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4)
304
2bcfffa4 305int handle_unaligned_access(insn_size_t instruction, struct pt_regs *regs,
ace2dc7d
PM
306 struct mem_access *ma, int expected,
307 unsigned long address)
1da177e4
LT
308{
309 u_int rm;
310 int ret, index;
311
23c4c821
PM
312 /*
313 * XXX: We can't handle mixed 16/32-bit instructions yet
314 */
315 if (instruction_size(instruction) != 2)
316 return -EINVAL;
317
1da177e4
LT
318 index = (instruction>>8)&15; /* 0x0F00 */
319 rm = regs->regs[index];
320
ace2dc7d
PM
321 /*
322 * Log the unexpected fixups, and then pass them on to perf.
323 *
324 * We intentionally don't report the expected cases to perf as
325 * otherwise the trapped I/O case will skew the results too much
326 * to be useful.
327 */
328 if (!expected) {
a99eae54 329 unaligned_fixups_notify(current, instruction, regs);
a8b0ca17 330 perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1,
ace2dc7d
PM
331 regs, address);
332 }
1da177e4
LT
333
334 ret = -EFAULT;
335 switch (instruction&0xF000) {
336 case 0x0000:
337 if (instruction==0x000B) {
338 /* rts */
e7cc9a73 339 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
340 if (ret==0)
341 regs->pc = regs->pr;
342 }
343 else if ((instruction&0x00FF)==0x0023) {
344 /* braf @Rm */
e7cc9a73 345 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
346 if (ret==0)
347 regs->pc += rm + 4;
348 }
349 else if ((instruction&0x00FF)==0x0003) {
350 /* bsrf @Rm */
e7cc9a73 351 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
352 if (ret==0) {
353 regs->pr = regs->pc + 4;
354 regs->pc += rm + 4;
355 }
356 }
357 else {
358 /* mov.[bwl] to/from memory via r0+rn */
359 goto simple;
360 }
361 break;
362
363 case 0x1000: /* mov.l Rm,@(disp,Rn) */
364 goto simple;
365
366 case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */
367 goto simple;
368
369 case 0x4000:
370 if ((instruction&0x00FF)==0x002B) {
371 /* jmp @Rm */
e7cc9a73 372 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
373 if (ret==0)
374 regs->pc = rm;
375 }
376 else if ((instruction&0x00FF)==0x000B) {
377 /* jsr @Rm */
e7cc9a73 378 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
379 if (ret==0) {
380 regs->pr = regs->pc + 4;
381 regs->pc = rm;
382 }
383 }
384 else {
385 /* mov.[bwl] to/from memory via r0+rn */
386 goto simple;
387 }
388 break;
389
390 case 0x5000: /* mov.l @(disp,Rm),Rn */
391 goto simple;
392
393 case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */
394 goto simple;
395
396 case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */
397 switch (instruction&0x0F00) {
398 case 0x0100: /* mov.w R0,@(disp,Rm) */
399 goto simple;
400 case 0x0500: /* mov.w @(disp,Rm),R0 */
401 goto simple;
402 case 0x0B00: /* bf lab - no delayslot*/
0710b91c 403 ret = 0;
1da177e4
LT
404 break;
405 case 0x0F00: /* bf/s lab */
e7cc9a73 406 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
407 if (ret==0) {
408#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
409 if ((regs->sr & 0x00000001) != 0)
410 regs->pc += 4; /* next after slot */
411 else
412#endif
413 regs->pc += SH_PC_8BIT_OFFSET(instruction);
414 }
415 break;
416 case 0x0900: /* bt lab - no delayslot */
0710b91c 417 ret = 0;
1da177e4
LT
418 break;
419 case 0x0D00: /* bt/s lab */
e7cc9a73 420 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
421 if (ret==0) {
422#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
423 if ((regs->sr & 0x00000001) == 0)
424 regs->pc += 4; /* next after slot */
425 else
426#endif
427 regs->pc += SH_PC_8BIT_OFFSET(instruction);
428 }
429 break;
430 }
431 break;
432
34f7145a
PE
433 case 0x9000: /* mov.w @(disp,Rm),Rn */
434 goto simple;
435
1da177e4 436 case 0xA000: /* bra label */
e7cc9a73 437 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
438 if (ret==0)
439 regs->pc += SH_PC_12BIT_OFFSET(instruction);
440 break;
441
442 case 0xB000: /* bsr label */
e7cc9a73 443 ret = handle_delayslot(regs, instruction, ma);
1da177e4
LT
444 if (ret==0) {
445 regs->pr = regs->pc + 4;
446 regs->pc += SH_PC_12BIT_OFFSET(instruction);
447 }
448 break;
34f7145a
PE
449
450 case 0xD000: /* mov.l @(disp,Rm),Rn */
451 goto simple;
1da177e4
LT
452 }
453 return ret;
454
455 /* handle non-delay-slot instruction */
456 simple:
e7cc9a73 457 ret = handle_unaligned_ins(instruction, regs, ma);
1da177e4 458 if (ret==0)
53f983a9 459 regs->pc += instruction_size(instruction);
1da177e4
LT
460 return ret;
461}
462
463/*
b5a1bcbe
SM
464 * Handle various address error exceptions:
465 * - instruction address error:
466 * misaligned PC
467 * PC >= 0x80000000 in user mode
468 * - data address error (read and write)
469 * misaligned data access
470 * access to >= 0x80000000 is user mode
471 * Unfortuntaly we can't distinguish between instruction address error
e868d612 472 * and data address errors caused by read accesses.
1da177e4 473 */
f0bc814c 474asmlinkage void do_address_error(struct pt_regs *regs,
1da177e4
LT
475 unsigned long writeaccess,
476 unsigned long address)
477{
0983b318 478 unsigned long error_code = 0;
1da177e4 479 mm_segment_t oldfs;
b5a1bcbe 480 siginfo_t info;
2bcfffa4 481 insn_size_t instruction;
1da177e4
LT
482 int tmp;
483
0983b318
YS
484 /* Intentional ifdef */
485#ifdef CONFIG_CPU_HAS_SR_RB
4c59e294 486 error_code = lookup_exception_vector();
0983b318 487#endif
1da177e4
LT
488
489 oldfs = get_fs();
490
491 if (user_mode(regs)) {
b5a1bcbe 492 int si_code = BUS_ADRERR;
a99eae54 493 unsigned int user_action;
b5a1bcbe 494
1da177e4 495 local_irq_enable();
a99eae54 496 inc_unaligned_user_access();
7436cde6 497
5a0ab35e 498 set_fs(USER_DS);
23c4c821
PM
499 if (copy_from_user(&instruction, (insn_size_t *)(regs->pc & ~1),
500 sizeof(instruction))) {
5a0ab35e
AD
501 set_fs(oldfs);
502 goto uspace_segv;
503 }
504 set_fs(oldfs);
505
7436cde6 506 /* shout about userspace fixups */
a99eae54 507 unaligned_fixups_notify(current, instruction, regs);
7436cde6 508
a99eae54
PM
509 user_action = unaligned_user_action();
510 if (user_action & UM_FIXUP)
7436cde6 511 goto fixup;
a99eae54 512 if (user_action & UM_SIGNAL)
7436cde6
AD
513 goto uspace_segv;
514 else {
515 /* ignore */
5a0ab35e 516 regs->pc += instruction_size(instruction);
7436cde6
AD
517 return;
518 }
519
520fixup:
1da177e4 521 /* bad PC is not something we can fix */
b5a1bcbe
SM
522 if (regs->pc & 1) {
523 si_code = BUS_ADRALN;
1da177e4 524 goto uspace_segv;
b5a1bcbe 525 }
1da177e4
LT
526
527 set_fs(USER_DS);
e7cc9a73 528 tmp = handle_unaligned_access(instruction, regs,
ace2dc7d
PM
529 &user_mem_access, 0,
530 address);
1da177e4
LT
531 set_fs(oldfs);
532
a99eae54 533 if (tmp == 0)
1da177e4 534 return; /* sorted */
b5a1bcbe
SM
535uspace_segv:
536 printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned "
537 "access (PC %lx PR %lx)\n", current->comm, regs->pc,
538 regs->pr);
539
540 info.si_signo = SIGBUS;
541 info.si_errno = 0;
542 info.si_code = si_code;
e08f457c 543 info.si_addr = (void __user *)address;
b5a1bcbe 544 force_sig_info(SIGBUS, &info, current);
1da177e4 545 } else {
a99eae54 546 inc_unaligned_kernel_access();
7436cde6 547
1da177e4
LT
548 if (regs->pc & 1)
549 die("unaligned program counter", regs, error_code);
550
551 set_fs(KERNEL_DS);
fa43972f 552 if (copy_from_user(&instruction, (void __user *)(regs->pc),
4b5a9ef5 553 sizeof(instruction))) {
1da177e4
LT
554 /* Argh. Fault on the instruction itself.
555 This should never happen non-SMP
556 */
557 set_fs(oldfs);
558 die("insn faulting in do_address_error", regs, 0);
559 }
560
a99eae54 561 unaligned_fixups_notify(current, instruction, regs);
40258ee9 562
ace2dc7d
PM
563 handle_unaligned_access(instruction, regs, &user_mem_access,
564 0, address);
1da177e4
LT
565 set_fs(oldfs);
566 }
567}
568
569#ifdef CONFIG_SH_DSP
570/*
571 * SH-DSP support gerg@snapgear.com.
572 */
573int is_dsp_inst(struct pt_regs *regs)
574{
882c12c4 575 unsigned short inst = 0;
1da177e4 576
f0bc814c 577 /*
1da177e4
LT
578 * Safe guard if DSP mode is already enabled or we're lacking
579 * the DSP altogether.
580 */
11c19656 581 if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP))
1da177e4
LT
582 return 0;
583
584 get_user(inst, ((unsigned short *) regs->pc));
585
586 inst &= 0xf000;
587
588 /* Check for any type of DSP or support instruction */
589 if ((inst == 0xf000) || (inst == 0x4000))
590 return 1;
591
592 return 0;
593}
594#else
595#define is_dsp_inst(regs) (0)
596#endif /* CONFIG_SH_DSP */
597
0983b318 598#ifdef CONFIG_CPU_SH2A
a3c19514 599asmlinkage void do_divide_error(unsigned long r4)
0983b318
YS
600{
601 siginfo_t info;
602
0983b318
YS
603 switch (r4) {
604 case TRAP_DIVZERO_ERROR:
605 info.si_code = FPE_INTDIV;
606 break;
607 case TRAP_DIVOVF_ERROR:
608 info.si_code = FPE_INTOVF;
609 break;
610 }
611
16e65dfc
EB
612 info.si_signo = SIGFPE;
613 force_sig_info(info.si_signo, &info, current);
0983b318
YS
614}
615#endif
616
a3c19514 617asmlinkage void do_reserved_inst(void)
4b565680 618{
a3c19514 619 struct pt_regs *regs = current_pt_regs();
4b565680
TY
620 unsigned long error_code;
621 struct task_struct *tsk = current;
622
623#ifdef CONFIG_SH_FPU_EMU
0983b318 624 unsigned short inst = 0;
4b565680
TY
625 int err;
626
f0bc814c 627 get_user(inst, (unsigned short*)regs->pc);
4b565680 628
f0bc814c 629 err = do_fpu_inst(inst, regs);
4b565680 630 if (!err) {
53f983a9 631 regs->pc += instruction_size(inst);
4b565680
TY
632 return;
633 }
634 /* not a FPU inst. */
635#endif
636
637#ifdef CONFIG_SH_DSP
638 /* Check if it's a DSP instruction */
b5a1bcbe 639 if (is_dsp_inst(regs)) {
4b565680 640 /* Enable DSP mode, and restart instruction. */
f0bc814c 641 regs->sr |= SR_DSP;
01ab1039
MT
642 /* Save DSP mode */
643 tsk->thread.dsp_status.status |= SR_DSP;
4b565680
TY
644 return;
645 }
646#endif
647
4c59e294 648 error_code = lookup_exception_vector();
0983b318 649
4b565680 650 local_irq_enable();
4b565680 651 force_sig(SIGILL, tsk);
f0bc814c 652 die_if_no_fixup("reserved instruction", regs, error_code);
4b565680
TY
653}
654
655#ifdef CONFIG_SH_FPU_EMU
edfd6da0 656static int emulate_branch(unsigned short inst, struct pt_regs *regs)
4b565680
TY
657{
658 /*
659 * bfs: 8fxx: PC+=d*2+4;
660 * bts: 8dxx: PC+=d*2+4;
661 * bra: axxx: PC+=D*2+4;
662 * bsr: bxxx: PC+=D*2+4 after PR=PC+4;
663 * braf:0x23: PC+=Rn*2+4;
664 * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4;
665 * jmp: 4x2b: PC=Rn;
666 * jsr: 4x0b: PC=Rn after PR=PC+4;
667 * rts: 000b: PC=PR;
668 */
edfd6da0
PM
669 if (((inst & 0xf000) == 0xb000) || /* bsr */
670 ((inst & 0xf0ff) == 0x0003) || /* bsrf */
671 ((inst & 0xf0ff) == 0x400b)) /* jsr */
672 regs->pr = regs->pc + 4;
673
674 if ((inst & 0xfd00) == 0x8d00) { /* bfs, bts */
4b565680
TY
675 regs->pc += SH_PC_8BIT_OFFSET(inst);
676 return 0;
677 }
678
edfd6da0 679 if ((inst & 0xe000) == 0xa000) { /* bra, bsr */
4b565680
TY
680 regs->pc += SH_PC_12BIT_OFFSET(inst);
681 return 0;
682 }
683
edfd6da0 684 if ((inst & 0xf0df) == 0x0003) { /* braf, bsrf */
4b565680
TY
685 regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4;
686 return 0;
687 }
688
edfd6da0 689 if ((inst & 0xf0df) == 0x400b) { /* jmp, jsr */
4b565680
TY
690 regs->pc = regs->regs[(inst & 0x0f00) >> 8];
691 return 0;
692 }
693
edfd6da0 694 if ((inst & 0xffff) == 0x000b) { /* rts */
4b565680
TY
695 regs->pc = regs->pr;
696 return 0;
697 }
698
699 return 1;
700}
701#endif
702
a3c19514 703asmlinkage void do_illegal_slot_inst(void)
4b565680 704{
a3c19514 705 struct pt_regs *regs = current_pt_regs();
b3d765f5 706 unsigned long inst;
4b565680 707 struct task_struct *tsk = current;
d39f5450
CS
708
709 if (kprobe_handle_illslot(regs->pc) == 0)
710 return;
711
4b565680 712#ifdef CONFIG_SH_FPU_EMU
f0bc814c
SM
713 get_user(inst, (unsigned short *)regs->pc + 1);
714 if (!do_fpu_inst(inst, regs)) {
715 get_user(inst, (unsigned short *)regs->pc);
716 if (!emulate_branch(inst, regs))
4b565680
TY
717 return;
718 /* fault in branch.*/
719 }
720 /* not a FPU inst. */
721#endif
722
4c59e294 723 inst = lookup_exception_vector();
0983b318 724
4b565680 725 local_irq_enable();
4b565680 726 force_sig(SIGILL, tsk);
b3d765f5 727 die_if_no_fixup("illegal slot instruction", regs, inst);
4b565680 728}
1da177e4 729
a3c19514 730asmlinkage void do_exception_error(void)
1da177e4
LT
731{
732 long ex;
0983b318 733
4c59e294 734 ex = lookup_exception_vector();
a3c19514 735 die_if_kernel("exception", current_pt_regs(), ex);
1da177e4
LT
736}
737
4603f53a 738void per_cpu_trap_init(void)
1da177e4
LT
739{
740 extern void *vbr_base;
741
1da177e4
LT
742 /* NOTE: The VBR value should be at P1
743 (or P2, virtural "fixed" address space).
744 It's definitely should not in physical address. */
745
746 asm volatile("ldc %0, vbr"
747 : /* no output */
748 : "r" (&vbr_base)
749 : "memory");
68a1aed7
MD
750
751 /* disable exception blocking now when the vbr has been setup */
752 clear_bl_bit();
1da177e4
LT
753}
754
1f666587 755void *set_exception_table_vec(unsigned int vec, void *handler)
1da177e4
LT
756{
757 extern void *exception_handling_table[];
1f666587 758 void *old_handler;
b5a1bcbe 759
1f666587
PM
760 old_handler = exception_handling_table[vec];
761 exception_handling_table[vec] = handler;
762 return old_handler;
763}
1da177e4 764
1f666587
PM
765void __init trap_init(void)
766{
767 set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst);
768 set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst);
1da177e4 769
4b565680
TY
770#if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \
771 defined(CONFIG_SH_FPU_EMU)
772 /*
773 * For SH-4 lacking an FPU, treat floating point instructions as
774 * reserved. They'll be handled in the math-emu case, or faulted on
775 * otherwise.
776 */
1f666587
PM
777 set_exception_table_evt(0x800, do_reserved_inst);
778 set_exception_table_evt(0x820, do_illegal_slot_inst);
779#elif defined(CONFIG_SH_FPU)
74d99a5e
PM
780 set_exception_table_evt(0x800, fpu_state_restore_trap_handler);
781 set_exception_table_evt(0x820, fpu_state_restore_trap_handler);
1da177e4 782#endif
0983b318
YS
783
784#ifdef CONFIG_CPU_SH2
5a4f7c66 785 set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler);
0983b318
YS
786#endif
787#ifdef CONFIG_CPU_SH2A
788 set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error);
789 set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error);
6e80f5e8
YS
790#ifdef CONFIG_SH_FPU
791 set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler);
792#endif
0983b318 793#endif
b5a1bcbe 794
cd89436e 795#ifdef TRAP_UBC
c4761815 796 set_exception_table_vec(TRAP_UBC, breakpoint_trap_handler);
cd89436e 797#endif
1da177e4 798}